blob: 6c3a67f919375625c63ed0c863edf5276143883c [file] [log] [blame]
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -08001/*
Houston Hoffmanebc68142016-01-18 15:38:27 -08002 * Copyright (c) 2015-2016 The Linux Foundation. All rights reserved.
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -08003 *
4 * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
5 *
6 *
7 * Permission to use, copy, modify, and/or distribute this software for
8 * any purpose with or without fee is hereby granted, provided that the
9 * above copyright notice and this permission notice appear in all
10 * copies.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
13 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
14 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
15 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
16 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
17 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
18 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
19 * PERFORMANCE OF THIS SOFTWARE.
20 */
21
22/*
23 * This file was originally distributed by Qualcomm Atheros, Inc.
24 * under proprietary terms before Copyright ownership was assigned
25 * to the Linux Foundation.
26 */
27
28#ifndef __CE_H__
29#define __CE_H__
30
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +053031#include "qdf_atomic.h"
32#include "qdf_lock.h"
Komal Seelam644263d2016-02-22 20:45:49 +053033#include "hif_main.h"
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080034
35#define CE_HTT_T2H_MSG 1
36#define CE_HTT_H2T_MSG 4
37
Govind Singh2443fb32016-01-13 17:44:48 +053038#define CE_OFFSET 0x00000400
39#define CE_USEFUL_SIZE 0x00000058
40
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080041/**
42 * enum ce_id_type
43 *
44 * @ce_id_type: Copy engine ID
45 */
46enum ce_id_type {
47 CE_ID_0,
48 CE_ID_1,
49 CE_ID_2,
50 CE_ID_3,
51 CE_ID_4,
52 CE_ID_5,
53 CE_ID_6,
54 CE_ID_7,
55 CE_ID_8,
56 CE_ID_9,
57 CE_ID_10,
58 CE_ID_11,
59 CE_ID_MAX
60};
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080061
Houston Hoffmanabd00772016-05-06 17:02:48 -070062#ifdef CONFIG_WIN
Houston Hoffmanabd00772016-05-06 17:02:48 -070063#define QWLAN_VERSIONSTR "WIN"
64#endif
65
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080066enum ol_ath_hif_pkt_ecodes {
67 HIF_PIPE_NO_RESOURCE = 0
68};
69
70struct HIF_CE_state;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080071
72/* Per-pipe state. */
73struct HIF_CE_pipe_info {
74 /* Handle of underlying Copy Engine */
75 struct CE_handle *ce_hdl;
76
77 /* Our pipe number; facilitiates use of pipe_info ptrs. */
78 uint8_t pipe_num;
79
80 /* Convenience back pointer to HIF_CE_state. */
81 struct HIF_CE_state *HIF_CE_state;
82
83 /* Instantaneous number of receive buffers that should be posted */
84 atomic_t recv_bufs_needed;
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +053085 qdf_size_t buf_sz;
86 qdf_spinlock_t recv_bufs_needed_lock;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080087
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +053088 qdf_spinlock_t completion_freeq_lock;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080089 /* Limit the number of outstanding send requests. */
90 int num_sends_allowed;
Houston Hoffman9c12f7f2015-09-28 16:52:14 -070091
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -080092 /* adding three counts for debugging ring buffer errors */
93 uint32_t nbuf_alloc_err_count;
94 uint32_t nbuf_dma_err_count;
95 uint32_t nbuf_ce_enqueue_err_count;
96};
97
98/**
99 * struct ce_tasklet_entry
100 *
101 * @intr_tq: intr_tq
102 * @ce_id: ce_id
103 * @inited: inited
104 * @hif_ce_state: hif_ce_state
105 * @from_irq: from_irq
106 */
107struct ce_tasklet_entry {
108 struct tasklet_struct intr_tq;
109 enum ce_id_type ce_id;
110 bool inited;
111 void *hif_ce_state;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800112};
113
114struct HIF_CE_state {
Komal Seelam644263d2016-02-22 20:45:49 +0530115 struct hif_softc ol_sc;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800116 bool started;
117 struct ce_tasklet_entry tasklets[CE_COUNT_MAX];
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +0530118 qdf_spinlock_t keep_awake_lock;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800119 unsigned int keep_awake_count;
120 bool verified_awake;
121 bool fake_sleep;
Chouhan, Anuragfc06aa92016-03-03 19:05:05 +0530122 qdf_timer_t sleep_timer;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800123 bool sleep_timer_init;
Houston Hoffman2bfb82f2016-04-29 16:09:04 -0700124 qdf_time_t sleep_ticks;
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800125
126 /* Per-pipe state. */
127 struct HIF_CE_pipe_info pipe_info[CE_COUNT_MAX];
128 /* to be activated after BMI_DONE */
129 struct hif_msg_callbacks msg_callbacks_pending;
130 /* current msg callbacks in use */
131 struct hif_msg_callbacks msg_callbacks_current;
132
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800133 /* Target address used to signal a pending firmware event */
134 uint32_t fw_indicator_address;
135
136 /* Copy Engine used for Diagnostic Accesses */
137 struct CE_handle *ce_diag;
138};
Govind Singh8f7a1ff2016-05-06 16:35:12 +0530139
140/*
141 * HIA Map Definition
142 */
143struct host_interest_area_t {
144 uint32_t hi_interconnect_state;
145 uint32_t hi_early_alloc;
146 uint32_t hi_option_flag2;
147 uint32_t hi_board_data;
148 uint32_t hi_board_data_initialized;
149 uint32_t hi_failure_state;
150 uint32_t hi_rddi_msi_num;
151 uint32_t hi_pcie_perst_couple_en;
152 uint32_t hi_sw_protocol_version;
153};
154
155struct shadow_reg_cfg {
156 uint16_t ce_id;
157 uint16_t reg_offset;
158};
159
Poddar, Siddarthe41943f2016-04-27 15:33:48 +0530160void hif_ce_stop(struct hif_softc *scn);
Komal Seelam644263d2016-02-22 20:45:49 +0530161int hif_dump_ce_registers(struct hif_softc *scn);
Poddar, Siddarthe41943f2016-04-27 15:33:48 +0530162void
163hif_ce_dump_target_memory(struct hif_softc *scn, void *ramdump_base,
164 uint32_t address, uint32_t size);
Houston Hoffman854e67f2016-03-14 21:11:39 -0700165
Poddar, Siddarthe41943f2016-04-27 15:33:48 +0530166#ifdef IPA_OFFLOAD
167void hif_ce_ipa_get_ce_resource(struct hif_softc *scn,
168 qdf_dma_addr_t *ce_sr_base_paddr,
169 uint32_t *ce_sr_ring_size,
170 qdf_dma_addr_t *ce_reg_paddr);
171#else
172static inline
173void hif_ce_ipa_get_ce_resource(struct hif_softc *scn,
174 qdf_dma_addr_t *ce_sr_base_paddr,
175 uint32_t *ce_sr_ring_size,
176 qdf_dma_addr_t *ce_reg_paddr)
177{
178 return;
179}
180
181#endif
Houston Hoffman854e67f2016-03-14 21:11:39 -0700182int hif_wlan_enable(struct hif_softc *scn);
183void hif_wlan_disable(struct hif_softc *scn);
184void hif_get_target_ce_config(struct CE_pipe_config **target_ce_config_ret,
185 int *target_ce_config_sz_ret,
186 struct service_to_pipe **target_service_to_ce_map_ret,
187 int *target_service_to_ce_map_sz_ret,
188 struct shadow_reg_cfg **target_shadow_reg_cfg_ret,
189 int *shadow_cfg_sz_ret);
Prakash Dhavalid5c9f1c2015-11-08 19:04:44 -0800190#endif /* __CE_H__ */