|  | ; REQUIRES: asserts | 
|  | ; RUN: llc -mtriple=thumb-eabi -mcpu=swift -pre-RA-sched=source -join-globalcopies -enable-misched -verify-misched -debug-only=misched -arm-atomic-cfg-tidy=0 %s -o - 2>&1 | FileCheck %s | 
|  | ; | 
|  | ; Loop counter copies should be eliminated. | 
|  | ; There is also a MUL here, but we don't care where it is scheduled. | 
|  | ; CHECK: postinc | 
|  | ; CHECK: *** Final schedule for BB#2 *** | 
|  | ; CHECK: t2LDRs | 
|  | ; CHECK: t2ADDrr | 
|  | ; CHECK: t2CMPrr | 
|  | ; CHECK: COPY | 
|  | define i32 @postinc(i32 %a, i32* nocapture %d, i32 %s) nounwind { | 
|  | entry: | 
|  | %cmp4 = icmp eq i32 %a, 0 | 
|  | br i1 %cmp4, label %for.end, label %for.body | 
|  |  | 
|  | for.body:                                         ; preds = %entry, %for.body | 
|  | %indvars.iv = phi i32 [ %indvars.iv.next, %for.body ], [ 0, %entry ] | 
|  | %s.05 = phi i32 [ %mul, %for.body ], [ 0, %entry ] | 
|  | %indvars.iv.next = add i32 %indvars.iv, %s | 
|  | %arrayidx = getelementptr inbounds i32, i32* %d, i32 %indvars.iv | 
|  | %0 = load i32, i32* %arrayidx, align 4 | 
|  | %mul = mul nsw i32 %0, %s.05 | 
|  | %exitcond = icmp eq i32 %indvars.iv.next, %a | 
|  | br i1 %exitcond, label %for.end, label %for.body | 
|  |  | 
|  | for.end:                                          ; preds = %for.body, %entry | 
|  | %s.0.lcssa = phi i32 [ 0, %entry ], [ %mul, %for.body ] | 
|  | ret i32 %s.0.lcssa | 
|  | } | 
|  |  | 
|  |  | 
|  | ; This case was a crasher in constrainLocalCopy. | 
|  | ; The problem was the t2LDR_PRE defining both the global and local lrg. | 
|  | ; CHECK-LABEL: *** Final schedule for BB#5 *** | 
|  | ; CHECK: %[[R4:vreg[0-9]+]]<def>, %[[R1:vreg[0-9]+]]<def,tied2> = t2LDR_PRE %[[R1]]<tied1> | 
|  | ; CHECK: %vreg{{[0-9]+}}<def> = COPY %[[R1]] | 
|  | ; CHECK: %vreg{{[0-9]+}}<def> = COPY %[[R4]] | 
|  | ; CHECK-LABEL: MACHINEINSTRS | 
|  | %struct.rtx_def = type { [4 x i8], [1 x %union.rtunion_def] } | 
|  | %union.rtunion_def = type { i64 } | 
|  |  | 
|  | ; Function Attrs: nounwind ssp | 
|  | declare hidden fastcc void @df_ref_record(i32* nocapture, %struct.rtx_def*, %struct.rtx_def**, %struct.rtx_def*, i32, i32) #0 | 
|  |  | 
|  | ; Function Attrs: nounwind ssp | 
|  | define hidden fastcc void @df_def_record_1(i32* nocapture %df, %struct.rtx_def* %x, %struct.rtx_def* %insn) #0 { | 
|  | entry: | 
|  | br label %while.cond | 
|  |  | 
|  | while.cond:                                       ; preds = %if.end28, %entry | 
|  | %loc.0 = phi %struct.rtx_def** [ %rtx31, %if.end28 ], [ undef, %entry ] | 
|  | %dst.0 = phi %struct.rtx_def* [ %0, %if.end28 ], [ undef, %entry ] | 
|  | switch i32 undef, label %if.end47 [ | 
|  | i32 61, label %if.then46 | 
|  | i32 64, label %if.then24 | 
|  | i32 132, label %if.end28 | 
|  | i32 133, label %if.end28 | 
|  | ] | 
|  |  | 
|  | if.then24:                                        ; preds = %while.cond | 
|  | br label %if.end28 | 
|  |  | 
|  | if.end28:                                         ; preds = %if.then24, %while.cond, %while.cond | 
|  | %dst.1 = phi %struct.rtx_def* [ undef, %if.then24 ], [ %dst.0, %while.cond ], [ %dst.0, %while.cond ] | 
|  | %arrayidx30 = getelementptr inbounds %struct.rtx_def, %struct.rtx_def* %dst.1, i32 0, i32 1, i32 0 | 
|  | %rtx31 = bitcast %union.rtunion_def* %arrayidx30 to %struct.rtx_def** | 
|  | %0 = load %struct.rtx_def*, %struct.rtx_def** %rtx31, align 4 | 
|  | br label %while.cond | 
|  |  | 
|  | if.then46:                                        ; preds = %while.cond | 
|  | tail call fastcc void @df_ref_record(i32* %df, %struct.rtx_def* %dst.0, %struct.rtx_def** %loc.0, %struct.rtx_def* %insn, i32 0, i32 undef) | 
|  | unreachable | 
|  |  | 
|  | if.end47:                                         ; preds = %while.cond | 
|  | ret void | 
|  | } | 
|  |  | 
|  | attributes #0 = { nounwind ssp } |