blob: 9a200a36cd3e3c25a2366964755c9e9e8ebbae22 [file] [log] [blame]
Jakob Stoklund Olesenc1d1a482013-04-02 04:09:12 +00001//===-- SparcInstr64Bit.td - 64-bit instructions for Sparc Target ---------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Jakob Stoklund Olesenc1d1a482013-04-02 04:09:12 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains instruction definitions and patterns needed for 64-bit
10// code generation on SPARC v9.
11//
12// Some SPARC v9 instructions are defined in SparcInstrInfo.td because they can
13// also be used in 32-bit code running on a SPARC v9 CPU.
14//
15//===----------------------------------------------------------------------===//
16
17let Predicates = [Is64Bit] in {
18// The same integer registers are used for i32 and i64 values.
19// When registers hold i32 values, the high bits are don't care.
20// This give us free trunc and anyext.
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +000021def : Pat<(i64 (anyext i32:$val)), (COPY_TO_REGCLASS $val, I64Regs)>;
22def : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>;
Jakob Stoklund Olesenc1d1a482013-04-02 04:09:12 +000023
24} // Predicates = [Is64Bit]
25
26
27//===----------------------------------------------------------------------===//
28// 64-bit Shift Instructions.
29//===----------------------------------------------------------------------===//
30//
31// The 32-bit shift instructions are still available. The left shift srl
32// instructions shift all 64 bits, but it only accepts a 5-bit shift amount.
33//
34// The srl instructions only shift the low 32 bits and clear the high 32 bits.
35// Finally, sra shifts the low 32 bits and sign-extends to 64 bits.
36
37let Predicates = [Is64Bit] in {
38
39def : Pat<(i64 (zext i32:$val)), (SRLri $val, 0)>;
40def : Pat<(i64 (sext i32:$val)), (SRAri $val, 0)>;
41
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +000042def : Pat<(i64 (and i64:$val, 0xffffffff)), (SRLri $val, 0)>;
43def : Pat<(i64 (sext_inreg i64:$val, i32)), (SRAri $val, 0)>;
44
Jakob Stoklund Olesenc1d1a482013-04-02 04:09:12 +000045defm SLLX : F3_S<"sllx", 0b100101, 1, shl, i64, I64Regs>;
46defm SRLX : F3_S<"srlx", 0b100110, 1, srl, i64, I64Regs>;
47defm SRAX : F3_S<"srax", 0b100111, 1, sra, i64, I64Regs>;
48
49} // Predicates = [Is64Bit]
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +000050
51
52//===----------------------------------------------------------------------===//
53// 64-bit Immediates.
54//===----------------------------------------------------------------------===//
55//
56// All 32-bit immediates can be materialized with sethi+or, but 64-bit
57// immediates may require more code. There may be a point where it is
58// preferable to use a constant pool load instead, depending on the
59// microarchitecture.
60
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +000061// Single-instruction patterns.
62
63// The ALU instructions want their simm13 operands as i32 immediates.
64def as_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000065 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +000066}]>;
67def : Pat<(i64 simm13:$val), (ORri (i64 G0), (as_i32imm $val))>;
68def : Pat<(i64 SETHIimm:$val), (SETHIi (HI22 $val))>;
69
70// Double-instruction patterns.
71
72// All unsigned i32 immediates can be handled by sethi+or.
73def uimm32 : PatLeaf<(imm), [{ return isUInt<32>(N->getZExtValue()); }]>;
74def : Pat<(i64 uimm32:$val), (ORri (SETHIi (HI22 $val)), (LO10 $val))>,
75 Requires<[Is64Bit]>;
76
77// All negative i33 immediates can be handled by sethi+xor.
78def nimm33 : PatLeaf<(imm), [{
79 int64_t Imm = N->getSExtValue();
80 return Imm < 0 && isInt<33>(Imm);
81}]>;
82// Bits 10-31 inverted. Same as assembler's %hix.
83def HIX22 : SDNodeXForm<imm, [{
84 uint64_t Val = (~N->getZExtValue() >> 10) & ((1u << 22) - 1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000085 return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +000086}]>;
87// Bits 0-9 with ones in bits 10-31. Same as assembler's %lox.
88def LOX10 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000089 return CurDAG->getTargetConstant(~(~N->getZExtValue() & 0x3ff), SDLoc(N),
90 MVT::i32);
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +000091}]>;
92def : Pat<(i64 nimm33:$val), (XORri (SETHIi (HIX22 $val)), (LOX10 $val))>,
93 Requires<[Is64Bit]>;
94
95// More possible patterns:
96//
97// (sllx sethi, n)
98// (sllx simm13, n)
99//
100// 3 instrs:
101//
102// (xor (sllx sethi), simm13)
103// (sllx (xor sethi, simm13))
104//
105// 4 instrs:
106//
107// (or sethi, (sllx sethi))
108// (xnor sethi, (sllx sethi))
109//
110// 5 instrs:
111//
112// (or (sllx sethi), (or sethi, simm13))
113// (xnor (sllx sethi), (or sethi, simm13))
114// (or (sllx sethi), (sllx sethi))
115// (xnor (sllx sethi), (sllx sethi))
116//
117// Worst case is 6 instrs:
118//
119// (or (sllx (or sethi, simmm13)), (or sethi, simm13))
120
121// Bits 42-63, same as assembler's %hh.
122def HH22 : SDNodeXForm<imm, [{
123 uint64_t Val = (N->getZExtValue() >> 42) & ((1u << 22) - 1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000124 return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +0000125}]>;
126// Bits 32-41, same as assembler's %hm.
127def HM10 : SDNodeXForm<imm, [{
128 uint64_t Val = (N->getZExtValue() >> 32) & ((1u << 10) - 1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000129 return CurDAG->getTargetConstant(Val, SDLoc(N), MVT::i32);
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +0000130}]>;
131def : Pat<(i64 imm:$val),
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +0000132 (ORrr (SLLXri (ORri (SETHIi (HH22 $val)), (HM10 $val)), (i32 32)),
Jakob Stoklund Olesenbddb20e2013-04-02 04:09:17 +0000133 (ORri (SETHIi (HI22 $val)), (LO10 $val)))>,
134 Requires<[Is64Bit]>;
Jakob Stoklund Olesen917e07f2013-04-02 04:09:23 +0000135
136
137//===----------------------------------------------------------------------===//
138// 64-bit Integer Arithmetic and Logic.
139//===----------------------------------------------------------------------===//
140
141let Predicates = [Is64Bit] in {
142
143// Register-register instructions.
Venkatraman Govindarajudfcccc72014-01-06 08:08:58 +0000144let isCodeGenOnly = 1 in {
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000145defm ANDX : F3_12<"and", 0b000001, and, I64Regs, i64, i64imm>;
146defm ORX : F3_12<"or", 0b000010, or, I64Regs, i64, i64imm>;
147defm XORX : F3_12<"xor", 0b000011, xor, I64Regs, i64, i64imm>;
Jakob Stoklund Olesen917e07f2013-04-02 04:09:23 +0000148
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000149def ANDXNrr : F3_1<2, 0b000101,
150 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
151 "andn $b, $c, $dst",
152 [(set i64:$dst, (and i64:$b, (not i64:$c)))]>;
153def ORXNrr : F3_1<2, 0b000110,
154 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
155 "orn $b, $c, $dst",
156 [(set i64:$dst, (or i64:$b, (not i64:$c)))]>;
157def XNORXrr : F3_1<2, 0b000111,
158 (outs I64Regs:$dst), (ins I64Regs:$b, I64Regs:$c),
159 "xnor $b, $c, $dst",
160 [(set i64:$dst, (not (xor i64:$b, i64:$c)))]>;
Jakob Stoklund Olesen917e07f2013-04-02 04:09:23 +0000161
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000162defm ADDX : F3_12<"add", 0b000000, add, I64Regs, i64, i64imm>;
163defm SUBX : F3_12<"sub", 0b000100, sub, I64Regs, i64, i64imm>;
Jakob Stoklund Olesen917e07f2013-04-02 04:09:23 +0000164
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000165def TLS_ADDXrr : F3_1<2, 0b000000, (outs I64Regs:$rd),
166 (ins I64Regs:$rs1, I64Regs:$rs2, TLSSym:$sym),
167 "add $rs1, $rs2, $rd, $sym",
168 [(set i64:$rd,
169 (tlsadd i64:$rs1, i64:$rs2, tglobaltlsaddr:$sym))]>;
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000170
Venkatraman Govindaraju9c338502013-11-24 20:07:35 +0000171// "LEA" form of add
172def LEAX_ADDri : F3_2<2, 0b000000,
173 (outs I64Regs:$dst), (ins MEMri:$addr),
174 "add ${addr:arith}, $dst",
175 [(set iPTR:$dst, ADDRri:$addr)]>;
Venkatraman Govindarajudfcccc72014-01-06 08:08:58 +0000176}
177
178def : Pat<(SPcmpicc i64:$a, i64:$b), (CMPrr $a, $b)>;
179def : Pat<(SPcmpicc i64:$a, (i64 simm13:$b)), (CMPri $a, (as_i32imm $b))>;
Matt Arsenaultb3663292019-09-13 00:11:14 +0000180def : Pat<(i64 (ctpop i64:$src)), (POPCrr $src)>;
Venkatraman Govindarajudfcccc72014-01-06 08:08:58 +0000181
Jakob Stoklund Olesen917e07f2013-04-02 04:09:23 +0000182} // Predicates = [Is64Bit]
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000183
184
185//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen73d17392013-04-16 02:57:02 +0000186// 64-bit Integer Multiply and Divide.
187//===----------------------------------------------------------------------===//
188
189let Predicates = [Is64Bit] in {
190
191def MULXrr : F3_1<2, 0b001001,
192 (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
193 "mulx $rs1, $rs2, $rd",
194 [(set i64:$rd, (mul i64:$rs1, i64:$rs2))]>;
195def MULXri : F3_2<2, 0b001001,
Venkatraman Govindarajub7c69652014-01-08 07:47:57 +0000196 (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
197 "mulx $rs1, $simm13, $rd",
198 [(set i64:$rd, (mul i64:$rs1, (i64 simm13:$simm13)))]>;
Jakob Stoklund Olesen73d17392013-04-16 02:57:02 +0000199
200// Division can trap.
201let hasSideEffects = 1 in {
202def SDIVXrr : F3_1<2, 0b101101,
203 (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
204 "sdivx $rs1, $rs2, $rd",
205 [(set i64:$rd, (sdiv i64:$rs1, i64:$rs2))]>;
206def SDIVXri : F3_2<2, 0b101101,
Venkatraman Govindarajub7c69652014-01-08 07:47:57 +0000207 (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
208 "sdivx $rs1, $simm13, $rd",
209 [(set i64:$rd, (sdiv i64:$rs1, (i64 simm13:$simm13)))]>;
Jakob Stoklund Olesen73d17392013-04-16 02:57:02 +0000210
211def UDIVXrr : F3_1<2, 0b001101,
212 (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2),
213 "udivx $rs1, $rs2, $rd",
214 [(set i64:$rd, (udiv i64:$rs1, i64:$rs2))]>;
215def UDIVXri : F3_2<2, 0b001101,
Venkatraman Govindarajub7c69652014-01-08 07:47:57 +0000216 (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13),
217 "udivx $rs1, $simm13, $rd",
218 [(set i64:$rd, (udiv i64:$rs1, (i64 simm13:$simm13)))]>;
Jakob Stoklund Olesen73d17392013-04-16 02:57:02 +0000219} // hasSideEffects = 1
220
221} // Predicates = [Is64Bit]
222
223
224//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000225// 64-bit Loads and Stores.
226//===----------------------------------------------------------------------===//
227//
228// All the 32-bit loads and stores are available. The extending loads are sign
229// or zero-extending to 64 bits. The LDrr and LDri instructions load 32 bits
230// zero-extended to i64. Their mnemonic is lduw in SPARC v9 (Load Unsigned
231// Word).
232//
233// SPARC v9 adds 64-bit loads as well as a sign-extending ldsw i32 loads.
234
235let Predicates = [Is64Bit] in {
236
237// 64-bit loads.
Venkatraman Govindarajufb548212014-03-01 07:46:33 +0000238let DecoderMethod = "DecodeLoadInt" in
239 defm LDX : Load<"ldx", 0b001011, load, I64Regs, i64>;
Venkatraman Govindaraju6ff62cc2014-01-09 21:49:18 +0000240
Daniel Cedermane9e38c22018-09-03 10:38:12 +0000241let mayLoad = 1, isAsmParserOnly = 1 in
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000242 def TLS_LDXrr : F3_1<3, 0b001011,
243 (outs IntRegs:$dst), (ins MEMrr:$addr, TLSSym:$sym),
244 "ldx [$addr], $dst, $sym",
245 [(set i64:$dst,
246 (tlsld ADDRrr:$addr, tglobaltlsaddr:$sym))]>;
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000247
248// Extending loads to i64.
Jakob Stoklund Olesen9f812b92013-06-07 22:55:05 +0000249def : Pat<(i64 (zextloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
250def : Pat<(i64 (zextloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
Jakob Stoklund Olesenfdc9d0a2013-06-07 22:59:29 +0000251def : Pat<(i64 (extloadi1 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
252def : Pat<(i64 (extloadi1 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
Jakob Stoklund Olesen9f812b92013-06-07 22:55:05 +0000253
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000254def : Pat<(i64 (zextloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
255def : Pat<(i64 (zextloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000256def : Pat<(i64 (extloadi8 ADDRrr:$addr)), (LDUBrr ADDRrr:$addr)>;
257def : Pat<(i64 (extloadi8 ADDRri:$addr)), (LDUBri ADDRri:$addr)>;
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000258def : Pat<(i64 (sextloadi8 ADDRrr:$addr)), (LDSBrr ADDRrr:$addr)>;
259def : Pat<(i64 (sextloadi8 ADDRri:$addr)), (LDSBri ADDRri:$addr)>;
260
261def : Pat<(i64 (zextloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>;
262def : Pat<(i64 (zextloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000263def : Pat<(i64 (extloadi16 ADDRrr:$addr)), (LDUHrr ADDRrr:$addr)>;
264def : Pat<(i64 (extloadi16 ADDRri:$addr)), (LDUHri ADDRri:$addr)>;
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000265def : Pat<(i64 (sextloadi16 ADDRrr:$addr)), (LDSHrr ADDRrr:$addr)>;
266def : Pat<(i64 (sextloadi16 ADDRri:$addr)), (LDSHri ADDRri:$addr)>;
267
268def : Pat<(i64 (zextloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>;
269def : Pat<(i64 (zextloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000270def : Pat<(i64 (extloadi32 ADDRrr:$addr)), (LDrr ADDRrr:$addr)>;
271def : Pat<(i64 (extloadi32 ADDRri:$addr)), (LDri ADDRri:$addr)>;
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000272
273// Sign-extending load of i32 into i64 is a new SPARC v9 instruction.
Venkatraman Govindarajufb548212014-03-01 07:46:33 +0000274let DecoderMethod = "DecodeLoadInt" in
275 defm LDSW : Load<"ldsw", 0b001000, sextloadi32, I64Regs, i64>;
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000276
277// 64-bit stores.
Venkatraman Govindarajufb548212014-03-01 07:46:33 +0000278let DecoderMethod = "DecodeStoreInt" in
279 defm STX : Store<"stx", 0b001110, store, I64Regs, i64>;
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000280
281// Truncating stores from i64 are identical to the i32 stores.
282def : Pat<(truncstorei8 i64:$src, ADDRrr:$addr), (STBrr ADDRrr:$addr, $src)>;
283def : Pat<(truncstorei8 i64:$src, ADDRri:$addr), (STBri ADDRri:$addr, $src)>;
284def : Pat<(truncstorei16 i64:$src, ADDRrr:$addr), (STHrr ADDRrr:$addr, $src)>;
285def : Pat<(truncstorei16 i64:$src, ADDRri:$addr), (STHri ADDRri:$addr, $src)>;
286def : Pat<(truncstorei32 i64:$src, ADDRrr:$addr), (STrr ADDRrr:$addr, $src)>;
287def : Pat<(truncstorei32 i64:$src, ADDRri:$addr), (STri ADDRri:$addr, $src)>;
288
Venkatraman Govindaraju774fe2e22013-06-03 00:21:54 +0000289// store 0, addr -> store %g0, addr
290def : Pat<(store (i64 0), ADDRrr:$dst), (STXrr ADDRrr:$dst, (i64 G0))>;
291def : Pat<(store (i64 0), ADDRri:$dst), (STXri ADDRri:$dst, (i64 G0))>;
292
Jakob Stoklund Olesen8eabc3f2013-04-02 04:09:28 +0000293} // Predicates = [Is64Bit]
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +0000294
295
296//===----------------------------------------------------------------------===//
297// 64-bit Conditionals.
298//===----------------------------------------------------------------------===//
Venkatraman Govindarajudfcccc72014-01-06 08:08:58 +0000299
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +0000300//
301// Flag-setting instructions like subcc and addcc set both icc and xcc flags.
302// The icc flags correspond to the 32-bit result, and the xcc are for the
303// full 64-bit result.
304//
305// We reuse CMPICC SDNodes for compares, but use new BRXCC branch nodes for
306// 64-bit compares. See LowerBR_CC.
307
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000308let Predicates = [Is64Bit] in {
309
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000310let Uses = [ICC], cc = 0b10 in
311 defm BPX : IPredBranch<"%xcc", [(SPbrxcc bb:$imm19, imm:$cond)]>;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000312
313// Conditional moves on %xcc.
314let Uses = [ICC], Constraints = "$f = $rd" in {
Venkatraman Govindaraju293a81c2014-03-02 04:43:45 +0000315let intcc = 1, cc = 0b10 in {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000316def MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd),
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000317 (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond),
318 "mov$cond %xcc, $rs2, $rd",
319 [(set i32:$rd,
320 (SPselectxcc i32:$rs2, i32:$f, imm:$cond))]>;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000321def MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd),
322 (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond),
323 "mov$cond %xcc, $simm11, $rd",
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000324 [(set i32:$rd,
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000325 (SPselectxcc simm11:$simm11, i32:$f, imm:$cond))]>;
326} // cc
327
Venkatraman Govindaraju293a81c2014-03-02 04:43:45 +0000328let intcc = 1, opf_cc = 0b10 in {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000329def FMOVS_XCC : F4_3<0b110101, 0b000001, (outs FPRegs:$rd),
Jakob Stoklund Olesen7ca944b2013-05-19 20:33:11 +0000330 (ins FPRegs:$rs2, FPRegs:$f, CCOp:$cond),
331 "fmovs$cond %xcc, $rs2, $rd",
332 [(set f32:$rd,
333 (SPselectxcc f32:$rs2, f32:$f, imm:$cond))]>;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000334def FMOVD_XCC : F4_3<0b110101, 0b000010, (outs DFPRegs:$rd),
Jakob Stoklund Olesen7ca944b2013-05-19 20:33:11 +0000335 (ins DFPRegs:$rs2, DFPRegs:$f, CCOp:$cond),
336 "fmovd$cond %xcc, $rs2, $rd",
337 [(set f64:$rd,
338 (SPselectxcc f64:$rs2, f64:$f, imm:$cond))]>;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000339def FMOVQ_XCC : F4_3<0b110101, 0b000011, (outs QFPRegs:$rd),
340 (ins QFPRegs:$rs2, QFPRegs:$f, CCOp:$cond),
341 "fmovq$cond %xcc, $rs2, $rd",
342 [(set f128:$rd,
343 (SPselectxcc f128:$rs2, f128:$f, imm:$cond))]>;
344} // opf_cc
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000345} // Uses, Constraints
346
Venkatraman Govindarajub745e672014-03-02 09:46:56 +0000347// Branch On integer register with Prediction (BPr).
348let isBranch = 1, isTerminator = 1, hasDelaySlot = 1 in
349multiclass BranchOnReg<bits<3> cond, string OpcStr> {
350 def napt : F2_4<cond, 0, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
351 !strconcat(OpcStr, " $rs1, $imm16"), []>;
352 def apt : F2_4<cond, 1, 1, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
353 !strconcat(OpcStr, ",a $rs1, $imm16"), []>;
354 def napn : F2_4<cond, 0, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
355 !strconcat(OpcStr, ",pn $rs1, $imm16"), []>;
356 def apn : F2_4<cond, 1, 0, (outs), (ins I64Regs:$rs1, bprtarget16:$imm16),
357 !strconcat(OpcStr, ",a,pn $rs1, $imm16"), []>;
358}
359
360multiclass bpr_alias<string OpcStr, Instruction NAPT, Instruction APT> {
361 def : InstAlias<!strconcat(OpcStr, ",pt $rs1, $imm16"),
Tim Northoverba101dd2014-05-16 09:41:35 +0000362 (NAPT I64Regs:$rs1, bprtarget16:$imm16), 0>;
Venkatraman Govindarajub745e672014-03-02 09:46:56 +0000363 def : InstAlias<!strconcat(OpcStr, ",a,pt $rs1, $imm16"),
Tim Northoverba101dd2014-05-16 09:41:35 +0000364 (APT I64Regs:$rs1, bprtarget16:$imm16), 0>;
Venkatraman Govindarajub745e672014-03-02 09:46:56 +0000365}
366
367defm BPZ : BranchOnReg<0b001, "brz">;
368defm BPLEZ : BranchOnReg<0b010, "brlez">;
369defm BPLZ : BranchOnReg<0b011, "brlz">;
370defm BPNZ : BranchOnReg<0b101, "brnz">;
371defm BPGZ : BranchOnReg<0b110, "brgz">;
372defm BPGEZ : BranchOnReg<0b111, "brgez">;
373
374defm : bpr_alias<"brz", BPZnapt, BPZapt >;
375defm : bpr_alias<"brlez", BPLEZnapt, BPLEZapt>;
376defm : bpr_alias<"brlz", BPLZnapt, BPLZapt >;
377defm : bpr_alias<"brnz", BPNZnapt, BPNZapt >;
378defm : bpr_alias<"brgz", BPGZnapt, BPGZapt >;
379defm : bpr_alias<"brgez", BPGEZnapt, BPGEZapt>;
380
381// Move integer register on register condition (MOVr).
382multiclass MOVR< bits<3> rcond, string OpcStr> {
383 def rr : F4_4r<0b101111, 0b00000, rcond, (outs I64Regs:$rd),
384 (ins I64Regs:$rs1, IntRegs:$rs2),
385 !strconcat(OpcStr, " $rs1, $rs2, $rd"), []>;
386
387 def ri : F4_4i<0b101111, rcond, (outs I64Regs:$rd),
388 (ins I64Regs:$rs1, i64imm:$simm10),
389 !strconcat(OpcStr, " $rs1, $simm10, $rd"), []>;
390}
391
392defm MOVRRZ : MOVR<0b001, "movrz">;
393defm MOVRLEZ : MOVR<0b010, "movrlez">;
394defm MOVRLZ : MOVR<0b011, "movrlz">;
395defm MOVRNZ : MOVR<0b101, "movrnz">;
396defm MOVRGZ : MOVR<0b110, "movrgz">;
397defm MOVRGEZ : MOVR<0b111, "movrgez">;
398
399// Move FP register on integer register condition (FMOVr).
400multiclass FMOVR<bits<3> rcond, string OpcStr> {
401
402 def S : F4_4r<0b110101, 0b00101, rcond,
403 (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
404 !strconcat(!strconcat("fmovrs", OpcStr)," $rs1, $rs2, $rd"),
405 []>;
406 def D : F4_4r<0b110101, 0b00110, rcond,
407 (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
408 !strconcat(!strconcat("fmovrd", OpcStr)," $rs1, $rs2, $rd"),
409 []>;
410 def Q : F4_4r<0b110101, 0b00111, rcond,
411 (outs FPRegs:$rd), (ins I64Regs:$rs1, FPRegs:$rs2),
412 !strconcat(!strconcat("fmovrq", OpcStr)," $rs1, $rs2, $rd"),
413 []>, Requires<[HasHardQuad]>;
414}
415
416let Predicates = [HasV9] in {
417 defm FMOVRZ : FMOVR<0b001, "z">;
418 defm FMOVRLEZ : FMOVR<0b010, "lez">;
419 defm FMOVRLZ : FMOVR<0b011, "lz">;
420 defm FMOVRNZ : FMOVR<0b101, "nz">;
421 defm FMOVRGZ : FMOVR<0b110, "gz">;
422 defm FMOVRGEZ : FMOVR<0b111, "gez">;
423}
424
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000425//===----------------------------------------------------------------------===//
426// 64-bit Floating Point Conversions.
427//===----------------------------------------------------------------------===//
428
429let Predicates = [Is64Bit] in {
430
431def FXTOS : F3_3u<2, 0b110100, 0b010000100,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000432 (outs FPRegs:$rd), (ins DFPRegs:$rs2),
433 "fxtos $rs2, $rd",
434 [(set FPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000435def FXTOD : F3_3u<2, 0b110100, 0b010001000,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000436 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
437 "fxtod $rs2, $rd",
438 [(set DFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>;
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000439def FXTOQ : F3_3u<2, 0b110100, 0b010001100,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000440 (outs QFPRegs:$rd), (ins DFPRegs:$rs2),
441 "fxtoq $rs2, $rd",
442 [(set QFPRegs:$rd, (SPxtof DFPRegs:$rs2))]>,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000443 Requires<[HasHardQuad]>;
444
445def FSTOX : F3_3u<2, 0b110100, 0b010000001,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000446 (outs DFPRegs:$rd), (ins FPRegs:$rs2),
447 "fstox $rs2, $rd",
448 [(set DFPRegs:$rd, (SPftox FPRegs:$rs2))]>;
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000449def FDTOX : F3_3u<2, 0b110100, 0b010000010,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000450 (outs DFPRegs:$rd), (ins DFPRegs:$rs2),
451 "fdtox $rs2, $rd",
452 [(set DFPRegs:$rd, (SPftox DFPRegs:$rs2))]>;
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000453def FQTOX : F3_3u<2, 0b110100, 0b010000011,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000454 (outs DFPRegs:$rd), (ins QFPRegs:$rs2),
455 "fqtox $rs2, $rd",
456 [(set DFPRegs:$rd, (SPftox QFPRegs:$rs2))]>,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000457 Requires<[HasHardQuad]>;
458
459} // Predicates = [Is64Bit]
460
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000461def : Pat<(SPselectxcc i64:$t, i64:$f, imm:$cond),
462 (MOVXCCrr $t, $f, imm:$cond)>;
463def : Pat<(SPselectxcc (i64 simm11:$t), i64:$f, imm:$cond),
464 (MOVXCCri (as_i32imm $t), $f, imm:$cond)>;
465
Jakob Stoklund Olesen92ebf112013-05-19 20:38:21 +0000466def : Pat<(SPselecticc i64:$t, i64:$f, imm:$cond),
467 (MOVICCrr $t, $f, imm:$cond)>;
468def : Pat<(SPselecticc (i64 simm11:$t), i64:$f, imm:$cond),
469 (MOVICCri (as_i32imm $t), $f, imm:$cond)>;
470
Jakob Stoklund Olesen4a78c862013-05-19 20:20:54 +0000471def : Pat<(SPselectfcc i64:$t, i64:$f, imm:$cond),
472 (MOVFCCrr $t, $f, imm:$cond)>;
473def : Pat<(SPselectfcc (i64 simm11:$t), i64:$f, imm:$cond),
474 (MOVFCCri (as_i32imm $t), $f, imm:$cond)>;
475
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +0000476} // Predicates = [Is64Bit]
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000477
478
479// 64 bit SETHI
Venkatraman Govindarajudfcccc72014-01-06 08:08:58 +0000480let Predicates = [Is64Bit], isCodeGenOnly = 1 in {
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000481def SETHIXi : F2_1<0b100,
482 (outs IntRegs:$rd), (ins i64imm:$imm22),
483 "sethi $imm22, $rd",
484 [(set i64:$rd, SETHIimm:$imm22)]>;
485}
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +0000486
487// ATOMICS.
James Y Knight24060be2015-05-18 16:35:04 +0000488let Predicates = [Is64Bit], Constraints = "$swap = $rd", asi = 0b10000000 in {
489 def CASXrr: F3_1_asi<3, 0b111110,
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +0000490 (outs I64Regs:$rd), (ins I64Regs:$rs1, I64Regs:$rs2,
491 I64Regs:$swap),
492 "casx [$rs1], $rs2, $rd",
493 [(set i64:$rd,
James Y Knightfdcc7272016-05-23 20:33:00 +0000494 (atomic_cmp_swap_64 i64:$rs1, i64:$rs2, i64:$swap))]>;
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +0000495
496} // Predicates = [Is64Bit], Constraints = ...
497
498let Predicates = [Is64Bit] in {
499
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +0000500// atomic_load_64 addr -> load addr
James Y Knightfdcc7272016-05-23 20:33:00 +0000501def : Pat<(i64 (atomic_load_64 ADDRrr:$src)), (LDXrr ADDRrr:$src)>;
502def : Pat<(i64 (atomic_load_64 ADDRri:$src)), (LDXri ADDRri:$src)>;
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +0000503
504// atomic_store_64 val, addr -> store val, addr
James Y Knightfdcc7272016-05-23 20:33:00 +0000505def : Pat<(atomic_store_64 ADDRrr:$dst, i64:$val), (STXrr ADDRrr:$dst, $val)>;
506def : Pat<(atomic_store_64 ADDRri:$dst, i64:$val), (STXri ADDRri:$dst, $val)>;
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +0000507
508} // Predicates = [Is64Bit]
509
Venkatraman Govindaraju925ec9b2014-03-02 23:39:07 +0000510let Predicates = [Is64Bit], hasSideEffects = 1, Uses = [ICC], cc = 0b10 in
511 defm TXCC : TRAP<"%xcc">;
512
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000513// Global addresses, constant pool entries
514let Predicates = [Is64Bit] in {
515
516def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
517def : Pat<(SPlo tglobaladdr:$in), (ORXri (i64 G0), tglobaladdr:$in)>;
518def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
519def : Pat<(SPlo tconstpool:$in), (ORXri (i64 G0), tconstpool:$in)>;
520
521// GlobalTLS addresses
522def : Pat<(SPhi tglobaltlsaddr:$in), (SETHIi tglobaltlsaddr:$in)>;
523def : Pat<(SPlo tglobaltlsaddr:$in), (ORXri (i64 G0), tglobaltlsaddr:$in)>;
524def : Pat<(add (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
525 (ADDXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
526def : Pat<(xor (SPhi tglobaltlsaddr:$in1), (SPlo tglobaltlsaddr:$in2)),
527 (XORXri (SETHIXi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>;
528
529// Blockaddress
530def : Pat<(SPhi tblockaddress:$in), (SETHIi tblockaddress:$in)>;
531def : Pat<(SPlo tblockaddress:$in), (ORXri (i64 G0), tblockaddress:$in)>;
532
533// Add reg, lo. This is used when taking the addr of a global/constpool entry.
534def : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDXri $r, tglobaladdr:$in)>;
535def : Pat<(add iPTR:$r, (SPlo tconstpool:$in)), (ADDXri $r, tconstpool:$in)>;
536def : Pat<(add iPTR:$r, (SPlo tblockaddress:$in)),
537 (ADDXri $r, tblockaddress:$in)>;
538}