blob: 65dce6e5a7d3467af92b0fa0bdb3a86c21535260 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief R600 Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000016#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUSubtarget.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000018#include "AMDGPUTargetMachine.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "R600Defines.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000020#include "R600MachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "R600RegisterInfo.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025
Chandler Carruthd174b722014-04-22 02:03:14 +000026using namespace llvm;
27
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000028#define GET_INSTRINFO_CTOR_DTOR
Tom Stellard75aadc22012-12-11 21:25:42 +000029#include "AMDGPUGenDFAPacketizer.inc"
30
Tom Stellard2e59a452014-06-13 01:32:00 +000031R600InstrInfo::R600InstrInfo(const AMDGPUSubtarget &st)
32 : AMDGPUInstrInfo(st),
33 RI(st)
Tom Stellard75aadc22012-12-11 21:25:42 +000034 { }
35
36const R600RegisterInfo &R600InstrInfo::getRegisterInfo() const {
37 return RI;
38}
39
40bool R600InstrInfo::isTrig(const MachineInstr &MI) const {
41 return get(MI.getOpcode()).TSFlags & R600_InstFlag::TRIG;
42}
43
44bool R600InstrInfo::isVector(const MachineInstr &MI) const {
45 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
46}
47
48void
49R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
50 MachineBasicBlock::iterator MI, DebugLoc DL,
51 unsigned DestReg, unsigned SrcReg,
52 bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000053 unsigned VectorComponents = 0;
Tom Stellard880a80a2014-06-17 16:53:14 +000054 if ((AMDGPU::R600_Reg128RegClass.contains(DestReg) ||
55 AMDGPU::R600_Reg128VerticalRegClass.contains(DestReg)) &&
56 (AMDGPU::R600_Reg128RegClass.contains(SrcReg) ||
57 AMDGPU::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000058 VectorComponents = 4;
Tom Stellard880a80a2014-06-17 16:53:14 +000059 } else if((AMDGPU::R600_Reg64RegClass.contains(DestReg) ||
60 AMDGPU::R600_Reg64VerticalRegClass.contains(DestReg)) &&
61 (AMDGPU::R600_Reg64RegClass.contains(SrcReg) ||
62 AMDGPU::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000063 VectorComponents = 2;
64 }
65
66 if (VectorComponents > 0) {
67 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellard75aadc22012-12-11 21:25:42 +000068 unsigned SubRegIndex = RI.getSubRegFromChannel(I);
69 buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
70 RI.getSubReg(DestReg, SubRegIndex),
71 RI.getSubReg(SrcReg, SubRegIndex))
72 .addReg(DestReg,
73 RegState::Define | RegState::Implicit);
74 }
75 } else {
Tom Stellard75aadc22012-12-11 21:25:42 +000076 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
77 DestReg, SrcReg);
Tom Stellard02661d92013-06-25 21:22:18 +000078 NewMI->getOperand(getOperandIdx(*NewMI, AMDGPU::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000079 .setIsKill(KillSrc);
80 }
81}
82
Tom Stellardcd6b0a62013-11-22 00:41:08 +000083/// \returns true if \p MBBI can be moved into a new basic.
84bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
85 MachineBasicBlock::iterator MBBI) const {
86 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
87 E = MBBI->operands_end(); I != E; ++I) {
88 if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) &&
89 I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg()))
90 return false;
91 }
92 return true;
93}
94
Tom Stellard75aadc22012-12-11 21:25:42 +000095unsigned R600InstrInfo::getIEQOpcode() const {
96 return AMDGPU::SETE_INT;
97}
98
99bool R600InstrInfo::isMov(unsigned Opcode) const {
100
101
102 switch(Opcode) {
103 default: return false;
104 case AMDGPU::MOV:
105 case AMDGPU::MOV_IMM_F32:
106 case AMDGPU::MOV_IMM_I32:
107 return true;
108 }
109}
110
111// Some instructions act as place holders to emulate operations that the GPU
112// hardware does automatically. This function can be used to check if
113// an opcode falls into this category.
114bool R600InstrInfo::isPlaceHolderOpcode(unsigned Opcode) const {
115 switch (Opcode) {
116 default: return false;
117 case AMDGPU::RETURN:
Tom Stellard75aadc22012-12-11 21:25:42 +0000118 return true;
119 }
120}
121
122bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +0000123 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000124}
125
126bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
127 switch(Opcode) {
128 default: return false;
129 case AMDGPU::CUBE_r600_pseudo:
130 case AMDGPU::CUBE_r600_real:
131 case AMDGPU::CUBE_eg_pseudo:
132 case AMDGPU::CUBE_eg_real:
133 return true;
134 }
135}
136
137bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
138 unsigned TargetFlags = get(Opcode).TSFlags;
139
Tom Stellard5eb903d2013-06-28 15:46:53 +0000140 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000141}
142
Tom Stellardc026e8b2013-06-28 15:47:08 +0000143bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
144 unsigned TargetFlags = get(Opcode).TSFlags;
145
146 return ((TargetFlags & R600_InstFlag::OP1) |
147 (TargetFlags & R600_InstFlag::OP2) |
148 (TargetFlags & R600_InstFlag::OP3));
149}
150
151bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
152 unsigned TargetFlags = get(Opcode).TSFlags;
153
154 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000155 (TargetFlags & R600_InstFlag::LDS_1A1D) |
156 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000157}
158
Tom Stellard8f9fc202013-11-15 00:12:45 +0000159bool R600InstrInfo::isLDSNoRetInstr(unsigned Opcode) const {
160 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) == -1;
161}
162
163bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
164 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) != -1;
165}
166
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000167bool R600InstrInfo::canBeConsideredALU(const MachineInstr *MI) const {
168 if (isALUInstr(MI->getOpcode()))
169 return true;
170 if (isVector(*MI) || isCubeOp(MI->getOpcode()))
171 return true;
172 switch (MI->getOpcode()) {
173 case AMDGPU::PRED_X:
174 case AMDGPU::INTERP_PAIR_XY:
175 case AMDGPU::INTERP_PAIR_ZW:
176 case AMDGPU::INTERP_VEC_LOAD:
177 case AMDGPU::COPY:
178 case AMDGPU::DOT_4:
179 return true;
180 default:
181 return false;
182 }
183}
184
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000185bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000186 if (ST.hasCaymanISA())
187 return false;
188 return (get(Opcode).getSchedClass() == AMDGPU::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000189}
190
191bool R600InstrInfo::isTransOnly(const MachineInstr *MI) const {
192 return isTransOnly(MI->getOpcode());
193}
194
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000195bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
196 return (get(Opcode).getSchedClass() == AMDGPU::Sched::VecALU);
197}
198
199bool R600InstrInfo::isVectorOnly(const MachineInstr *MI) const {
200 return isVectorOnly(MI->getOpcode());
201}
202
Tom Stellard676c16d2013-08-16 01:11:51 +0000203bool R600InstrInfo::isExport(unsigned Opcode) const {
204 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
205}
206
Vincent Lejeunec2991642013-04-30 00:13:39 +0000207bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000208 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000209}
210
211bool R600InstrInfo::usesVertexCache(const MachineInstr *MI) const {
Matt Arsenault762af962014-07-13 03:06:39 +0000212 const MachineFunction *MF = MI->getParent()->getParent();
213 const R600MachineFunctionInfo *MFI = MF->getInfo<R600MachineFunctionInfo>();
214 return MFI->getShaderType() != ShaderType::COMPUTE &&
215 usesVertexCache(MI->getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000216}
217
218bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000219 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000220}
221
222bool R600InstrInfo::usesTextureCache(const MachineInstr *MI) const {
Matt Arsenault762af962014-07-13 03:06:39 +0000223 const MachineFunction *MF = MI->getParent()->getParent();
224 const R600MachineFunctionInfo *MFI = MF->getInfo<R600MachineFunctionInfo>();
225 return (MFI->getShaderType() == ShaderType::COMPUTE &&
226 usesVertexCache(MI->getOpcode())) ||
227 usesTextureCache(MI->getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000228}
229
Tom Stellardce540332013-06-28 15:46:59 +0000230bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
231 switch (Opcode) {
232 case AMDGPU::KILLGT:
233 case AMDGPU::GROUP_BARRIER:
234 return true;
235 default:
236 return false;
237 }
238}
239
Tom Stellard26a3b672013-10-22 18:19:10 +0000240bool R600InstrInfo::usesAddressRegister(MachineInstr *MI) const {
241 return MI->findRegisterUseOperandIdx(AMDGPU::AR_X) != -1;
242}
243
244bool R600InstrInfo::definesAddressRegister(MachineInstr *MI) const {
245 return MI->findRegisterDefOperandIdx(AMDGPU::AR_X) != -1;
246}
247
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000248bool R600InstrInfo::readsLDSSrcReg(const MachineInstr *MI) const {
249 if (!isALUInstr(MI->getOpcode())) {
250 return false;
251 }
252 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
253 E = MI->operands_end(); I != E; ++I) {
254 if (!I->isReg() || !I->isUse() ||
255 TargetRegisterInfo::isVirtualRegister(I->getReg()))
256 continue;
257
258 if (AMDGPU::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
259 return true;
260 }
261 return false;
262}
263
Tom Stellard84021442013-07-23 01:48:24 +0000264int R600InstrInfo::getSrcIdx(unsigned Opcode, unsigned SrcNum) const {
265 static const unsigned OpTable[] = {
266 AMDGPU::OpName::src0,
267 AMDGPU::OpName::src1,
268 AMDGPU::OpName::src2
269 };
270
271 assert (SrcNum < 3);
272 return getOperandIdx(Opcode, OpTable[SrcNum]);
273}
274
275#define SRC_SEL_ROWS 11
276int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
277 static const unsigned SrcSelTable[SRC_SEL_ROWS][2] = {
278 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
279 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
280 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
281 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
282 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
283 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
284 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
285 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
286 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
287 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
288 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W}
289 };
290
291 for (unsigned i = 0; i < SRC_SEL_ROWS; ++i) {
292 if (getOperandIdx(Opcode, SrcSelTable[i][0]) == (int)SrcIdx) {
293 return getOperandIdx(Opcode, SrcSelTable[i][1]);
294 }
295 }
296 return -1;
297}
298#undef SRC_SEL_ROWS
299
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000300SmallVector<std::pair<MachineOperand *, int64_t>, 3>
301R600InstrInfo::getSrcs(MachineInstr *MI) const {
302 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
303
Vincent Lejeunec6896792013-06-04 23:17:15 +0000304 if (MI->getOpcode() == AMDGPU::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000305 static const unsigned OpTable[8][2] = {
306 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
307 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
308 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
309 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
310 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
311 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
312 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
313 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000314 };
315
316 for (unsigned j = 0; j < 8; j++) {
Tom Stellard02661d92013-06-25 21:22:18 +0000317 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
318 OpTable[j][0]));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000319 unsigned Reg = MO.getReg();
320 if (Reg == AMDGPU::ALU_CONST) {
Tom Stellard02661d92013-06-25 21:22:18 +0000321 unsigned Sel = MI->getOperand(getOperandIdx(MI->getOpcode(),
322 OpTable[j][1])).getImm();
Vincent Lejeunec6896792013-06-04 23:17:15 +0000323 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Sel));
324 continue;
325 }
326
327 }
328 return Result;
329 }
330
Tom Stellard02661d92013-06-25 21:22:18 +0000331 static const unsigned OpTable[3][2] = {
332 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
333 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
334 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000335 };
336
337 for (unsigned j = 0; j < 3; j++) {
338 int SrcIdx = getOperandIdx(MI->getOpcode(), OpTable[j][0]);
339 if (SrcIdx < 0)
340 break;
341 MachineOperand &MO = MI->getOperand(SrcIdx);
342 unsigned Reg = MI->getOperand(SrcIdx).getReg();
343 if (Reg == AMDGPU::ALU_CONST) {
344 unsigned Sel = MI->getOperand(
345 getOperandIdx(MI->getOpcode(), OpTable[j][1])).getImm();
346 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Sel));
347 continue;
348 }
349 if (Reg == AMDGPU::ALU_LITERAL_X) {
350 unsigned Imm = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000351 getOperandIdx(MI->getOpcode(), AMDGPU::OpName::literal)).getImm();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000352 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Imm));
353 continue;
354 }
355 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, 0));
356 }
357 return Result;
358}
359
360std::vector<std::pair<int, unsigned> >
361R600InstrInfo::ExtractSrcs(MachineInstr *MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000362 const DenseMap<unsigned, unsigned> &PV,
363 unsigned &ConstCount) const {
364 ConstCount = 0;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000365 const SmallVector<std::pair<MachineOperand *, int64_t>, 3> Srcs = getSrcs(MI);
366 const std::pair<int, unsigned> DummyPair(-1, 0);
367 std::vector<std::pair<int, unsigned> > Result;
368 unsigned i = 0;
369 for (unsigned n = Srcs.size(); i < n; ++i) {
370 unsigned Reg = Srcs[i].first->getReg();
371 unsigned Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000372 if (Reg == AMDGPU::OQAP) {
373 Result.push_back(std::pair<int, unsigned>(Index, 0));
374 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000375 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000376 // 255 is used to tells its a PS/PV reg
377 Result.push_back(std::pair<int, unsigned>(255, 0));
378 continue;
379 }
380 if (Index > 127) {
381 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000382 Result.push_back(DummyPair);
383 continue;
384 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000385 unsigned Chan = RI.getHWRegChan(Reg);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000386 Result.push_back(std::pair<int, unsigned>(Index, Chan));
387 }
388 for (; i < 3; ++i)
389 Result.push_back(DummyPair);
390 return Result;
391}
392
393static std::vector<std::pair<int, unsigned> >
394Swizzle(std::vector<std::pair<int, unsigned> > Src,
395 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000396 if (Src[0] == Src[1])
397 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000398 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000399 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000400 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000401 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000402 std::swap(Src[1], Src[2]);
403 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000404 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000405 std::swap(Src[0], Src[1]);
406 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000407 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000408 std::swap(Src[0], Src[1]);
409 std::swap(Src[0], Src[2]);
410 break;
411 case R600InstrInfo::ALU_VEC_201:
412 std::swap(Src[0], Src[2]);
413 std::swap(Src[0], Src[1]);
414 break;
415 case R600InstrInfo::ALU_VEC_210:
416 std::swap(Src[0], Src[2]);
417 break;
418 }
419 return Src;
420}
421
Vincent Lejeune77a83522013-06-29 19:32:43 +0000422static unsigned
423getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
424 switch (Swz) {
425 case R600InstrInfo::ALU_VEC_012_SCL_210: {
426 unsigned Cycles[3] = { 2, 1, 0};
427 return Cycles[Op];
428 }
429 case R600InstrInfo::ALU_VEC_021_SCL_122: {
430 unsigned Cycles[3] = { 1, 2, 2};
431 return Cycles[Op];
432 }
433 case R600InstrInfo::ALU_VEC_120_SCL_212: {
434 unsigned Cycles[3] = { 2, 1, 2};
435 return Cycles[Op];
436 }
437 case R600InstrInfo::ALU_VEC_102_SCL_221: {
438 unsigned Cycles[3] = { 2, 2, 1};
439 return Cycles[Op];
440 }
441 default:
442 llvm_unreachable("Wrong Swizzle for Trans Slot");
443 return 0;
444 }
445}
446
447/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
448/// in the same Instruction Group while meeting read port limitations given a
449/// Swz swizzle sequence.
450unsigned R600InstrInfo::isLegalUpTo(
451 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
452 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
453 const std::vector<std::pair<int, unsigned> > &TransSrcs,
454 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000455 int Vector[4][3];
456 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000457 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000458 const std::vector<std::pair<int, unsigned> > &Srcs =
459 Swizzle(IGSrcs[i], Swz[i]);
460 for (unsigned j = 0; j < 3; j++) {
461 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000462 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000463 continue;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000464 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(AMDGPU::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000465 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
466 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000467 // The value from output queue A (denoted by register OQAP) can
468 // only be fetched during the first cycle.
469 return false;
470 }
471 // OQAP does not count towards the normal read port restrictions
472 continue;
473 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000474 if (Vector[Src.second][j] < 0)
475 Vector[Src.second][j] = Src.first;
476 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000477 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000478 }
479 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000480 // Now check Trans Alu
481 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
482 const std::pair<int, unsigned> &Src = TransSrcs[i];
483 unsigned Cycle = getTransSwizzle(TransSwz, i);
484 if (Src.first < 0)
485 continue;
486 if (Src.first == 255)
487 continue;
488 if (Vector[Src.second][Cycle] < 0)
489 Vector[Src.second][Cycle] = Src.first;
490 if (Vector[Src.second][Cycle] != Src.first)
491 return IGSrcs.size() - 1;
492 }
493 return IGSrcs.size();
494}
495
496/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
497/// (in lexicographic term) swizzle sequence assuming that all swizzles after
498/// Idx can be skipped
499static bool
500NextPossibleSolution(
501 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
502 unsigned Idx) {
503 assert(Idx < SwzCandidate.size());
504 int ResetIdx = Idx;
505 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
506 ResetIdx --;
507 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
508 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
509 }
510 if (ResetIdx == -1)
511 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000512 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
513 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000514 return true;
515}
516
517/// Enumerate all possible Swizzle sequence to find one that can meet all
518/// read port requirements.
519bool R600InstrInfo::FindSwizzleForVectorSlot(
520 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
521 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
522 const std::vector<std::pair<int, unsigned> > &TransSrcs,
523 R600InstrInfo::BankSwizzle TransSwz) const {
524 unsigned ValidUpTo = 0;
525 do {
526 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
527 if (ValidUpTo == IGSrcs.size())
528 return true;
529 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
530 return false;
531}
532
533/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
534/// a const, and can't read a gpr at cycle 1 if they read 2 const.
535static bool
536isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
537 const std::vector<std::pair<int, unsigned> > &TransOps,
538 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000539 // TransALU can't read 3 constants
540 if (ConstCount > 2)
541 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000542 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
543 const std::pair<int, unsigned> &Src = TransOps[i];
544 unsigned Cycle = getTransSwizzle(TransSwz, i);
545 if (Src.first < 0)
546 continue;
547 if (ConstCount > 0 && Cycle == 0)
548 return false;
549 if (ConstCount > 1 && Cycle == 1)
550 return false;
551 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000552 return true;
553}
554
Tom Stellardc026e8b2013-06-28 15:47:08 +0000555bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000556R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000557 const DenseMap<unsigned, unsigned> &PV,
558 std::vector<BankSwizzle> &ValidSwizzle,
559 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000560 const {
561 //Todo : support shared src0 - src1 operand
562
563 std::vector<std::vector<std::pair<int, unsigned> > > IGSrcs;
564 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000565 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000566 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000567 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000568 IGSrcs.push_back(ExtractSrcs(IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000569 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellard02661d92013-06-25 21:22:18 +0000570 AMDGPU::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000571 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
572 IG[i]->getOperand(Op).getImm());
573 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000574 std::vector<std::pair<int, unsigned> > TransOps;
575 if (!isLastAluTrans)
576 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
577
578 TransOps = IGSrcs.back();
579 IGSrcs.pop_back();
580 ValidSwizzle.pop_back();
581
582 static const R600InstrInfo::BankSwizzle TransSwz[] = {
583 ALU_VEC_012_SCL_210,
584 ALU_VEC_021_SCL_122,
585 ALU_VEC_120_SCL_212,
586 ALU_VEC_102_SCL_221
587 };
588 for (unsigned i = 0; i < 4; i++) {
589 TransBS = TransSwz[i];
590 if (!isConstCompatible(TransBS, TransOps, ConstCount))
591 continue;
592 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
593 TransBS);
594 if (Result) {
595 ValidSwizzle.push_back(TransBS);
596 return true;
597 }
598 }
599
600 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000601}
602
603
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000604bool
605R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
606 const {
607 assert (Consts.size() <= 12 && "Too many operands in instructions group");
608 unsigned Pair1 = 0, Pair2 = 0;
609 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
610 unsigned ReadConstHalf = Consts[i] & 2;
611 unsigned ReadConstIndex = Consts[i] & (~3);
612 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
613 if (!Pair1) {
614 Pair1 = ReadHalfConst;
615 continue;
616 }
617 if (Pair1 == ReadHalfConst)
618 continue;
619 if (!Pair2) {
620 Pair2 = ReadHalfConst;
621 continue;
622 }
623 if (Pair2 != ReadHalfConst)
624 return false;
625 }
626 return true;
627}
628
629bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000630R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
631 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000632 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000633 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000634 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000635 MachineInstr *MI = MIs[i];
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000636 if (!isALUInstr(MI->getOpcode()))
637 continue;
638
Craig Topperb94011f2013-07-14 04:42:23 +0000639 const SmallVectorImpl<std::pair<MachineOperand *, int64_t> > &Srcs =
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000640 getSrcs(MI);
641
642 for (unsigned j = 0, e = Srcs.size(); j < e; j++) {
643 std::pair<MachineOperand *, unsigned> Src = Srcs[j];
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000644 if (Src.first->getReg() == AMDGPU::ALU_LITERAL_X)
645 Literals.insert(Src.second);
646 if (Literals.size() > 4)
647 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000648 if (Src.first->getReg() == AMDGPU::ALU_CONST)
649 Consts.push_back(Src.second);
650 if (AMDGPU::R600_KC0RegClass.contains(Src.first->getReg()) ||
651 AMDGPU::R600_KC1RegClass.contains(Src.first->getReg())) {
652 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
653 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000654 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000655 }
656 }
657 }
658 return fitsConstReadLimitations(Consts);
659}
660
Tom Stellard75aadc22012-12-11 21:25:42 +0000661DFAPacketizer *R600InstrInfo::CreateTargetScheduleState(const TargetMachine *TM,
662 const ScheduleDAG *DAG) const {
663 const InstrItineraryData *II = TM->getInstrItineraryData();
664 return TM->getSubtarget<AMDGPUSubtarget>().createDFAPacketizer(II);
665}
666
667static bool
668isPredicateSetter(unsigned Opcode) {
669 switch (Opcode) {
670 case AMDGPU::PRED_X:
671 return true;
672 default:
673 return false;
674 }
675}
676
677static MachineInstr *
678findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
679 MachineBasicBlock::iterator I) {
680 while (I != MBB.begin()) {
681 --I;
682 MachineInstr *MI = I;
683 if (isPredicateSetter(MI->getOpcode()))
684 return MI;
685 }
686
Craig Topper062a2ba2014-04-25 05:30:21 +0000687 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688}
689
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000690static
691bool isJump(unsigned Opcode) {
692 return Opcode == AMDGPU::JUMP || Opcode == AMDGPU::JUMP_COND;
693}
694
Vincent Lejeune269708b2013-10-01 19:32:38 +0000695static bool isBranch(unsigned Opcode) {
696 return Opcode == AMDGPU::BRANCH || Opcode == AMDGPU::BRANCH_COND_i32 ||
697 Opcode == AMDGPU::BRANCH_COND_f32;
698}
699
Tom Stellard75aadc22012-12-11 21:25:42 +0000700bool
701R600InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
702 MachineBasicBlock *&TBB,
703 MachineBasicBlock *&FBB,
704 SmallVectorImpl<MachineOperand> &Cond,
705 bool AllowModify) const {
706 // Most of the following comes from the ARM implementation of AnalyzeBranch
707
708 // If the block has no terminators, it just falls into the block after it.
709 MachineBasicBlock::iterator I = MBB.end();
710 if (I == MBB.begin())
711 return false;
712 --I;
713 while (I->isDebugValue()) {
714 if (I == MBB.begin())
715 return false;
716 --I;
717 }
Vincent Lejeune269708b2013-10-01 19:32:38 +0000718 // AMDGPU::BRANCH* instructions are only available after isel and are not
719 // handled
720 if (isBranch(I->getOpcode()))
721 return true;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000722 if (!isJump(static_cast<MachineInstr *>(I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000723 return false;
724 }
725
Tom Stellarda64353e2014-01-23 18:49:34 +0000726 // Remove successive JUMP
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000727 while (I != MBB.begin() && std::prev(I)->getOpcode() == AMDGPU::JUMP) {
728 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000729 if (AllowModify)
730 I->removeFromParent();
731 I = PriorI;
732 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000733 MachineInstr *LastInst = I;
734
735 // If there is only one terminator instruction, process it.
736 unsigned LastOpc = LastInst->getOpcode();
737 if (I == MBB.begin() ||
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000738 !isJump(static_cast<MachineInstr *>(--I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000739 if (LastOpc == AMDGPU::JUMP) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000740 TBB = LastInst->getOperand(0).getMBB();
741 return false;
742 } else if (LastOpc == AMDGPU::JUMP_COND) {
743 MachineInstr *predSet = I;
744 while (!isPredicateSetter(predSet->getOpcode())) {
745 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000746 }
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000747 TBB = LastInst->getOperand(0).getMBB();
748 Cond.push_back(predSet->getOperand(1));
749 Cond.push_back(predSet->getOperand(2));
750 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
751 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000752 }
753 return true; // Can't handle indirect branch.
754 }
755
756 // Get the instruction before it if it is a terminator.
757 MachineInstr *SecondLastInst = I;
758 unsigned SecondLastOpc = SecondLastInst->getOpcode();
759
760 // If the block ends with a B and a Bcc, handle it.
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000761 if (SecondLastOpc == AMDGPU::JUMP_COND && LastOpc == AMDGPU::JUMP) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000762 MachineInstr *predSet = --I;
763 while (!isPredicateSetter(predSet->getOpcode())) {
764 predSet = --I;
765 }
766 TBB = SecondLastInst->getOperand(0).getMBB();
767 FBB = LastInst->getOperand(0).getMBB();
768 Cond.push_back(predSet->getOperand(1));
769 Cond.push_back(predSet->getOperand(2));
770 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
771 return false;
772 }
773
774 // Otherwise, can't handle this.
775 return true;
776}
777
Vincent Lejeunece499742013-07-09 15:03:33 +0000778static
779MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
780 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
781 It != E; ++It) {
782 if (It->getOpcode() == AMDGPU::CF_ALU ||
783 It->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE)
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000784 return std::prev(It.base());
Vincent Lejeunece499742013-07-09 15:03:33 +0000785 }
786 return MBB.end();
787}
788
Tom Stellard75aadc22012-12-11 21:25:42 +0000789unsigned
790R600InstrInfo::InsertBranch(MachineBasicBlock &MBB,
791 MachineBasicBlock *TBB,
792 MachineBasicBlock *FBB,
793 const SmallVectorImpl<MachineOperand> &Cond,
794 DebugLoc DL) const {
795 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
796
Craig Topper062a2ba2014-04-25 05:30:21 +0000797 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000798 if (Cond.empty()) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000799 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000800 return 1;
801 } else {
802 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
803 assert(PredSet && "No previous predicate !");
804 addFlag(PredSet, 0, MO_FLAG_PUSH);
805 PredSet->getOperand(2).setImm(Cond[1].getImm());
806
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000807 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000808 .addMBB(TBB)
809 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000810 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
811 if (CfAlu == MBB.end())
812 return 1;
813 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
814 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000815 return 1;
816 }
817 } else {
818 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
819 assert(PredSet && "No previous predicate !");
820 addFlag(PredSet, 0, MO_FLAG_PUSH);
821 PredSet->getOperand(2).setImm(Cond[1].getImm());
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000822 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000823 .addMBB(TBB)
824 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000825 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000826 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
827 if (CfAlu == MBB.end())
828 return 2;
829 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
830 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000831 return 2;
832 }
833}
834
835unsigned
836R600InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
837
838 // Note : we leave PRED* instructions there.
839 // They may be needed when predicating instructions.
840
841 MachineBasicBlock::iterator I = MBB.end();
842
843 if (I == MBB.begin()) {
844 return 0;
845 }
846 --I;
847 switch (I->getOpcode()) {
848 default:
849 return 0;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000850 case AMDGPU::JUMP_COND: {
851 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
852 clearFlag(predSet, 0, MO_FLAG_PUSH);
853 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000854 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
855 if (CfAlu == MBB.end())
856 break;
857 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
858 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000859 break;
860 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000861 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000862 I->eraseFromParent();
863 break;
864 }
865 I = MBB.end();
866
867 if (I == MBB.begin()) {
868 return 1;
869 }
870 --I;
871 switch (I->getOpcode()) {
872 // FIXME: only one case??
873 default:
874 return 1;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000875 case AMDGPU::JUMP_COND: {
876 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
877 clearFlag(predSet, 0, MO_FLAG_PUSH);
878 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000879 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
880 if (CfAlu == MBB.end())
881 break;
882 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
883 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000884 break;
885 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000886 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000887 I->eraseFromParent();
888 break;
889 }
890 return 2;
891}
892
893bool
894R600InstrInfo::isPredicated(const MachineInstr *MI) const {
895 int idx = MI->findFirstPredOperandIdx();
896 if (idx < 0)
897 return false;
898
899 unsigned Reg = MI->getOperand(idx).getReg();
900 switch (Reg) {
901 default: return false;
902 case AMDGPU::PRED_SEL_ONE:
903 case AMDGPU::PRED_SEL_ZERO:
904 case AMDGPU::PREDICATE_BIT:
905 return true;
906 }
907}
908
909bool
910R600InstrInfo::isPredicable(MachineInstr *MI) const {
911 // XXX: KILL* instructions can be predicated, but they must be the last
912 // instruction in a clause, so this means any instructions after them cannot
913 // be predicated. Until we have proper support for instruction clauses in the
914 // backend, we will mark KILL* instructions as unpredicable.
915
916 if (MI->getOpcode() == AMDGPU::KILLGT) {
917 return false;
Vincent Lejeunece499742013-07-09 15:03:33 +0000918 } else if (MI->getOpcode() == AMDGPU::CF_ALU) {
919 // If the clause start in the middle of MBB then the MBB has more
920 // than a single clause, unable to predicate several clauses.
921 if (MI->getParent()->begin() != MachineBasicBlock::iterator(MI))
922 return false;
923 // TODO: We don't support KC merging atm
924 if (MI->getOperand(3).getImm() != 0 || MI->getOperand(4).getImm() != 0)
925 return false;
926 return true;
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000927 } else if (isVector(*MI)) {
928 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000929 } else {
930 return AMDGPUInstrInfo::isPredicable(MI);
931 }
932}
933
934
935bool
936R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
937 unsigned NumCyles,
938 unsigned ExtraPredCycles,
939 const BranchProbability &Probability) const{
940 return true;
941}
942
943bool
944R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
945 unsigned NumTCycles,
946 unsigned ExtraTCycles,
947 MachineBasicBlock &FMBB,
948 unsigned NumFCycles,
949 unsigned ExtraFCycles,
950 const BranchProbability &Probability) const {
951 return true;
952}
953
954bool
955R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
956 unsigned NumCyles,
957 const BranchProbability &Probability)
958 const {
959 return true;
960}
961
962bool
963R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
964 MachineBasicBlock &FMBB) const {
965 return false;
966}
967
968
969bool
970R600InstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
971 MachineOperand &MO = Cond[1];
972 switch (MO.getImm()) {
973 case OPCODE_IS_ZERO_INT:
974 MO.setImm(OPCODE_IS_NOT_ZERO_INT);
975 break;
976 case OPCODE_IS_NOT_ZERO_INT:
977 MO.setImm(OPCODE_IS_ZERO_INT);
978 break;
979 case OPCODE_IS_ZERO:
980 MO.setImm(OPCODE_IS_NOT_ZERO);
981 break;
982 case OPCODE_IS_NOT_ZERO:
983 MO.setImm(OPCODE_IS_ZERO);
984 break;
985 default:
986 return true;
987 }
988
989 MachineOperand &MO2 = Cond[2];
990 switch (MO2.getReg()) {
991 case AMDGPU::PRED_SEL_ZERO:
992 MO2.setReg(AMDGPU::PRED_SEL_ONE);
993 break;
994 case AMDGPU::PRED_SEL_ONE:
995 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
996 break;
997 default:
998 return true;
999 }
1000 return false;
1001}
1002
1003bool
1004R600InstrInfo::DefinesPredicate(MachineInstr *MI,
1005 std::vector<MachineOperand> &Pred) const {
1006 return isPredicateSetter(MI->getOpcode());
1007}
1008
1009
1010bool
1011R600InstrInfo::SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
1012 const SmallVectorImpl<MachineOperand> &Pred2) const {
1013 return false;
1014}
1015
1016
1017bool
1018R600InstrInfo::PredicateInstruction(MachineInstr *MI,
1019 const SmallVectorImpl<MachineOperand> &Pred) const {
1020 int PIdx = MI->findFirstPredOperandIdx();
1021
Vincent Lejeunece499742013-07-09 15:03:33 +00001022 if (MI->getOpcode() == AMDGPU::CF_ALU) {
1023 MI->getOperand(8).setImm(0);
1024 return true;
1025 }
1026
Vincent Lejeune745d4292013-11-16 16:24:41 +00001027 if (MI->getOpcode() == AMDGPU::DOT_4) {
1028 MI->getOperand(getOperandIdx(*MI, AMDGPU::OpName::pred_sel_X))
1029 .setReg(Pred[2].getReg());
1030 MI->getOperand(getOperandIdx(*MI, AMDGPU::OpName::pred_sel_Y))
1031 .setReg(Pred[2].getReg());
1032 MI->getOperand(getOperandIdx(*MI, AMDGPU::OpName::pred_sel_Z))
1033 .setReg(Pred[2].getReg());
1034 MI->getOperand(getOperandIdx(*MI, AMDGPU::OpName::pred_sel_W))
1035 .setReg(Pred[2].getReg());
1036 MachineInstrBuilder MIB(*MI->getParent()->getParent(), MI);
1037 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
1038 return true;
1039 }
1040
Tom Stellard75aadc22012-12-11 21:25:42 +00001041 if (PIdx != -1) {
1042 MachineOperand &PMO = MI->getOperand(PIdx);
1043 PMO.setReg(Pred[2].getReg());
NAKAMURA Takumi2a0b40f2012-12-20 00:22:11 +00001044 MachineInstrBuilder MIB(*MI->getParent()->getParent(), MI);
1045 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +00001046 return true;
1047 }
1048
1049 return false;
1050}
1051
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +00001052unsigned int R600InstrInfo::getPredicationCost(const MachineInstr *) const {
1053 return 2;
1054}
1055
Tom Stellard75aadc22012-12-11 21:25:42 +00001056unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
1057 const MachineInstr *MI,
1058 unsigned *PredCost) const {
1059 if (PredCost)
1060 *PredCost = 2;
1061 return 2;
1062}
1063
Tom Stellard880a80a2014-06-17 16:53:14 +00001064bool R600InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
1065
1066 switch(MI->getOpcode()) {
1067 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
1068 case AMDGPU::R600_EXTRACT_ELT_V2:
1069 case AMDGPU::R600_EXTRACT_ELT_V4:
1070 buildIndirectRead(MI->getParent(), MI, MI->getOperand(0).getReg(),
1071 RI.getHWRegIndex(MI->getOperand(1).getReg()), // Address
1072 MI->getOperand(2).getReg(),
1073 RI.getHWRegChan(MI->getOperand(1).getReg()));
1074 break;
1075 case AMDGPU::R600_INSERT_ELT_V2:
1076 case AMDGPU::R600_INSERT_ELT_V4:
1077 buildIndirectWrite(MI->getParent(), MI, MI->getOperand(2).getReg(), // Value
1078 RI.getHWRegIndex(MI->getOperand(1).getReg()), // Address
1079 MI->getOperand(3).getReg(), // Offset
1080 RI.getHWRegChan(MI->getOperand(1).getReg())); // Channel
1081 break;
1082 }
1083 MI->eraseFromParent();
1084 return true;
1085}
1086
Tom Stellard81d871d2013-11-13 23:36:50 +00001087void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001088 const MachineFunction &MF) const {
1089 const AMDGPUFrameLowering *TFL =
Tom Stellardd881e912014-06-13 01:31:56 +00001090 static_cast<const AMDGPUFrameLowering*>(
1091 MF.getTarget().getFrameLowering());
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001092
1093 unsigned StackWidth = TFL->getStackWidth(MF);
1094 int End = getIndirectIndexEnd(MF);
1095
Tom Stellard81d871d2013-11-13 23:36:50 +00001096 if (End == -1)
1097 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001098
1099 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
1100 unsigned SuperReg = AMDGPU::R600_Reg128RegClass.getRegister(Index);
Tom Stellard81d871d2013-11-13 23:36:50 +00001101 Reserved.set(SuperReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001102 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
1103 unsigned Reg = AMDGPU::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Tom Stellard81d871d2013-11-13 23:36:50 +00001104 Reserved.set(Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001105 }
1106 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001107}
1108
1109unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
1110 unsigned Channel) const {
1111 // XXX: Remove when we support a stack width > 2
1112 assert(Channel == 0);
1113 return RegIndex;
1114}
1115
Tom Stellard26a3b672013-10-22 18:19:10 +00001116const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
1117 return &AMDGPU::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001118}
1119
1120MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1121 MachineBasicBlock::iterator I,
1122 unsigned ValueReg, unsigned Address,
1123 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001124 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1125}
1126
1127MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1128 MachineBasicBlock::iterator I,
1129 unsigned ValueReg, unsigned Address,
1130 unsigned OffsetReg,
1131 unsigned AddrChan) const {
1132 unsigned AddrReg;
1133 switch (AddrChan) {
1134 default: llvm_unreachable("Invalid Channel");
1135 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1136 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1137 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1138 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1139 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001140 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1141 AMDGPU::AR_X, OffsetReg);
Tom Stellard02661d92013-06-25 21:22:18 +00001142 setImmOperand(MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001143
1144 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1145 AddrReg, ValueReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001146 .addReg(AMDGPU::AR_X,
1147 RegState::Implicit | RegState::Kill);
Tom Stellard02661d92013-06-25 21:22:18 +00001148 setImmOperand(Mov, AMDGPU::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001149 return Mov;
1150}
1151
1152MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1153 MachineBasicBlock::iterator I,
1154 unsigned ValueReg, unsigned Address,
1155 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001156 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1157}
1158
1159MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1160 MachineBasicBlock::iterator I,
1161 unsigned ValueReg, unsigned Address,
1162 unsigned OffsetReg,
1163 unsigned AddrChan) const {
1164 unsigned AddrReg;
1165 switch (AddrChan) {
1166 default: llvm_unreachable("Invalid Channel");
1167 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1168 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1169 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1170 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1171 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001172 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1173 AMDGPU::AR_X,
1174 OffsetReg);
Tom Stellard02661d92013-06-25 21:22:18 +00001175 setImmOperand(MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001176 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1177 ValueReg,
1178 AddrReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001179 .addReg(AMDGPU::AR_X,
1180 RegState::Implicit | RegState::Kill);
Tom Stellard02661d92013-06-25 21:22:18 +00001181 setImmOperand(Mov, AMDGPU::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001182
1183 return Mov;
1184}
1185
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001186unsigned R600InstrInfo::getMaxAlusPerClause() const {
1187 return 115;
1188}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001189
Tom Stellard75aadc22012-12-11 21:25:42 +00001190MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1191 MachineBasicBlock::iterator I,
1192 unsigned Opcode,
1193 unsigned DstReg,
1194 unsigned Src0Reg,
1195 unsigned Src1Reg) const {
1196 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1197 DstReg); // $dst
1198
1199 if (Src1Reg) {
1200 MIB.addImm(0) // $update_exec_mask
1201 .addImm(0); // $update_predicate
1202 }
1203 MIB.addImm(1) // $write
1204 .addImm(0) // $omod
1205 .addImm(0) // $dst_rel
1206 .addImm(0) // $dst_clamp
1207 .addReg(Src0Reg) // $src0
1208 .addImm(0) // $src0_neg
1209 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001210 .addImm(0) // $src0_abs
1211 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001212
1213 if (Src1Reg) {
1214 MIB.addReg(Src1Reg) // $src1
1215 .addImm(0) // $src1_neg
1216 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001217 .addImm(0) // $src1_abs
1218 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001219 }
1220
1221 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1222 //scheduling to the backend, we can change the default to 0.
1223 MIB.addImm(1) // $last
1224 .addReg(AMDGPU::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001225 .addImm(0) // $literal
1226 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001227
1228 return MIB;
1229}
1230
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001231#define OPERAND_CASE(Label) \
1232 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001233 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001234 { \
1235 Label##_X, \
1236 Label##_Y, \
1237 Label##_Z, \
1238 Label##_W \
1239 }; \
1240 return Ops[Slot]; \
1241 }
1242
Tom Stellard02661d92013-06-25 21:22:18 +00001243static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001244 switch (Op) {
Tom Stellard02661d92013-06-25 21:22:18 +00001245 OPERAND_CASE(AMDGPU::OpName::update_exec_mask)
1246 OPERAND_CASE(AMDGPU::OpName::update_pred)
1247 OPERAND_CASE(AMDGPU::OpName::write)
1248 OPERAND_CASE(AMDGPU::OpName::omod)
1249 OPERAND_CASE(AMDGPU::OpName::dst_rel)
1250 OPERAND_CASE(AMDGPU::OpName::clamp)
1251 OPERAND_CASE(AMDGPU::OpName::src0)
1252 OPERAND_CASE(AMDGPU::OpName::src0_neg)
1253 OPERAND_CASE(AMDGPU::OpName::src0_rel)
1254 OPERAND_CASE(AMDGPU::OpName::src0_abs)
1255 OPERAND_CASE(AMDGPU::OpName::src0_sel)
1256 OPERAND_CASE(AMDGPU::OpName::src1)
1257 OPERAND_CASE(AMDGPU::OpName::src1_neg)
1258 OPERAND_CASE(AMDGPU::OpName::src1_rel)
1259 OPERAND_CASE(AMDGPU::OpName::src1_abs)
1260 OPERAND_CASE(AMDGPU::OpName::src1_sel)
1261 OPERAND_CASE(AMDGPU::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001262 default:
1263 llvm_unreachable("Wrong Operand");
1264 }
1265}
1266
1267#undef OPERAND_CASE
1268
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001269MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1270 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1271 const {
1272 assert (MI->getOpcode() == AMDGPU::DOT_4 && "Not Implemented");
1273 unsigned Opcode;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +00001274 if (ST.getGeneration() <= AMDGPUSubtarget::R700)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001275 Opcode = AMDGPU::DOT4_r600;
1276 else
1277 Opcode = AMDGPU::DOT4_eg;
1278 MachineBasicBlock::iterator I = MI;
1279 MachineOperand &Src0 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001280 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001281 MachineOperand &Src1 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001282 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001283 MachineInstr *MIB = buildDefaultInstruction(
1284 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001285 static const unsigned Operands[14] = {
1286 AMDGPU::OpName::update_exec_mask,
1287 AMDGPU::OpName::update_pred,
1288 AMDGPU::OpName::write,
1289 AMDGPU::OpName::omod,
1290 AMDGPU::OpName::dst_rel,
1291 AMDGPU::OpName::clamp,
1292 AMDGPU::OpName::src0_neg,
1293 AMDGPU::OpName::src0_rel,
1294 AMDGPU::OpName::src0_abs,
1295 AMDGPU::OpName::src0_sel,
1296 AMDGPU::OpName::src1_neg,
1297 AMDGPU::OpName::src1_rel,
1298 AMDGPU::OpName::src1_abs,
1299 AMDGPU::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001300 };
1301
Vincent Lejeune745d4292013-11-16 16:24:41 +00001302 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
1303 getSlotedOps(AMDGPU::OpName::pred_sel, Slot)));
1304 MIB->getOperand(getOperandIdx(Opcode, AMDGPU::OpName::pred_sel))
1305 .setReg(MO.getReg());
1306
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001307 for (unsigned i = 0; i < 14; i++) {
1308 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001309 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001310 assert (MO.isImm());
1311 setImmOperand(MIB, Operands[i], MO.getImm());
1312 }
1313 MIB->getOperand(20).setImm(0);
1314 return MIB;
1315}
1316
Tom Stellard75aadc22012-12-11 21:25:42 +00001317MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1318 MachineBasicBlock::iterator I,
1319 unsigned DstReg,
1320 uint64_t Imm) const {
1321 MachineInstr *MovImm = buildDefaultInstruction(BB, I, AMDGPU::MOV, DstReg,
1322 AMDGPU::ALU_LITERAL_X);
Tom Stellard02661d92013-06-25 21:22:18 +00001323 setImmOperand(MovImm, AMDGPU::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001324 return MovImm;
1325}
1326
Tom Stellard26a3b672013-10-22 18:19:10 +00001327MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1328 MachineBasicBlock::iterator I,
1329 unsigned DstReg, unsigned SrcReg) const {
1330 return buildDefaultInstruction(*MBB, I, AMDGPU::MOV, DstReg, SrcReg);
1331}
1332
Tom Stellard02661d92013-06-25 21:22:18 +00001333int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001334 return getOperandIdx(MI.getOpcode(), Op);
1335}
1336
Tom Stellard02661d92013-06-25 21:22:18 +00001337int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
1338 return AMDGPU::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001339}
1340
Tom Stellard02661d92013-06-25 21:22:18 +00001341void R600InstrInfo::setImmOperand(MachineInstr *MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001342 int64_t Imm) const {
1343 int Idx = getOperandIdx(*MI, Op);
1344 assert(Idx != -1 && "Operand not supported for this instruction.");
1345 assert(MI->getOperand(Idx).isImm());
1346 MI->getOperand(Idx).setImm(Imm);
1347}
1348
1349//===----------------------------------------------------------------------===//
1350// Instruction flag getters/setters
1351//===----------------------------------------------------------------------===//
1352
1353bool R600InstrInfo::hasFlagOperand(const MachineInstr &MI) const {
1354 return GET_FLAG_OPERAND_IDX(get(MI.getOpcode()).TSFlags) != 0;
1355}
1356
1357MachineOperand &R600InstrInfo::getFlagOp(MachineInstr *MI, unsigned SrcIdx,
1358 unsigned Flag) const {
1359 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1360 int FlagIndex = 0;
1361 if (Flag != 0) {
1362 // If we pass something other than the default value of Flag to this
1363 // function, it means we are want to set a flag on an instruction
1364 // that uses native encoding.
1365 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1366 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1367 switch (Flag) {
1368 case MO_FLAG_CLAMP:
Tom Stellard02661d92013-06-25 21:22:18 +00001369 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001370 break;
1371 case MO_FLAG_MASK:
Tom Stellard02661d92013-06-25 21:22:18 +00001372 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001373 break;
1374 case MO_FLAG_NOT_LAST:
1375 case MO_FLAG_LAST:
Tom Stellard02661d92013-06-25 21:22:18 +00001376 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001377 break;
1378 case MO_FLAG_NEG:
1379 switch (SrcIdx) {
Tom Stellard02661d92013-06-25 21:22:18 +00001380 case 0: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src0_neg); break;
1381 case 1: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src1_neg); break;
1382 case 2: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src2_neg); break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001383 }
1384 break;
1385
1386 case MO_FLAG_ABS:
1387 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1388 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001389 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001390 switch (SrcIdx) {
Tom Stellard02661d92013-06-25 21:22:18 +00001391 case 0: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src0_abs); break;
1392 case 1: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src1_abs); break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001393 }
1394 break;
1395
1396 default:
1397 FlagIndex = -1;
1398 break;
1399 }
1400 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1401 } else {
1402 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1403 assert(FlagIndex != 0 &&
1404 "Instruction flags not supported for this instruction");
1405 }
1406
1407 MachineOperand &FlagOp = MI->getOperand(FlagIndex);
1408 assert(FlagOp.isImm());
1409 return FlagOp;
1410}
1411
1412void R600InstrInfo::addFlag(MachineInstr *MI, unsigned Operand,
1413 unsigned Flag) const {
1414 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1415 if (Flag == 0) {
1416 return;
1417 }
1418 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1419 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1420 if (Flag == MO_FLAG_NOT_LAST) {
1421 clearFlag(MI, Operand, MO_FLAG_LAST);
1422 } else if (Flag == MO_FLAG_MASK) {
1423 clearFlag(MI, Operand, Flag);
1424 } else {
1425 FlagOp.setImm(1);
1426 }
1427 } else {
1428 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1429 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1430 }
1431}
1432
1433void R600InstrInfo::clearFlag(MachineInstr *MI, unsigned Operand,
1434 unsigned Flag) const {
1435 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1436 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1437 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1438 FlagOp.setImm(0);
1439 } else {
1440 MachineOperand &FlagOp = getFlagOp(MI);
1441 unsigned InstFlags = FlagOp.getImm();
1442 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1443 FlagOp.setImm(InstFlags);
1444 }
1445}