blob: 7560cef4c95d899373f0117c800c76258dcab717 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellardc721a232014-05-16 20:56:47 +000010// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
11// in AMDGPUMCInstLower.h
12def SISubtarget {
13 int NONE = -1;
14 int SI = 0;
15}
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000018// SI DAG Nodes
19//===----------------------------------------------------------------------===//
20
Tom Stellard9fa17912013-08-14 23:24:45 +000021def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000022 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000023 [SDNPMayLoad, SDNPMemOperand]
24>;
25
Tom Stellardafcf12f2013-09-12 02:55:14 +000026def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
27 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000028 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000029 SDTCisVT<1, iAny>, // vdata(VGPR)
30 SDTCisVT<2, i32>, // num_channels(imm)
31 SDTCisVT<3, i32>, // vaddr(VGPR)
32 SDTCisVT<4, i32>, // soffset(SGPR)
33 SDTCisVT<5, i32>, // inst_offset(imm)
34 SDTCisVT<6, i32>, // dfmt(imm)
35 SDTCisVT<7, i32>, // nfmt(imm)
36 SDTCisVT<8, i32>, // offen(imm)
37 SDTCisVT<9, i32>, // idxen(imm)
38 SDTCisVT<10, i32>, // glc(imm)
39 SDTCisVT<11, i32>, // slc(imm)
40 SDTCisVT<12, i32> // tfe(imm)
41 ]>,
42 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
43>;
44
Tom Stellard9fa17912013-08-14 23:24:45 +000045def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000046 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000047 SDTCisVT<3, i32>]>
48>;
49
50class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +000051 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +000052 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +000053>;
54
55def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
56def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
57def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
58def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
59
Tom Stellard067c8152014-07-21 14:01:14 +000060def SIconstdata_ptr : SDNode<
61 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
62>;
63
Tom Stellard26075d52013-02-07 19:39:38 +000064// Transformation function, extract the lower 32bit of a 64bit immediate
65def LO32 : SDNodeXForm<imm, [{
66 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
67}]>;
68
Tom Stellardab8a8c82013-07-12 18:15:02 +000069def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000070 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
71 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000072}]>;
73
Tom Stellard26075d52013-02-07 19:39:38 +000074// Transformation function, extract the upper 32bit of a 64bit immediate
75def HI32 : SDNodeXForm<imm, [{
76 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
77}]>;
78
Tom Stellardab8a8c82013-07-12 18:15:02 +000079def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000080 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
81 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000082}]>;
83
Tom Stellard044e4182014-02-06 18:36:34 +000084def IMM8bitDWORD : PatLeaf <(imm),
85 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +000086>;
87
Tom Stellard044e4182014-02-06 18:36:34 +000088def as_dword_i32imm : SDNodeXForm<imm, [{
89 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
90}]>;
91
Tom Stellardafcf12f2013-09-12 02:55:14 +000092def as_i1imm : SDNodeXForm<imm, [{
93 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
94}]>;
95
96def as_i8imm : SDNodeXForm<imm, [{
97 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
98}]>;
99
Tom Stellard07a10a32013-06-03 17:39:43 +0000100def as_i16imm : SDNodeXForm<imm, [{
101 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
102}]>;
103
Tom Stellard044e4182014-02-06 18:36:34 +0000104def as_i32imm: SDNodeXForm<imm, [{
105 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
106}]>;
107
Matt Arsenault99ed7892014-03-19 22:19:49 +0000108def IMM8bit : PatLeaf <(imm),
109 [{return isUInt<8>(N->getZExtValue());}]
110>;
111
Tom Stellard07a10a32013-06-03 17:39:43 +0000112def IMM12bit : PatLeaf <(imm),
113 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000114>;
115
Matt Arsenault99ed7892014-03-19 22:19:49 +0000116def IMM16bit : PatLeaf <(imm),
117 [{return isUInt<16>(N->getZExtValue());}]
118>;
119
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000120def IMM32bit : PatLeaf <(imm),
121 [{return isUInt<32>(N->getZExtValue());}]
122>;
123
Tom Stellarde2367942014-02-06 18:36:41 +0000124def mubuf_vaddr_offset : PatFrag<
125 (ops node:$ptr, node:$offset, node:$imm_offset),
126 (add (add node:$ptr, node:$offset), node:$imm_offset)
127>;
128
Christian Konigf82901a2013-02-26 17:52:23 +0000129class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000130 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000131}]>;
132
Tom Stellarddf94dc32013-08-14 23:24:24 +0000133class SGPRImm <dag frag> : PatLeaf<frag, [{
134 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
135 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
136 return false;
137 }
138 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000139 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000140 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
141 U != E; ++U) {
142 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
143 return true;
144 }
145 }
146 return false;
147}]>;
148
Tom Stellard01825af2014-07-21 14:01:08 +0000149//===----------------------------------------------------------------------===//
150// Custom Operands
151//===----------------------------------------------------------------------===//
152
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000153def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000154 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000155}
156
Tom Stellard01825af2014-07-21 14:01:08 +0000157def sopp_brtarget : Operand<OtherVT> {
158 let EncoderMethod = "getSOPPBrEncoding";
159 let OperandType = "OPERAND_PCREL";
160}
161
Tom Stellardb4a313a2014-08-01 00:32:39 +0000162include "SIInstrFormats.td"
163
Tom Stellard229d5e62014-08-05 14:48:12 +0000164let OperandType = "OPERAND_IMMEDIATE" in {
165
166def offen : Operand<i1> {
167 let PrintMethod = "printOffen";
168}
169def idxen : Operand<i1> {
170 let PrintMethod = "printIdxen";
171}
172def addr64 : Operand<i1> {
173 let PrintMethod = "printAddr64";
174}
175def mbuf_offset : Operand<i16> {
176 let PrintMethod = "printMBUFOffset";
177}
178def glc : Operand <i1> {
179 let PrintMethod = "printGLC";
180}
181def slc : Operand <i1> {
182 let PrintMethod = "printSLC";
183}
184def tfe : Operand <i1> {
185 let PrintMethod = "printTFE";
186}
187
188} // End OperandType = "OPERAND_IMMEDIATE"
189
Christian Konig72d5d5c2013-02-21 15:16:44 +0000190//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000191// Complex patterns
192//===----------------------------------------------------------------------===//
193
Tom Stellardb02094e2014-07-21 15:45:01 +0000194def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000195def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000196def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000197def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000198
Tom Stellardb4a313a2014-08-01 00:32:39 +0000199def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
200def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
201
Tom Stellardb02c2682014-06-24 23:33:07 +0000202//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000203// SI assembler operands
204//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000205
Christian Konigeabf8332013-02-21 15:16:49 +0000206def SIOperand {
207 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000208 int VCC = 0x6A;
Tom Stellard75aadc22012-12-11 21:25:42 +0000209}
210
Tom Stellardb4a313a2014-08-01 00:32:39 +0000211def SRCMODS {
212 int NONE = 0;
213}
214
215def DSTCLAMP {
216 int NONE = 0;
217}
218
219def DSTOMOD {
220 int NONE = 0;
221}
Tom Stellard75aadc22012-12-11 21:25:42 +0000222
Christian Konig72d5d5c2013-02-21 15:16:44 +0000223//===----------------------------------------------------------------------===//
224//
225// SI Instruction multiclass helpers.
226//
227// Instructions with _32 take 32-bit operands.
228// Instructions with _64 take 64-bit operands.
229//
230// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
231// encoding is the standard encoding, but instruction that make use of
232// any of the instruction modifiers must use the 64-bit encoding.
233//
234// Instructions with _e32 use the 32-bit encoding.
235// Instructions with _e64 use the 64-bit encoding.
236//
237//===----------------------------------------------------------------------===//
238
239//===----------------------------------------------------------------------===//
240// Scalar classes
241//===----------------------------------------------------------------------===//
242
Christian Konige0130a22013-02-21 15:17:13 +0000243class SOP1_32 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
244 op, (outs SReg_32:$dst), (ins SSrc_32:$src0),
245 opName#" $dst, $src0", pattern
246>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000247
Christian Konige0130a22013-02-21 15:17:13 +0000248class SOP1_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
249 op, (outs SReg_64:$dst), (ins SSrc_64:$src0),
250 opName#" $dst, $src0", pattern
251>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000252
Matt Arsenault8333e432014-06-10 19:18:24 +0000253// 64-bit input, 32-bit output.
254class SOP1_32_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
255 op, (outs SReg_32:$dst), (ins SSrc_64:$src0),
256 opName#" $dst, $src0", pattern
257>;
258
Christian Konige0130a22013-02-21 15:17:13 +0000259class SOP2_32 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
260 op, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
261 opName#" $dst, $src0, $src1", pattern
262>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000263
Christian Konige0130a22013-02-21 15:17:13 +0000264class SOP2_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
265 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
266 opName#" $dst, $src0, $src1", pattern
267>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000268
Tom Stellard82166022013-11-13 23:36:37 +0000269class SOP2_SHIFT_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
270 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
271 opName#" $dst, $src0, $src1", pattern
272>;
273
Christian Konig72d5d5c2013-02-21 15:16:44 +0000274
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000275class SOPC_Helper <bits<7> op, RegisterClass rc, ValueType vt,
276 string opName, PatLeaf cond> : SOPC <
277 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
278 opName#" $dst, $src0, $src1", []>;
279
280class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
281 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
282
283class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
284 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000285
Christian Konige0130a22013-02-21 15:17:13 +0000286class SOPK_32 <bits<5> op, string opName, list<dag> pattern> : SOPK <
287 op, (outs SReg_32:$dst), (ins i16imm:$src0),
288 opName#" $dst, $src0", pattern
289>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000290
Christian Konige0130a22013-02-21 15:17:13 +0000291class SOPK_64 <bits<5> op, string opName, list<dag> pattern> : SOPK <
292 op, (outs SReg_64:$dst), (ins i16imm:$src0),
293 opName#" $dst, $src0", pattern
294>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000295
Christian Konig9c7afd12013-03-18 11:33:50 +0000296multiclass SMRD_Helper <bits<5> op, string asm, RegisterClass baseClass,
297 RegisterClass dstClass> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298 def _IMM : SMRD <
299 op, 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000300 (ins baseClass:$sbase, u32imm:$offset),
Christian Konige0130a22013-02-21 15:17:13 +0000301 asm#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000302 >;
303
304 def _SGPR : SMRD <
305 op, 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000306 (ins baseClass:$sbase, SReg_32:$soff),
Christian Konige0130a22013-02-21 15:17:13 +0000307 asm#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308 >;
309}
310
311//===----------------------------------------------------------------------===//
312// Vector ALU classes
313//===----------------------------------------------------------------------===//
314
Tom Stellardb4a313a2014-08-01 00:32:39 +0000315// This must always be right before the operand being input modified.
316def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
317 let PrintMethod = "printOperandAndMods";
318}
319def InputModsNoDefault : Operand <i32> {
320 let PrintMethod = "printOperandAndMods";
321}
322
323class getNumSrcArgs<ValueType Src1, ValueType Src2> {
324 int ret =
325 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
326 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
327 3)); // VOP3
328}
329
330// Returns the register class to use for the destination of VOP[123C]
331// instructions for the given VT.
332class getVALUDstForVT<ValueType VT> {
333 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
334}
335
336// Returns the register class to use for source 0 of VOP[12C]
337// instructions for the given VT.
338class getVOPSrc0ForVT<ValueType VT> {
339 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
340}
341
342// Returns the register class to use for source 1 of VOP[12C] for the
343// given VT.
344class getVOPSrc1ForVT<ValueType VT> {
345 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
346}
347
348// Returns the register classes for the source arguments of a VOP[12C]
349// instruction for the given SrcVTs.
350class getInRC32 <list<ValueType> SrcVT> {
351 list<RegisterClass> ret = [
352 getVOPSrc0ForVT<SrcVT[0]>.ret,
353 getVOPSrc1ForVT<SrcVT[1]>.ret
354 ];
355}
356
357// Returns the register class to use for sources of VOP3 instructions for the
358// given VT.
359class getVOP3SrcForVT<ValueType VT> {
360 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
361}
362
363// Returns the register classes for the source arguments of a VOP3
364// instruction for the given SrcVTs.
365class getInRC64 <list<ValueType> SrcVT> {
366 list<RegisterClass> ret = [
367 getVOP3SrcForVT<SrcVT[0]>.ret,
368 getVOP3SrcForVT<SrcVT[1]>.ret,
369 getVOP3SrcForVT<SrcVT[2]>.ret
370 ];
371}
372
373// Returns 1 if the source arguments have modifiers, 0 if they do not.
374class hasModifiers<ValueType SrcVT> {
375 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
376 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
377}
378
379// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
380class getIns32 <RegisterClass Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
381 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
382 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
383 (ins)));
384}
385
386// Returns the input arguments for VOP3 instructions for the given SrcVT.
387class getIns64 <RegisterClass Src0RC, RegisterClass Src1RC,
388 RegisterClass Src2RC, int NumSrcArgs,
389 bit HasModifiers> {
390
391 dag ret =
392 !if (!eq(NumSrcArgs, 1),
393 !if (!eq(HasModifiers, 1),
394 // VOP1 with modifiers
395 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
396 i32imm:$clamp, i32imm:$omod)
397 /* else */,
398 // VOP1 without modifiers
399 (ins Src0RC:$src0)
400 /* endif */ ),
401 !if (!eq(NumSrcArgs, 2),
402 !if (!eq(HasModifiers, 1),
403 // VOP 2 with modifiers
404 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
405 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
406 i32imm:$clamp, i32imm:$omod)
407 /* else */,
408 // VOP2 without modifiers
409 (ins Src0RC:$src0, Src1RC:$src1)
410 /* endif */ )
411 /* NumSrcArgs == 3 */,
412 !if (!eq(HasModifiers, 1),
413 // VOP3 with modifiers
414 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
415 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
416 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
417 i32imm:$clamp, i32imm:$omod)
418 /* else */,
419 // VOP3 without modifiers
420 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
421 /* endif */ )));
422}
423
424// Returns the assembly string for the inputs and outputs of a VOP[12C]
425// instruction. This does not add the _e32 suffix, so it can be reused
426// by getAsm64.
427class getAsm32 <int NumSrcArgs> {
428 string src1 = ", $src1";
429 string src2 = ", $src2";
430 string ret = " $dst, $src0"#
431 !if(!eq(NumSrcArgs, 1), "", src1)#
432 !if(!eq(NumSrcArgs, 3), src2, "");
433}
434
435// Returns the assembly string for the inputs and outputs of a VOP3
436// instruction.
437class getAsm64 <int NumSrcArgs, bit HasModifiers> {
438 string src0 = "$src0_modifiers,";
439 string src1 = !if(!eq(NumSrcArgs, 1), "", " $src1_modifiers,");
440 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers,", "");
441 string ret =
442 !if(!eq(HasModifiers, 0),
443 getAsm32<NumSrcArgs>.ret,
444 " $dst, "#src0#src1#src2#" $clamp, $omod");
445}
446
447
448class VOPProfile <list<ValueType> _ArgVT> {
449
450 field list<ValueType> ArgVT = _ArgVT;
451
452 field ValueType DstVT = ArgVT[0];
453 field ValueType Src0VT = ArgVT[1];
454 field ValueType Src1VT = ArgVT[2];
455 field ValueType Src2VT = ArgVT[3];
456 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
457 field RegisterClass Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
458 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
459 field RegisterClass Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
460 field RegisterClass Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
461 field RegisterClass Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
462
463 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
464 field bit HasModifiers = hasModifiers<Src0VT>.ret;
465
466 field dag Outs = (outs DstRC:$dst);
467
468 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
469 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
470 HasModifiers>.ret;
471
Matt Arsenault9215b172014-08-03 05:27:14 +0000472 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000473 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
474}
475
476def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
477def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
478def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
479def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
480def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
481def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
482def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
483def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
484def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
485
486def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
487def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
488def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
489def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
490def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
491def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
492def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
493 let Src0RC32 = VReg_32;
494}
495def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
496def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
497
498def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
499def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
500def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
501def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
502
503
Christian Konigf741fbf2013-02-26 17:52:42 +0000504class VOP <string opName> {
505 string OpName = opName;
506}
507
Christian Konig3c145802013-03-27 09:12:59 +0000508class VOP2_REV <string revOp, bit isOrig> {
509 string RevOp = revOp;
510 bit IsOrig = isOrig;
511}
512
Tom Stellardc721a232014-05-16 20:56:47 +0000513class SIMCInstr <string pseudo, int subtarget> {
514 string PseudoInstr = pseudo;
515 int Subtarget = subtarget;
516}
517
Tom Stellardb4a313a2014-08-01 00:32:39 +0000518class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
519
520 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
521 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
522 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
523 bits<2> omod = !if(HasModifiers, ?, 0);
524 bits<1> clamp = !if(HasModifiers, ?, 0);
525 bits<9> src1 = !if(HasSrc1, ?, 0);
526 bits<9> src2 = !if(HasSrc2, ?, 0);
527}
528
Tom Stellardbda32c92014-07-21 17:44:29 +0000529class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
530 VOP3Common <outs, ins, "", pattern>,
531 VOP <opName>,
532 SIMCInstr<opName, SISubtarget.NONE> {
533 let isPseudo = 1;
534}
535
536class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
537 VOP3 <op, outs, ins, asm, []>,
538 SIMCInstr<opName, SISubtarget.SI>;
539
Tom Stellardc721a232014-05-16 20:56:47 +0000540multiclass VOP3_m <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000541 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000542
Tom Stellardbda32c92014-07-21 17:44:29 +0000543 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000544
Tom Stellardb4a313a2014-08-01 00:32:39 +0000545 def _si : VOP3_Real_si <op, outs, ins, asm, opName>,
546 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
547 !if(!eq(NumSrcArgs, 2), 0, 1),
548 HasMods>;
Tom Stellardc721a232014-05-16 20:56:47 +0000549
550}
551
Tom Stellardbda32c92014-07-21 17:44:29 +0000552multiclass VOP3_1_m <bits<8> op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000553 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000554
555 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
556
Tom Stellardb4a313a2014-08-01 00:32:39 +0000557 def _si : VOP3_Real_si <
558 {1, 1, op{6}, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
559 outs, ins, asm, opName>,
560 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000561}
562
Tom Stellardb4a313a2014-08-01 00:32:39 +0000563multiclass VOP3_2_m <bits<9> op, dag outs, dag ins, string asm,
564 list<dag> pattern, string opName, string revOp,
565 bit HasMods = 1, bit UseFullOp = 0> {
566
567 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
568 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
569
570 def _si : VOP3_Real_si <op,
571 outs, ins, asm, opName>,
572 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>,
573 VOP3DisableFields<1, 0, HasMods>;
574}
575
576multiclass VOP3b_2_m <bits<9> op, dag outs, dag ins, string asm,
577 list<dag> pattern, string opName, string revOp,
578 bit HasMods = 1, bit UseFullOp = 0> {
579 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
580 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
581
582 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
583 // can write it into any SGPR. We currently don't use the carry out,
584 // so for now hardcode it to VCC as well.
585 let sdst = SIOperand.VCC, Defs = [VCC] in {
586 def _si : VOP3b <op, outs, ins, asm, pattern>,
587 VOP3DisableFields<1, 0, HasMods>,
588 SIMCInstr<opName, SISubtarget.SI>,
589 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
590 } // End sdst = SIOperand.VCC, Defs = [VCC]
591}
592
593multiclass VOP3_C_m <bits<8> op, dag outs, dag ins, string asm,
594 list<dag> pattern, string opName,
595 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000596
597 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
598
Tom Stellardbda32c92014-07-21 17:44:29 +0000599 def _si : VOP3_Real_si <
Tom Stellardb4a313a2014-08-01 00:32:39 +0000600 {0, op{7}, op{6}, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
601 outs, ins, asm, opName>,
602 VOP3DisableFields<1, 0, HasMods> {
603 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000604 }
605}
606
Tom Stellardb4a313a2014-08-01 00:32:39 +0000607multiclass VOP1_Helper <bits<8> op, string opName, dag outs,
608 dag ins32, string asm32, list<dag> pat32,
609 dag ins64, string asm64, list<dag> pat64,
610 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +0000611
Tom Stellardb4a313a2014-08-01 00:32:39 +0000612 def _e32 : VOP1 <op, outs, ins32, opName#asm32, pat32>, VOP<opName>;
613
614 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000615}
616
Tom Stellardb4a313a2014-08-01 00:32:39 +0000617multiclass VOP1Inst <bits<8> op, string opName, VOPProfile P,
618 SDPatternOperator node = null_frag> : VOP1_Helper <
619 op, opName, P.Outs,
620 P.Ins32, P.Asm32, [],
621 P.Ins64, P.Asm64,
622 !if(P.HasModifiers,
623 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
624 i32:$src0_modifiers, i32:$clamp, i32:$omod))))],
625 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
626 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +0000627>;
Christian Konigf5754a02013-02-21 15:17:09 +0000628
Tom Stellardb4a313a2014-08-01 00:32:39 +0000629class VOP2_e32 <bits<6> op, string opName, dag outs, dag ins, string asm,
630 list<dag> pattern, string revOp> :
631 VOP2 <op, outs, ins, opName#asm, pattern>,
632 VOP <opName>,
633 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000634
Tom Stellardb4a313a2014-08-01 00:32:39 +0000635multiclass VOP2_Helper <bits<6> op, string opName, dag outs,
636 dag ins32, string asm32, list<dag> pat32,
637 dag ins64, string asm64, list<dag> pat64,
638 string revOp, bit HasMods> {
639 def _e32 : VOP2_e32 <op, opName, outs, ins32, asm32, pat32, revOp>;
640
641 defm _e64 : VOP3_2_m <
642 {1, 0, 0, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
643 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
644 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000645}
646
Tom Stellardb4a313a2014-08-01 00:32:39 +0000647multiclass VOP2Inst <bits<6> op, string opName, VOPProfile P,
648 SDPatternOperator node = null_frag,
649 string revOp = opName> : VOP2_Helper <
650 op, opName, P.Outs,
651 P.Ins32, P.Asm32, [],
652 P.Ins64, P.Asm64,
653 !if(P.HasModifiers,
654 [(set P.DstVT:$dst,
655 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
656 i32:$clamp, i32:$omod)),
657 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
658 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
659 revOp, P.HasModifiers
660>;
661
662multiclass VOP2b_Helper <bits<6> op, string opName, dag outs,
663 dag ins32, string asm32, list<dag> pat32,
664 dag ins64, string asm64, list<dag> pat64,
665 string revOp, bit HasMods> {
666
667 def _e32 : VOP2_e32 <op, opName, outs, ins32, asm32, pat32, revOp>;
668
669 defm _e64 : VOP3b_2_m <
670 {1, 0, 0, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
671 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
672 >;
673}
674
675multiclass VOP2bInst <bits<6> op, string opName, VOPProfile P,
676 SDPatternOperator node = null_frag,
677 string revOp = opName> : VOP2b_Helper <
678 op, opName, P.Outs,
679 P.Ins32, P.Asm32, [],
680 P.Ins64, P.Asm64,
681 !if(P.HasModifiers,
682 [(set P.DstVT:$dst,
683 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
684 i32:$clamp, i32:$omod)),
685 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
686 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
687 revOp, P.HasModifiers
688>;
689
690multiclass VOPC_Helper <bits<8> op, string opName,
691 dag ins32, string asm32, list<dag> pat32,
692 dag out64, dag ins64, string asm64, list<dag> pat64,
693 bit HasMods, bit DefExec> {
694 def _e32 : VOPC <op, ins32, opName#asm32, pat32>, VOP <opName> {
695 let Defs = !if(DefExec, [EXEC], []);
696 }
697
698 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64, opName,
699 HasMods, DefExec>;
700}
701
702multiclass VOPCInst <bits<8> op, string opName,
703 VOPProfile P, PatLeaf cond = COND_NULL,
704 bit DefExec = 0> : VOPC_Helper <
705 op, opName,
706 P.Ins32, P.Asm32, [],
707 (outs SReg_64:$dst), P.Ins64, P.Asm64,
708 !if(P.HasModifiers,
709 [(set i1:$dst,
710 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
711 i32:$clamp, i32:$omod)),
712 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
713 cond))],
714 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
715 P.HasModifiers, DefExec
716>;
717
718multiclass VOPC_F32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
719 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
720
721multiclass VOPC_F64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
722 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
723
724multiclass VOPC_I32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
725 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
726
727multiclass VOPC_I64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
728 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +0000729
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000730
Tom Stellardb4a313a2014-08-01 00:32:39 +0000731multiclass VOPCX <bits<8> op, string opName, VOPProfile P,
732 PatLeaf cond = COND_NULL>
733 : VOPCInst <op, opName, P, cond, 1>;
734
735multiclass VOPCX_F32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
736 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
737
738multiclass VOPCX_F64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
739 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
740
741multiclass VOPCX_I32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
742 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
743
744multiclass VOPCX_I64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
745 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
746
747multiclass VOP3_Helper <bits<9> op, string opName, dag outs, dag ins, string asm,
748 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
749 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
750>;
751
752multiclass VOP3Inst <bits<9> op, string opName, VOPProfile P,
753 SDPatternOperator node = null_frag> : VOP3_Helper <
754 op, opName, P.Outs, P.Ins64, P.Asm64,
755 !if(!eq(P.NumSrcArgs, 3),
756 !if(P.HasModifiers,
757 [(set P.DstVT:$dst,
758 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
759 i32:$clamp, i32:$omod)),
760 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
761 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
762 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
763 P.Src2VT:$src2))]),
764 !if(!eq(P.NumSrcArgs, 2),
765 !if(P.HasModifiers,
766 [(set P.DstVT:$dst,
767 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
768 i32:$clamp, i32:$omod)),
769 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
770 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
771 /* P.NumSrcArgs == 1 */,
772 !if(P.HasModifiers,
773 [(set P.DstVT:$dst,
774 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
775 i32:$clamp, i32:$omod))))],
776 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
777 P.NumSrcArgs, P.HasModifiers
778>;
779
780multiclass VOP3b_Helper <bits<9> op, RegisterClass vrc, RegisterClass arc,
781 string opName, list<dag> pattern> :
782 VOP3b_2_m <
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000783 op, (outs vrc:$dst0, SReg_64:$dst1),
784 (ins arc:$src0, arc:$src1, arc:$src2,
785 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000786 opName#" $dst0, $dst1, $src0, $src1, $src2, $abs, $clamp, $omod, $neg", pattern,
787 opName, opName, 1, 1
788>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000789
Tom Stellardb4a313a2014-08-01 00:32:39 +0000790multiclass VOP3b_64 <bits<9> op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000791 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
792
Tom Stellardb4a313a2014-08-01 00:32:39 +0000793multiclass VOP3b_32 <bits<9> op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000794 VOP3b_Helper <op, VReg_32, VSrc_32, opName, pattern>;
795
Christian Konig72d5d5c2013-02-21 15:16:44 +0000796//===----------------------------------------------------------------------===//
797// Vector I/O classes
798//===----------------------------------------------------------------------===//
799
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000800class DS_1A <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
801 DS <op, outs, ins, asm, pat> {
802 bits<16> offset;
803
Matt Arsenault99ed7892014-03-19 22:19:49 +0000804 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000805 let offset0 = offset{7-0};
806 let offset1 = offset{15-8};
807}
808
809class DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000810 op,
811 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000812 (ins i1imm:$gds, VReg_32:$addr, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000813 asm#" $vdst, $addr, $offset, [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000814 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000815 let data0 = 0;
816 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000817 let mayLoad = 1;
818 let mayStore = 0;
819}
820
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000821class DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
822 op,
823 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000824 (ins i1imm:$gds, VReg_32:$addr, u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultcdcdb872014-08-01 17:00:26 +0000825 asm#" $vdst, $addr, $offset0, $offset1, [M0]",
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000826 []> {
827 let data0 = 0;
828 let data1 = 0;
829 let mayLoad = 1;
830 let mayStore = 0;
831}
832
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000833class DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000834 op,
835 (outs),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000836 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000837 asm#" $addr, $data0, $offset [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000838 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000839 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000840 let mayStore = 1;
841 let mayLoad = 0;
842 let vdst = 0;
843}
844
Tom Stellard05105142014-08-22 18:49:28 +0000845class DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000846 op,
847 (outs),
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000848 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, regClass:$data1,
849 u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000850 asm#" $addr, $data0, $data1, $offset0, $offset1 [M0]",
851 []> {
852 let mayStore = 1;
853 let mayLoad = 0;
854 let vdst = 0;
855}
856
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000857// 1 address, 1 data.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000858class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
Tom Stellard13c68ef2013-09-05 18:38:09 +0000859 op,
860 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000861 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000862 asm#" $vdst, $addr, $data0, $offset, [M0]",
Tom Stellard13c68ef2013-09-05 18:38:09 +0000863 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000864
865 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000866 let mayStore = 1;
867 let mayLoad = 1;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000868}
869
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000870// 1 address, 2 data.
871class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
872 op,
873 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000874 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000875 asm#" $vdst, $addr, $data0, $data1, $offset, [M0]",
876 []> {
877 let mayStore = 1;
878 let mayLoad = 1;
879}
880
881// 1 address, 2 data.
882class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
883 op,
884 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000885 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000886 asm#" $addr, $data0, $data1, $offset, [M0]",
887 []> {
888 let mayStore = 1;
889 let mayLoad = 1;
890}
891
892// 1 address, 1 data.
893class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
894 op,
895 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000896 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000897 asm#" $addr, $data0, $offset, [M0]",
898 []> {
899
900 let data1 = 0;
901 let mayStore = 1;
902 let mayLoad = 1;
903}
904
Tom Stellard155bbb72014-08-11 22:18:17 +0000905class MUBUFAddr64Table <bit is_addr64> {
906
907 bit IsAddr64 = is_addr64;
908}
909
Christian Konig72d5d5c2013-02-21 15:16:44 +0000910class MTBUF_Store_Helper <bits<3> op, string asm, RegisterClass regClass> : MTBUF <
911 op,
Tom Stellard75aadc22012-12-11 21:25:42 +0000912 (outs),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000913 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Christian Konig72d5d5c2013-02-21 15:16:44 +0000914 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +0000915 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
Christian Konig08e768b2013-02-21 15:17:17 +0000916 asm#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
917 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset",
Christian Konig72d5d5c2013-02-21 15:16:44 +0000918 []> {
919 let mayStore = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000920 let mayLoad = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000921}
Tom Stellard75aadc22012-12-11 21:25:42 +0000922
Tom Stellard7c1838d2014-07-02 20:53:56 +0000923multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
924 ValueType load_vt = i32,
925 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +0000926
Michel Danzer13736222014-01-27 07:20:51 +0000927 let lds = 0, mayLoad = 1 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +0000928
Michel Danzer13736222014-01-27 07:20:51 +0000929 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +0000930
Tom Stellard8e44d942014-07-21 15:44:55 +0000931 let offen = 0, idxen = 0, vaddr = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +0000932 def _OFFSET : MUBUF <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +0000933 (ins SReg_128:$srsrc,
Tom Stellard229d5e62014-08-05 14:48:12 +0000934 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
935 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +0000936 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
937 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
938 i32:$soffset, i16:$offset,
939 i1:$glc, i1:$slc, i1:$tfe)))]>,
940 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +0000941 }
Tom Stellardf1ee7162013-05-20 15:02:31 +0000942
Tom Stellardb02094e2014-07-21 15:45:01 +0000943 let offen = 1, idxen = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +0000944 def _OFFEN : MUBUF <op, (outs regClass:$vdata),
945 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +0000946 SSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
947 tfe:$tfe),
948 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +0000949 }
950
951 let offen = 0, idxen = 1 in {
952 def _IDXEN : MUBUF <op, (outs regClass:$vdata),
953 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +0000954 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
955 slc:$slc, tfe:$tfe),
956 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +0000957 }
958
959 let offen = 1, idxen = 1 in {
960 def _BOTHEN : MUBUF <op, (outs regClass:$vdata),
961 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +0000962 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
963 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +0000964 }
965 }
966
967 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
968 def _ADDR64 : MUBUF <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +0000969 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
970 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +0000971 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +0000972 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +0000973 }
Tom Stellardf1ee7162013-05-20 15:02:31 +0000974 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000975}
976
Tom Stellardb02094e2014-07-21 15:45:01 +0000977multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
978 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +0000979
Tom Stellardddea4862014-08-11 22:18:14 +0000980 let addr64 = 0, lds = 0 in {
981
982 def "" : MUBUF <
983 op, (outs),
984 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
985 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
986 tfe:$tfe),
987 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
988 "$glc"#"$slc"#"$tfe",
989 []
990 >;
991
Tom Stellard155bbb72014-08-11 22:18:17 +0000992 let offen = 0, idxen = 0, vaddr = 0 in {
993 def _OFFSET : MUBUF <
994 op, (outs),
995 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
996 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
997 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
998 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
999 i16:$offset, i1:$glc, i1:$slc,
1000 i1:$tfe))]
1001 >, MUBUFAddr64Table<0>;
1002 } // offen = 0, idxen = 0, vaddr = 0
1003
Tom Stellardddea4862014-08-11 22:18:14 +00001004 let offen = 1, idxen = 0 in {
1005 def _OFFEN : MUBUF <
1006 op, (outs),
1007 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1008 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1009 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1010 "$glc"#"$slc"#"$tfe",
1011 []
1012 >;
1013 } // end offen = 1, idxen = 0
1014
1015 } // End addr64 = 0, lds = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001016
Tom Stellardb02094e2014-07-21 15:45:01 +00001017 def _ADDR64 : MUBUF <
1018 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001019 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1020 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001021 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001022 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1023 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001024
1025 let mayLoad = 0;
1026 let mayStore = 1;
1027
1028 // Encoding
1029 let offen = 0;
1030 let idxen = 0;
1031 let glc = 0;
1032 let addr64 = 1;
1033 let lds = 0;
1034 let slc = 0;
1035 let tfe = 0;
1036 let soffset = 128; // ZERO
1037 }
Tom Stellard754f80f2013-04-05 23:31:51 +00001038}
1039
Christian Konig72d5d5c2013-02-21 15:16:44 +00001040class MTBUF_Load_Helper <bits<3> op, string asm, RegisterClass regClass> : MTBUF <
1041 op,
1042 (outs regClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +00001043 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Christian Konig84652962013-03-01 09:46:17 +00001044 i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr, SReg_128:$srsrc,
Christian Konig72d5d5c2013-02-21 15:16:44 +00001045 i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
Christian Konig08e768b2013-02-21 15:17:17 +00001046 asm#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1047 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001048 []> {
1049 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001050 let mayStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001051}
1052
Tom Stellard682bfbc2013-10-10 17:11:24 +00001053class MIMG_Mask <string op, int channels> {
1054 string Op = op;
1055 int Channels = channels;
1056}
1057
Tom Stellard16a9a202013-08-14 23:24:17 +00001058class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001059 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001060 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001061 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001062 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001063 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001064 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001065 SReg_256:$srsrc),
1066 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1067 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1068 []> {
1069 let SSAMP = 0;
1070 let mayLoad = 1;
1071 let mayStore = 0;
1072 let hasPostISelHook = 1;
1073}
1074
Tom Stellard682bfbc2013-10-10 17:11:24 +00001075multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1076 RegisterClass dst_rc,
1077 int channels> {
1078 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_32>,
1079 MIMG_Mask<asm#"_V1", channels>;
1080 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1081 MIMG_Mask<asm#"_V2", channels>;
1082 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1083 MIMG_Mask<asm#"_V4", channels>;
1084}
1085
Tom Stellard16a9a202013-08-14 23:24:17 +00001086multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001087 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VReg_32, 1>;
1088 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1089 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1090 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001091}
1092
1093class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001094 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001095 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001096 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001097 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001098 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001099 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001100 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001101 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1102 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001103 []> {
1104 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001105 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001106 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001107}
1108
Tom Stellard682bfbc2013-10-10 17:11:24 +00001109multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1110 RegisterClass dst_rc,
1111 int channels> {
1112 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_32>,
1113 MIMG_Mask<asm#"_V1", channels>;
1114 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1115 MIMG_Mask<asm#"_V2", channels>;
1116 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1117 MIMG_Mask<asm#"_V4", channels>;
1118 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1119 MIMG_Mask<asm#"_V8", channels>;
1120 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1121 MIMG_Mask<asm#"_V16", channels>;
1122}
1123
Tom Stellard16a9a202013-08-14 23:24:17 +00001124multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001125 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VReg_32, 1>;
1126 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1127 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1128 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001129}
1130
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001131class MIMG_Gather_Helper <bits<7> op, string asm,
1132 RegisterClass dst_rc,
1133 RegisterClass src_rc> : MIMG <
1134 op,
1135 (outs dst_rc:$vdata),
1136 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1137 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1138 SReg_256:$srsrc, SReg_128:$ssamp),
1139 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1140 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1141 []> {
1142 let mayLoad = 1;
1143 let mayStore = 0;
1144
1145 // DMASK was repurposed for GATHER4. 4 components are always
1146 // returned and DMASK works like a swizzle - it selects
1147 // the component to fetch. The only useful DMASK values are
1148 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1149 // (red,red,red,red) etc.) The ISA document doesn't mention
1150 // this.
1151 // Therefore, disable all code which updates DMASK by setting these two:
1152 let MIMG = 0;
1153 let hasPostISelHook = 0;
1154}
1155
1156multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1157 RegisterClass dst_rc,
1158 int channels> {
1159 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_32>,
1160 MIMG_Mask<asm#"_V1", channels>;
1161 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1162 MIMG_Mask<asm#"_V2", channels>;
1163 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1164 MIMG_Mask<asm#"_V4", channels>;
1165 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1166 MIMG_Mask<asm#"_V8", channels>;
1167 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1168 MIMG_Mask<asm#"_V16", channels>;
1169}
1170
1171multiclass MIMG_Gather <bits<7> op, string asm> {
1172 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VReg_32, 1>;
1173 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1174 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1175 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1176}
1177
Christian Konigf741fbf2013-02-26 17:52:42 +00001178//===----------------------------------------------------------------------===//
1179// Vector instruction mappings
1180//===----------------------------------------------------------------------===//
1181
1182// Maps an opcode in e32 form to its e64 equivalent
1183def getVOPe64 : InstrMapping {
1184 let FilterClass = "VOP";
1185 let RowFields = ["OpName"];
1186 let ColFields = ["Size"];
1187 let KeyCol = ["4"];
1188 let ValueCols = [["8"]];
1189}
1190
Tom Stellard1aaad692014-07-21 16:55:33 +00001191// Maps an opcode in e64 form to its e32 equivalent
1192def getVOPe32 : InstrMapping {
1193 let FilterClass = "VOP";
1194 let RowFields = ["OpName"];
1195 let ColFields = ["Size"];
1196 let KeyCol = ["8"];
1197 let ValueCols = [["4"]];
1198}
1199
Christian Konig3c145802013-03-27 09:12:59 +00001200// Maps an original opcode to its commuted version
1201def getCommuteRev : InstrMapping {
1202 let FilterClass = "VOP2_REV";
1203 let RowFields = ["RevOp"];
1204 let ColFields = ["IsOrig"];
1205 let KeyCol = ["1"];
1206 let ValueCols = [["0"]];
1207}
1208
Tom Stellard682bfbc2013-10-10 17:11:24 +00001209def getMaskedMIMGOp : InstrMapping {
1210 let FilterClass = "MIMG_Mask";
1211 let RowFields = ["Op"];
1212 let ColFields = ["Channels"];
1213 let KeyCol = ["4"];
1214 let ValueCols = [["1"], ["2"], ["3"] ];
1215}
1216
Christian Konig3c145802013-03-27 09:12:59 +00001217// Maps an commuted opcode to its original version
1218def getCommuteOrig : InstrMapping {
1219 let FilterClass = "VOP2_REV";
1220 let RowFields = ["RevOp"];
1221 let ColFields = ["IsOrig"];
1222 let KeyCol = ["0"];
1223 let ValueCols = [["1"]];
1224}
1225
Tom Stellard5d7aaae2014-02-10 16:58:30 +00001226def isDS : InstrMapping {
1227 let FilterClass = "DS";
1228 let RowFields = ["Inst"];
1229 let ColFields = ["Size"];
1230 let KeyCol = ["8"];
1231 let ValueCols = [["8"]];
1232}
1233
Tom Stellardc721a232014-05-16 20:56:47 +00001234def getMCOpcode : InstrMapping {
1235 let FilterClass = "SIMCInstr";
1236 let RowFields = ["PseudoInstr"];
1237 let ColFields = ["Subtarget"];
1238 let KeyCol = [!cast<string>(SISubtarget.NONE)];
1239 let ValueCols = [[!cast<string>(SISubtarget.SI)]];
1240}
1241
Tom Stellard155bbb72014-08-11 22:18:17 +00001242def getAddr64Inst : InstrMapping {
1243 let FilterClass = "MUBUFAddr64Table";
1244 let RowFields = ["NAME"];
1245 let ColFields = ["IsAddr64"];
1246 let KeyCol = ["0"];
1247 let ValueCols = [["1"]];
1248}
1249
Tom Stellard75aadc22012-12-11 21:25:42 +00001250include "SIInstructions.td"