blob: 71d4e4cfa73394964e938df021a7e335679d2a20 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86FrameLowering.cpp - X86 Frame Information ----------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the X86 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "X86FrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "X86InstrBuilder.h"
16#include "X86InstrInfo.h"
17#include "X86MachineFunctionInfo.h"
Rafael Espindolac2174212011-08-30 19:39:58 +000018#include "X86Subtarget.h"
Anton Korobeynikov14ee3442010-11-18 23:25:52 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/SmallSet.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
27#include "llvm/IR/Function.h"
Rafael Espindolaa01cdb02011-04-15 15:11:06 +000028#include "llvm/MC/MCAsmInfo.h"
Bill Wendlingb6adf462011-07-07 00:54:13 +000029#include "llvm/MC/MCSymbol.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000030#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000032
33using namespace llvm;
34
35// FIXME: completely move here.
36extern cl::opt<bool> ForceStackAlign;
37
Anton Korobeynikov2f931282011-01-10 12:39:04 +000038bool X86FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000039 return !MF.getFrameInfo()->hasVarSizedObjects();
40}
41
42/// hasFP - Return true if the specified function should have a dedicated frame
43/// pointer register. This is true if the function has variable sized allocas
44/// or if frame pointer elimination is disabled.
Anton Korobeynikov2f931282011-01-10 12:39:04 +000045bool X86FrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000046 const MachineFrameInfo *MFI = MF.getFrameInfo();
47 const MachineModuleInfo &MMI = MF.getMMI();
Chad Rosier20b79dc2012-05-23 23:45:10 +000048 const TargetRegisterInfo *RegInfo = TM.getRegisterInfo();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000049
Nick Lewycky50f02cb2011-12-02 22:16:29 +000050 return (MF.getTarget().Options.DisableFramePointerElim(MF) ||
Chad Rosier20b79dc2012-05-23 23:45:10 +000051 RegInfo->needsStackRealignment(MF) ||
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000052 MFI->hasVarSizedObjects() ||
Reid Kleckneree088972013-12-10 18:27:32 +000053 MFI->isFrameAddressTaken() || MFI->hasInlineAsmWithSPAdjust() ||
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000054 MF.getInfo<X86MachineFunctionInfo>()->getForceFramePointer() ||
Jakob Stoklund Olesen321d41a2012-06-22 03:04:27 +000055 MMI.callsUnwindInit() || MMI.callsEHReturn());
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000056}
57
Eli Bendersky8da87162013-02-21 20:05:00 +000058static unsigned getSUBriOpcode(unsigned IsLP64, int64_t Imm) {
59 if (IsLP64) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000060 if (isInt<8>(Imm))
61 return X86::SUB64ri8;
62 return X86::SUB64ri32;
63 } else {
64 if (isInt<8>(Imm))
65 return X86::SUB32ri8;
66 return X86::SUB32ri;
67 }
68}
69
Eli Benderskyef4558a2013-02-06 20:43:57 +000070static unsigned getADDriOpcode(unsigned IsLP64, int64_t Imm) {
71 if (IsLP64) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000072 if (isInt<8>(Imm))
73 return X86::ADD64ri8;
74 return X86::ADD64ri32;
75 } else {
76 if (isInt<8>(Imm))
77 return X86::ADD32ri8;
78 return X86::ADD32ri;
79 }
80}
81
Eli Benderskyef4558a2013-02-06 20:43:57 +000082static unsigned getLEArOpcode(unsigned IsLP64) {
83 return IsLP64 ? X86::LEA64r : X86::LEA32r;
Evan Cheng1b81fdd2012-02-07 22:50:41 +000084}
85
Evan Cheng65089fc2011-01-03 22:53:22 +000086/// findDeadCallerSavedReg - Return a caller-saved register that isn't live
87/// when it reaches the "return" instruction. We can then pop a stack object
88/// to this register without worry about clobbering it.
89static unsigned findDeadCallerSavedReg(MachineBasicBlock &MBB,
90 MachineBasicBlock::iterator &MBBI,
91 const TargetRegisterInfo &TRI,
92 bool Is64Bit) {
93 const MachineFunction *MF = MBB.getParent();
94 const Function *F = MF->getFunction();
95 if (!F || MF->getMMI().callsEHReturn())
96 return 0;
97
Craig Topper1d326582012-03-04 10:43:23 +000098 static const uint16_t CallerSavedRegs32Bit[] = {
Andrew Trick210bf832011-08-12 00:49:19 +000099 X86::EAX, X86::EDX, X86::ECX, 0
Evan Cheng65089fc2011-01-03 22:53:22 +0000100 };
101
Craig Topper1d326582012-03-04 10:43:23 +0000102 static const uint16_t CallerSavedRegs64Bit[] = {
Evan Cheng65089fc2011-01-03 22:53:22 +0000103 X86::RAX, X86::RDX, X86::RCX, X86::RSI, X86::RDI,
Andrew Trick210bf832011-08-12 00:49:19 +0000104 X86::R8, X86::R9, X86::R10, X86::R11, 0
Evan Cheng65089fc2011-01-03 22:53:22 +0000105 };
106
107 unsigned Opc = MBBI->getOpcode();
108 switch (Opc) {
109 default: return 0;
David Woodhouse79dd5052014-01-08 12:58:07 +0000110 case X86::RETL:
111 case X86::RETQ:
David Woodhouse4e033b02014-01-13 14:05:59 +0000112 case X86::RETIL:
113 case X86::RETIQ:
Evan Cheng65089fc2011-01-03 22:53:22 +0000114 case X86::TCRETURNdi:
115 case X86::TCRETURNri:
116 case X86::TCRETURNmi:
117 case X86::TCRETURNdi64:
118 case X86::TCRETURNri64:
119 case X86::TCRETURNmi64:
120 case X86::EH_RETURN:
121 case X86::EH_RETURN64: {
Craig Topper1d326582012-03-04 10:43:23 +0000122 SmallSet<uint16_t, 8> Uses;
Evan Cheng65089fc2011-01-03 22:53:22 +0000123 for (unsigned i = 0, e = MBBI->getNumOperands(); i != e; ++i) {
124 MachineOperand &MO = MBBI->getOperand(i);
125 if (!MO.isReg() || MO.isDef())
126 continue;
127 unsigned Reg = MO.getReg();
128 if (!Reg)
129 continue;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000130 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
131 Uses.insert(*AI);
Evan Cheng65089fc2011-01-03 22:53:22 +0000132 }
133
Craig Topper1d326582012-03-04 10:43:23 +0000134 const uint16_t *CS = Is64Bit ? CallerSavedRegs64Bit : CallerSavedRegs32Bit;
Evan Cheng65089fc2011-01-03 22:53:22 +0000135 for (; *CS; ++CS)
136 if (!Uses.count(*CS))
137 return *CS;
138 }
139 }
140
141 return 0;
142}
143
144
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000145/// emitSPUpdate - Emit a series of instructions to increment / decrement the
146/// stack pointer by a constant value.
147static
148void emitSPUpdate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
Evan Cheng65089fc2011-01-03 22:53:22 +0000149 unsigned StackPtr, int64_t NumBytes,
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000150 bool Is64Bit, bool IsLP64, bool UseLEA,
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000151 const TargetInstrInfo &TII, const TargetRegisterInfo &TRI) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000152 bool isSub = NumBytes < 0;
153 uint64_t Offset = isSub ? -NumBytes : NumBytes;
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000154 unsigned Opc;
155 if (UseLEA)
Eli Benderskyef4558a2013-02-06 20:43:57 +0000156 Opc = getLEArOpcode(IsLP64);
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000157 else
158 Opc = isSub
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000159 ? getSUBriOpcode(IsLP64, Offset)
160 : getADDriOpcode(IsLP64, Offset);
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000161
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000162 uint64_t Chunk = (1LL << 31) - 1;
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000163 DebugLoc DL = MBB.findDebugLoc(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000164
165 while (Offset) {
166 uint64_t ThisVal = (Offset > Chunk) ? Chunk : Offset;
Evan Cheng65089fc2011-01-03 22:53:22 +0000167 if (ThisVal == (Is64Bit ? 8 : 4)) {
168 // Use push / pop instead.
169 unsigned Reg = isSub
Dale Johannesene45a2382011-01-04 19:31:24 +0000170 ? (unsigned)(Is64Bit ? X86::RAX : X86::EAX)
Evan Cheng65089fc2011-01-03 22:53:22 +0000171 : findDeadCallerSavedReg(MBB, MBBI, TRI, Is64Bit);
172 if (Reg) {
173 Opc = isSub
174 ? (Is64Bit ? X86::PUSH64r : X86::PUSH32r)
175 : (Is64Bit ? X86::POP64r : X86::POP32r);
Charles Davis7ed40cb2011-06-12 01:45:54 +0000176 MachineInstr *MI = BuildMI(MBB, MBBI, DL, TII.get(Opc))
Evan Cheng65089fc2011-01-03 22:53:22 +0000177 .addReg(Reg, getDefRegState(!isSub) | getUndefRegState(isSub));
Charles Davis7ed40cb2011-06-12 01:45:54 +0000178 if (isSub)
179 MI->setFlag(MachineInstr::FrameSetup);
Evan Cheng65089fc2011-01-03 22:53:22 +0000180 Offset -= ThisVal;
181 continue;
182 }
183 }
184
Craig Topper062a2ba2014-04-25 05:30:21 +0000185 MachineInstr *MI = nullptr;
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000186
187 if (UseLEA) {
188 MI = addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
189 StackPtr, false, isSub ? -ThisVal : ThisVal);
190 } else {
191 MI = BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
192 .addReg(StackPtr)
193 .addImm(ThisVal);
194 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
195 }
196
Charles Davis7ed40cb2011-06-12 01:45:54 +0000197 if (isSub)
198 MI->setFlag(MachineInstr::FrameSetup);
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000199
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000200 Offset -= ThisVal;
201 }
202}
203
204/// mergeSPUpdatesUp - Merge two stack-manipulating instructions upper iterator.
205static
206void mergeSPUpdatesUp(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 unsigned StackPtr, uint64_t *NumBytes = nullptr) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000208 if (MBBI == MBB.begin()) return;
209
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000210 MachineBasicBlock::iterator PI = std::prev(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000211 unsigned Opc = PI->getOpcode();
212 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000213 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
214 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000215 PI->getOperand(0).getReg() == StackPtr) {
216 if (NumBytes)
217 *NumBytes += PI->getOperand(2).getImm();
218 MBB.erase(PI);
219 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
220 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
221 PI->getOperand(0).getReg() == StackPtr) {
222 if (NumBytes)
223 *NumBytes -= PI->getOperand(2).getImm();
224 MBB.erase(PI);
225 }
226}
227
228/// mergeSPUpdatesDown - Merge two stack-manipulating instructions lower iterator.
229static
230void mergeSPUpdatesDown(MachineBasicBlock &MBB,
231 MachineBasicBlock::iterator &MBBI,
Craig Topper062a2ba2014-04-25 05:30:21 +0000232 unsigned StackPtr, uint64_t *NumBytes = nullptr) {
Sanjoy Dasf60485c2011-12-01 19:15:08 +0000233 // FIXME: THIS ISN'T RUN!!!
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000234 return;
235
236 if (MBBI == MBB.end()) return;
237
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000238 MachineBasicBlock::iterator NI = std::next(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000239 if (NI == MBB.end()) return;
240
241 unsigned Opc = NI->getOpcode();
242 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
243 Opc == X86::ADD32ri || Opc == X86::ADD32ri8) &&
244 NI->getOperand(0).getReg() == StackPtr) {
245 if (NumBytes)
246 *NumBytes -= NI->getOperand(2).getImm();
247 MBB.erase(NI);
248 MBBI = NI;
249 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
250 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
251 NI->getOperand(0).getReg() == StackPtr) {
252 if (NumBytes)
253 *NumBytes += NI->getOperand(2).getImm();
254 MBB.erase(NI);
255 MBBI = NI;
256 }
257}
258
259/// mergeSPUpdates - Checks the instruction before/after the passed
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000260/// instruction. If it is an ADD/SUB/LEA instruction it is deleted argument and the
261/// stack adjustment is returned as a positive value for ADD/LEA and a negative for
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000262/// SUB.
263static int mergeSPUpdates(MachineBasicBlock &MBB,
264 MachineBasicBlock::iterator &MBBI,
265 unsigned StackPtr,
266 bool doMergeWithPrevious) {
267 if ((doMergeWithPrevious && MBBI == MBB.begin()) ||
268 (!doMergeWithPrevious && MBBI == MBB.end()))
269 return 0;
270
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000271 MachineBasicBlock::iterator PI = doMergeWithPrevious ? std::prev(MBBI) : MBBI;
Craig Topper062a2ba2014-04-25 05:30:21 +0000272 MachineBasicBlock::iterator NI = doMergeWithPrevious ? nullptr
273 : std::next(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000274 unsigned Opc = PI->getOpcode();
275 int Offset = 0;
276
277 if ((Opc == X86::ADD64ri32 || Opc == X86::ADD64ri8 ||
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000278 Opc == X86::ADD32ri || Opc == X86::ADD32ri8 ||
279 Opc == X86::LEA32r || Opc == X86::LEA64_32r) &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000280 PI->getOperand(0).getReg() == StackPtr){
281 Offset += PI->getOperand(2).getImm();
282 MBB.erase(PI);
283 if (!doMergeWithPrevious) MBBI = NI;
284 } else if ((Opc == X86::SUB64ri32 || Opc == X86::SUB64ri8 ||
285 Opc == X86::SUB32ri || Opc == X86::SUB32ri8) &&
286 PI->getOperand(0).getReg() == StackPtr) {
287 Offset -= PI->getOperand(2).getImm();
288 MBB.erase(PI);
289 if (!doMergeWithPrevious) MBBI = NI;
290 }
291
292 return Offset;
293}
294
295static bool isEAXLiveIn(MachineFunction &MF) {
296 for (MachineRegisterInfo::livein_iterator II = MF.getRegInfo().livein_begin(),
297 EE = MF.getRegInfo().livein_end(); II != EE; ++II) {
298 unsigned Reg = II->first;
299
300 if (Reg == X86::EAX || Reg == X86::AX ||
301 Reg == X86::AH || Reg == X86::AL)
302 return true;
303 }
304
305 return false;
306}
307
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000308void X86FrameLowering::emitCalleeSavedFrameMoves(
309 MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, DebugLoc DL,
310 unsigned FramePtr) const {
311 MachineFunction &MF = *MBB.getParent();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000312 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000313 MachineModuleInfo &MMI = MF.getMMI();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000314 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000315 const X86InstrInfo &TII = *TM.getInstrInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000316
317 // Add callee saved registers to move list.
318 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
319 if (CSI.empty()) return;
320
Michael Liao6d810bd2012-10-25 06:29:14 +0000321 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000322 bool HasFP = hasFP(MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000323
324 // Calculate amount of bytes used for return address storing.
Michael Liao6d810bd2012-10-25 06:29:14 +0000325 int stackGrowth = -RegInfo->getSlotSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000326
327 // FIXME: This is dirty hack. The code itself is pretty mess right now.
328 // It should be rewritten from scratch and generalized sometimes.
329
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000330 // Determine maximum offset (minimum due to stack growth).
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000331 int64_t MaxOffset = 0;
332 for (std::vector<CalleeSavedInfo>::const_iterator
333 I = CSI.begin(), E = CSI.end(); I != E; ++I)
334 MaxOffset = std::min(MaxOffset,
335 MFI->getObjectOffset(I->getFrameIdx()));
336
337 // Calculate offsets.
338 int64_t saveAreaOffset = (HasFP ? 3 : 2) * stackGrowth;
339 for (std::vector<CalleeSavedInfo>::const_iterator
340 I = CSI.begin(), E = CSI.end(); I != E; ++I) {
341 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
342 unsigned Reg = I->getReg();
343 Offset = MaxOffset - Offset + saveAreaOffset;
344
345 // Don't output a new machine move if we're re-saving the frame
346 // pointer. This happens when the PrologEpilogInserter has inserted an extra
347 // "PUSH" of the frame pointer -- the "emitPrologue" method automatically
348 // generates one when frame pointers are used. If we generate a "machine
349 // move" for this extra "PUSH", the linker will lose track of the fact that
350 // the frame pointer should have the value of the first "PUSH" when it's
351 // trying to unwind.
NAKAMURA Takumif7f319d2011-02-05 15:10:54 +0000352 //
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000353 // FIXME: This looks inelegant. It's possibly correct, but it's covering up
354 // another bug. I.e., one where we generate a prolog like this:
355 //
356 // pushl %ebp
357 // movl %esp, %ebp
358 // pushl %ebp
359 // pushl %esi
360 // ...
361 //
362 // The immediate re-push of EBP is unnecessary. At the least, it's an
363 // optimization bug. EBP can be used as a scratch register in certain
364 // cases, but probably not when we have a frame pointer.
365 if (HasFP && FramePtr == Reg)
366 continue;
367
Bill Wendlingbc07a892013-06-18 07:20:20 +0000368 unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000369 unsigned CFIIndex =
Craig Topper062a2ba2014-04-25 05:30:21 +0000370 MMI.addFrameInst(MCCFIInstruction::createOffset(nullptr, DwarfReg,
371 Offset));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000372 BuildMI(MBB, MBBI, DL, TII.get(X86::CFI_INSTRUCTION)).addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000373 }
374}
375
Nadav Rotem1bef5a02012-12-23 07:30:09 +0000376/// usesTheStack - This function checks if any of the users of EFLAGS
Nadav Rotemd5aae982012-12-21 23:48:49 +0000377/// copies the EFLAGS. We know that the code that lowers COPY of EFLAGS has
378/// to use the stack, and if we don't adjust the stack we clobber the first
379/// frame index.
Nadav Rotem1bef5a02012-12-23 07:30:09 +0000380/// See X86InstrInfo::copyPhysReg.
Bill Wendling28519072013-08-15 18:46:14 +0000381static bool usesTheStack(const MachineFunction &MF) {
382 const MachineRegisterInfo &MRI = MF.getRegInfo();
Nadav Rotemd5aae982012-12-21 23:48:49 +0000383
Owen Anderson16c6bf42014-03-13 23:12:04 +0000384 for (MachineRegisterInfo::reg_instr_iterator
385 ri = MRI.reg_instr_begin(X86::EFLAGS), re = MRI.reg_instr_end();
386 ri != re; ++ri)
Nadav Rotemd5aae982012-12-21 23:48:49 +0000387 if (ri->isCopy())
388 return true;
389
390 return false;
391}
392
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000393/// emitPrologue - Push callee-saved registers onto the stack, which
394/// automatically adjust the stack pointer. Adjust the stack pointer to allocate
395/// space for local variables. Also emit labels used by the exception handler to
396/// generate the exception handling frames.
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000397void X86FrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000398 MachineBasicBlock &MBB = MF.front(); // Prologue goes in entry BB.
399 MachineBasicBlock::iterator MBBI = MBB.begin();
400 MachineFrameInfo *MFI = MF.getFrameInfo();
401 const Function *Fn = MF.getFunction();
Anton Korobeynikov14ee3442010-11-18 23:25:52 +0000402 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
403 const X86InstrInfo &TII = *TM.getInstrInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000404 MachineModuleInfo &MMI = MF.getMMI();
405 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
406 bool needsFrameMoves = MMI.hasDebugInfo() ||
Rafael Espindolafc9bae62011-05-25 03:44:17 +0000407 Fn->needsUnwindTableEntry();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000408 uint64_t MaxAlign = MFI->getMaxAlignment(); // Desired stack alignment.
409 uint64_t StackSize = MFI->getStackSize(); // Number of bytes to allocate.
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000410 bool HasFP = hasFP(MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000411 bool Is64Bit = STI.is64Bit();
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000412 bool IsLP64 = STI.isTarget64BitLP64();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000413 bool IsWin64 = STI.isTargetWin64();
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000414 bool UseLEA = STI.useLeaForSP();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000415 unsigned StackAlign = getStackAlignment();
416 unsigned SlotSize = RegInfo->getSlotSize();
417 unsigned FramePtr = RegInfo->getFrameRegister(MF);
418 unsigned StackPtr = RegInfo->getStackRegister();
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000419 unsigned BasePtr = RegInfo->getBaseRegister();
Bill Wendlingf27e3312013-09-10 00:20:27 +0000420 DebugLoc DL;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000421
422 // If we're forcing a stack realignment we can't rely on just the frame
423 // info, we need to know the ABI stack alignment as well in case we
424 // have a call out. Otherwise just make sure we have some alignment - we'll
425 // go with the minimum SlotSize.
426 if (ForceStackAlign) {
427 if (MFI->hasCalls())
428 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
429 else if (MaxAlign < SlotSize)
430 MaxAlign = SlotSize;
431 }
432
433 // Add RETADDR move area to callee saved frame size.
434 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
435 if (TailCallReturnAddrDelta < 0)
436 X86FI->setCalleeSavedFrameSize(
437 X86FI->getCalleeSavedFrameSize() - TailCallReturnAddrDelta);
438
439 // If this is x86-64 and the Red Zone is not disabled, if we are a leaf
440 // function, and use up to 128 bytes of stack space, don't have a frame
441 // pointer, calls, or dynamic alloca then we do not need to adjust the
Nadav Rotemd5aae982012-12-21 23:48:49 +0000442 // stack pointer (we fit in the Red Zone). We also check that we don't
443 // push and pop from the stack.
Bill Wendling698e84f2012-12-30 10:32:01 +0000444 if (Is64Bit && !Fn->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
445 Attribute::NoRedZone) &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000446 !RegInfo->needsStackRealignment(MF) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000447 !MFI->hasVarSizedObjects() && // No dynamic alloca.
448 !MFI->adjustsStack() && // No calls.
449 !IsWin64 && // Win64 has no Red Zone
Nadav Rotem1bef5a02012-12-23 07:30:09 +0000450 !usesTheStack(MF) && // Don't push and pop.
Reid Kleckner9c658212014-04-10 22:58:43 +0000451 !MF.shouldSplitStack()) { // Regular stack
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000452 uint64_t MinSize = X86FI->getCalleeSavedFrameSize();
453 if (HasFP) MinSize += SlotSize;
454 StackSize = std::max(MinSize, StackSize > 128 ? StackSize - 128 : 0);
455 MFI->setStackSize(StackSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000456 }
457
458 // Insert stack pointer adjustment for later moving of return addr. Only
459 // applies to tail call optimized functions where the callee argument stack
460 // size is bigger than the callers.
461 if (TailCallReturnAddrDelta < 0) {
462 MachineInstr *MI =
463 BuildMI(MBB, MBBI, DL,
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000464 TII.get(getSUBriOpcode(IsLP64, -TailCallReturnAddrDelta)),
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000465 StackPtr)
466 .addReg(StackPtr)
Charles Davis7ed40cb2011-06-12 01:45:54 +0000467 .addImm(-TailCallReturnAddrDelta)
468 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000469 MI->getOperand(3).setIsDead(); // The EFLAGS implicit def is dead.
470 }
471
472 // Mapping for machine moves:
473 //
474 // DST: VirtualFP AND
475 // SRC: VirtualFP => DW_CFA_def_cfa_offset
476 // ELSE => DW_CFA_def_cfa
477 //
478 // SRC: VirtualFP AND
479 // DST: Register => DW_CFA_def_cfa_register
480 //
481 // ELSE
482 // OFFSET < 0 => DW_CFA_offset_extended_sf
483 // REG < 64 => DW_CFA_offset + Reg
484 // ELSE => DW_CFA_offset_extended
485
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000486 uint64_t NumBytes = 0;
Michael Liao6d810bd2012-10-25 06:29:14 +0000487 int stackGrowth = -SlotSize;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000488
489 if (HasFP) {
490 // Calculate required stack adjustment.
491 uint64_t FrameSize = StackSize - SlotSize;
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000492 if (RegInfo->needsStackRealignment(MF)) {
493 // Callee-saved registers are pushed on stack before the stack
494 // is realigned.
495 FrameSize -= X86FI->getCalleeSavedFrameSize();
496 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
497 } else {
498 NumBytes = FrameSize - X86FI->getCalleeSavedFrameSize();
499 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000500
501 // Get the offset of the stack slot for the EBP register, which is
502 // guaranteed to be the last slot by processFunctionBeforeFrameFinalized.
503 // Update the frame offset adjustment.
504 MFI->setOffsetAdjustment(-NumBytes);
505
506 // Save EBP/RBP into the appropriate stack slot.
507 BuildMI(MBB, MBBI, DL, TII.get(Is64Bit ? X86::PUSH64r : X86::PUSH32r))
Charles Davis7ed40cb2011-06-12 01:45:54 +0000508 .addReg(FramePtr, RegState::Kill)
509 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000510
511 if (needsFrameMoves) {
512 // Mark the place where EBP/RBP was saved.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000513 // Define the current CFA rule to use the provided offset.
Rafael Espindola84ee6c42013-05-15 22:27:35 +0000514 assert(StackSize);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000515 unsigned CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000516 MCCFIInstruction::createDefCfaOffset(nullptr, 2 * stackGrowth));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000517 BuildMI(MBB, MBBI, DL, TII.get(X86::CFI_INSTRUCTION))
518 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000519
520 // Change the rule for the FramePtr to be an "offset" rule.
Rafael Espindolab08d2c22013-05-16 21:02:15 +0000521 unsigned DwarfFramePtr = RegInfo->getDwarfRegNum(FramePtr, true);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000522 CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000523 MCCFIInstruction::createOffset(nullptr,
524 DwarfFramePtr, 2 * stackGrowth));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000525 BuildMI(MBB, MBBI, DL, TII.get(X86::CFI_INSTRUCTION))
526 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000527 }
528
Bill Wendlingb97270d2011-07-25 18:00:28 +0000529 // Update EBP with the new base value.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000530 BuildMI(MBB, MBBI, DL,
531 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr), FramePtr)
Charles Davis7ed40cb2011-06-12 01:45:54 +0000532 .addReg(StackPtr)
533 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000534
535 if (needsFrameMoves) {
536 // Mark effective beginning of when frame pointer becomes valid.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000537 // Define the current CFA to use the EBP/RBP register.
Rafael Espindolab08d2c22013-05-16 21:02:15 +0000538 unsigned DwarfFramePtr = RegInfo->getDwarfRegNum(FramePtr, true);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000539 unsigned CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000540 MCCFIInstruction::createDefCfaRegister(nullptr, DwarfFramePtr));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000541 BuildMI(MBB, MBBI, DL, TII.get(X86::CFI_INSTRUCTION))
542 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000543 }
544
545 // Mark the FramePtr as live-in in every block except the entry.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000546 for (MachineFunction::iterator I = std::next(MF.begin()), E = MF.end();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000547 I != E; ++I)
548 I->addLiveIn(FramePtr);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000549 } else {
550 NumBytes = StackSize - X86FI->getCalleeSavedFrameSize();
551 }
552
553 // Skip the callee-saved push instructions.
554 bool PushedRegs = false;
555 int StackOffset = 2 * stackGrowth;
556
557 while (MBBI != MBB.end() &&
558 (MBBI->getOpcode() == X86::PUSH32r ||
559 MBBI->getOpcode() == X86::PUSH64r)) {
560 PushedRegs = true;
Bill Wendling28b6e122011-07-21 00:44:56 +0000561 MBBI->setFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000562 ++MBBI;
563
564 if (!HasFP && needsFrameMoves) {
565 // Mark callee-saved push instruction.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000566 // Define the current CFA rule to use the provided offset.
Rafael Espindola72421862013-05-16 04:59:17 +0000567 assert(StackSize);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000568 unsigned CFIIndex = MMI.addFrameInst(
569 MCCFIInstruction::createDefCfaOffset(nullptr, StackOffset));
570 BuildMI(MBB, MBBI, DL, TII.get(X86::CFI_INSTRUCTION))
571 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000572 StackOffset += stackGrowth;
573 }
574 }
575
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000576 // Realign stack after we pushed callee-saved registers (so that we'll be
577 // able to calculate their offsets from the frame pointer).
578
579 // NOTE: We push the registers before realigning the stack, so
580 // vector callee-saved (xmm) registers may be saved w/o proper
581 // alignment in this way. However, currently these regs are saved in
582 // stack slots (see X86FrameLowering::spillCalleeSavedRegisters()), so
583 // this shouldn't be a problem.
584 if (RegInfo->needsStackRealignment(MF)) {
585 assert(HasFP && "There should be a frame pointer if stack is realigned.");
586 MachineInstr *MI =
587 BuildMI(MBB, MBBI, DL,
588 TII.get(Is64Bit ? X86::AND64ri32 : X86::AND32ri), StackPtr)
589 .addReg(StackPtr)
590 .addImm(-MaxAlign)
591 .setMIFlag(MachineInstr::FrameSetup);
592
593 // The EFLAGS implicit def is dead.
594 MI->getOperand(3).setIsDead();
595 }
596
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000597 // If there is an SUB32ri of ESP immediately before this instruction, merge
598 // the two. This can be the case when tail call elimination is enabled and
599 // the callee has more arguments then the caller.
600 NumBytes -= mergeSPUpdates(MBB, MBBI, StackPtr, true);
601
602 // If there is an ADD32ri or SUB32ri of ESP immediately after this
603 // instruction, merge the two instructions.
604 mergeSPUpdatesDown(MBB, MBBI, StackPtr, &NumBytes);
605
606 // Adjust stack pointer: ESP -= numbytes.
607
608 // Windows and cygwin/mingw require a prologue helper routine when allocating
609 // more than 4K bytes on the stack. Windows uses __chkstk and cygwin/mingw
610 // uses __alloca. __alloca and the 32-bit version of __chkstk will probe the
611 // stack and adjust the stack pointer in one go. The 64-bit version of
612 // __chkstk is only responsible for probing the stack. The 64-bit prologue is
613 // responsible for adjusting the stack pointer. Touching the stack at 4K
614 // increments is necessary to ensure that the guard pages used by the OS
615 // virtual memory manager are allocated in correct sequence.
Tim Northover9653eb52013-12-10 16:57:43 +0000616 if (NumBytes >= 4096 && STI.isOSWindows() && !STI.isTargetMacho()) {
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000617 const char *StackProbeSymbol;
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000618
619 if (Is64Bit) {
Kai Nacke87b23ae2013-12-13 05:37:05 +0000620 if (STI.isTargetCygMing()) {
621 StackProbeSymbol = "___chkstk_ms";
622 } else {
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000623 StackProbeSymbol = "__chkstk";
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000624 }
625 } else if (STI.isTargetCygMing())
626 StackProbeSymbol = "_alloca";
627 else
628 StackProbeSymbol = "_chkstk";
629
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000630 // Check whether EAX is livein for this function.
631 bool isEAXAlive = isEAXLiveIn(MF);
632
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000633 if (isEAXAlive) {
634 // Sanity check that EAX is not livein for this function.
635 // It should not be, so throw an assert.
636 assert(!Is64Bit && "EAX is livein in x64 case!");
637
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000638 // Save EAX
639 BuildMI(MBB, MBBI, DL, TII.get(X86::PUSH32r))
Bill Wendling28b6e122011-07-21 00:44:56 +0000640 .addReg(X86::EAX, RegState::Kill)
641 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000642 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000643
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000644 if (Is64Bit) {
645 // Handle the 64-bit Windows ABI case where we need to call __chkstk.
646 // Function prologue is responsible for adjusting the stack pointer.
647 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV64ri), X86::RAX)
Bill Wendling28b6e122011-07-21 00:44:56 +0000648 .addImm(NumBytes)
649 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000650 } else {
651 // Allocate NumBytes-4 bytes on stack in case of isEAXAlive.
652 // We'll also use 4 already allocated bytes for EAX.
653 BuildMI(MBB, MBBI, DL, TII.get(X86::MOV32ri), X86::EAX)
Bill Wendling28b6e122011-07-21 00:44:56 +0000654 .addImm(isEAXAlive ? NumBytes - 4 : NumBytes)
655 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000656 }
657
658 BuildMI(MBB, MBBI, DL,
659 TII.get(Is64Bit ? X86::W64ALLOCA : X86::CALLpcrel32))
660 .addExternalSymbol(StackProbeSymbol)
661 .addReg(StackPtr, RegState::Define | RegState::Implicit)
Bill Wendling28b6e122011-07-21 00:44:56 +0000662 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit)
663 .setMIFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000664
Kai Nacke87b23ae2013-12-13 05:37:05 +0000665 if (Is64Bit) {
666 // MSVC x64's __chkstk and cygwin/mingw's ___chkstk_ms do not adjust %rsp
667 // themself. It also does not clobber %rax so we can reuse it when
668 // adjusting %rsp.
Nico Rieck51969be2013-07-08 11:20:11 +0000669 BuildMI(MBB, MBBI, DL, TII.get(X86::SUB64rr), StackPtr)
670 .addReg(StackPtr)
671 .addReg(X86::RAX)
672 .setMIFlag(MachineInstr::FrameSetup);
673 }
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000674 if (isEAXAlive) {
675 // Restore EAX
676 MachineInstr *MI = addRegOffset(BuildMI(MF, DL, TII.get(X86::MOV32rm),
677 X86::EAX),
678 StackPtr, false, NumBytes - 4);
Bill Wendling28b6e122011-07-21 00:44:56 +0000679 MI->setFlag(MachineInstr::FrameSetup);
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000680 MBB.insert(MBBI, MI);
681 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000682 } else if (NumBytes)
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000683 emitSPUpdate(MBB, MBBI, StackPtr, -(int64_t)NumBytes, Is64Bit, IsLP64,
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000684 UseLEA, TII, *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000685
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000686 // If we need a base pointer, set it up here. It's whatever the value
687 // of the stack pointer is at this point. Any variable size objects
688 // will be allocated after this, so we can still use the base pointer
689 // to reference locals.
690 if (RegInfo->hasBasePointer(MF)) {
691 // Update the frame pointer with the current stack pointer.
692 unsigned Opc = Is64Bit ? X86::MOV64rr : X86::MOV32rr;
693 BuildMI(MBB, MBBI, DL, TII.get(Opc), BasePtr)
694 .addReg(StackPtr)
695 .setMIFlag(MachineInstr::FrameSetup);
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000696 }
697
Rafael Espindolaa01cdb02011-04-15 15:11:06 +0000698 if (( (!HasFP && NumBytes) || PushedRegs) && needsFrameMoves) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000699 // Mark end of stack pointer adjustment.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000700 if (!HasFP && NumBytes) {
701 // Define the current CFA rule to use the provided offset.
Rafael Espindola84ee6c42013-05-15 22:27:35 +0000702 assert(StackSize);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000703 unsigned CFIIndex = MMI.addFrameInst(
Craig Topper062a2ba2014-04-25 05:30:21 +0000704 MCCFIInstruction::createDefCfaOffset(nullptr,
705 -StackSize + stackGrowth));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000706
707 BuildMI(MBB, MBBI, DL, TII.get(X86::CFI_INSTRUCTION))
708 .addCFIIndex(CFIIndex);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000709 }
710
711 // Emit DWARF info specifying the offsets of the callee-saved registers.
712 if (PushedRegs)
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000713 emitCalleeSavedFrameMoves(MBB, MBBI, DL, HasFP ? FramePtr : StackPtr);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000714 }
715}
716
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000717void X86FrameLowering::emitEpilogue(MachineFunction &MF,
Nick Lewycky34a425b2011-06-14 03:23:52 +0000718 MachineBasicBlock &MBB) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000719 const MachineFrameInfo *MFI = MF.getFrameInfo();
720 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Anton Korobeynikov14ee3442010-11-18 23:25:52 +0000721 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
722 const X86InstrInfo &TII = *TM.getInstrInfo();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000723 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
724 assert(MBBI != MBB.end() && "Returning block has no instructions");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000725 unsigned RetOpcode = MBBI->getOpcode();
726 DebugLoc DL = MBBI->getDebugLoc();
727 bool Is64Bit = STI.is64Bit();
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000728 bool IsLP64 = STI.isTarget64BitLP64();
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000729 bool UseLEA = STI.useLeaForSP();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000730 unsigned StackAlign = getStackAlignment();
731 unsigned SlotSize = RegInfo->getSlotSize();
732 unsigned FramePtr = RegInfo->getFrameRegister(MF);
733 unsigned StackPtr = RegInfo->getStackRegister();
734
735 switch (RetOpcode) {
736 default:
737 llvm_unreachable("Can only insert epilog into returning blocks");
David Woodhouse79dd5052014-01-08 12:58:07 +0000738 case X86::RETQ:
739 case X86::RETL:
David Woodhouse4e033b02014-01-13 14:05:59 +0000740 case X86::RETIL:
741 case X86::RETIQ:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000742 case X86::TCRETURNdi:
743 case X86::TCRETURNri:
744 case X86::TCRETURNmi:
745 case X86::TCRETURNdi64:
746 case X86::TCRETURNri64:
747 case X86::TCRETURNmi64:
748 case X86::EH_RETURN:
749 case X86::EH_RETURN64:
750 break; // These are ok
751 }
752
753 // Get the number of bytes to allocate from the FrameInfo.
754 uint64_t StackSize = MFI->getStackSize();
755 uint64_t MaxAlign = MFI->getMaxAlignment();
756 unsigned CSSize = X86FI->getCalleeSavedFrameSize();
757 uint64_t NumBytes = 0;
758
759 // If we're forcing a stack realignment we can't rely on just the frame
760 // info, we need to know the ABI stack alignment as well in case we
761 // have a call out. Otherwise just make sure we have some alignment - we'll
762 // go with the minimum.
763 if (ForceStackAlign) {
764 if (MFI->hasCalls())
765 MaxAlign = (StackAlign > MaxAlign) ? StackAlign : MaxAlign;
766 else
767 MaxAlign = MaxAlign ? MaxAlign : 4;
768 }
769
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +0000770 if (hasFP(MF)) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000771 // Calculate required stack adjustment.
772 uint64_t FrameSize = StackSize - SlotSize;
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000773 if (RegInfo->needsStackRealignment(MF)) {
774 // Callee-saved registers were pushed on stack before the stack
775 // was realigned.
776 FrameSize -= CSSize;
777 NumBytes = (FrameSize + MaxAlign - 1) / MaxAlign * MaxAlign;
778 } else {
779 NumBytes = FrameSize - CSSize;
780 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000781
782 // Pop EBP.
783 BuildMI(MBB, MBBI, DL,
784 TII.get(Is64Bit ? X86::POP64r : X86::POP32r), FramePtr);
785 } else {
786 NumBytes = StackSize - CSSize;
787 }
788
789 // Skip the callee-saved pop instructions.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000790 while (MBBI != MBB.begin()) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000791 MachineBasicBlock::iterator PI = std::prev(MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000792 unsigned Opc = PI->getOpcode();
793
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000794 if (Opc != X86::POP32r && Opc != X86::POP64r && Opc != X86::DBG_VALUE &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000795 !PI->isTerminator())
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000796 break;
797
798 --MBBI;
799 }
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000800 MachineBasicBlock::iterator FirstCSPop = MBBI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000801
802 DL = MBBI->getDebugLoc();
803
804 // If there is an ADD32ri or SUB32ri of ESP immediately before this
805 // instruction, merge the two instructions.
806 if (NumBytes || MFI->hasVarSizedObjects())
807 mergeSPUpdatesUp(MBB, MBBI, StackPtr, &NumBytes);
808
809 // If dynamic alloca is used, then reset esp to point to the last callee-saved
810 // slot before popping them off! Same applies for the case, when stack was
811 // realigned.
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000812 if (RegInfo->needsStackRealignment(MF) || MFI->hasVarSizedObjects()) {
813 if (RegInfo->needsStackRealignment(MF))
814 MBBI = FirstCSPop;
815 if (CSSize != 0) {
Eli Benderskyef4558a2013-02-06 20:43:57 +0000816 unsigned Opc = getLEArOpcode(IsLP64);
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000817 addRegOffset(BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr),
818 FramePtr, false, -CSSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000819 } else {
Alexey Samsonovdcc12912012-07-16 06:54:09 +0000820 unsigned Opc = (Is64Bit ? X86::MOV64rr : X86::MOV32rr);
821 BuildMI(MBB, MBBI, DL, TII.get(Opc), StackPtr)
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000822 .addReg(FramePtr);
823 }
824 } else if (NumBytes) {
825 // Adjust stack pointer back: ESP += numbytes.
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000826 emitSPUpdate(MBB, MBBI, StackPtr, NumBytes, Is64Bit, IsLP64, UseLEA,
827 TII, *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000828 }
829
830 // We're returning from function via eh_return.
831 if (RetOpcode == X86::EH_RETURN || RetOpcode == X86::EH_RETURN64) {
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000832 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000833 MachineOperand &DestAddr = MBBI->getOperand(0);
834 assert(DestAddr.isReg() && "Offset should be in register!");
835 BuildMI(MBB, MBBI, DL,
836 TII.get(Is64Bit ? X86::MOV64rr : X86::MOV32rr),
837 StackPtr).addReg(DestAddr.getReg());
838 } else if (RetOpcode == X86::TCRETURNri || RetOpcode == X86::TCRETURNdi ||
839 RetOpcode == X86::TCRETURNmi ||
840 RetOpcode == X86::TCRETURNri64 || RetOpcode == X86::TCRETURNdi64 ||
841 RetOpcode == X86::TCRETURNmi64) {
842 bool isMem = RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64;
843 // Tail call return: adjust the stack pointer and jump to callee.
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +0000844 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000845 MachineOperand &JumpTarget = MBBI->getOperand(0);
846 MachineOperand &StackAdjust = MBBI->getOperand(isMem ? 5 : 1);
847 assert(StackAdjust.isImm() && "Expecting immediate value.");
848
849 // Adjust stack pointer.
850 int StackAdj = StackAdjust.getImm();
851 int MaxTCDelta = X86FI->getTCReturnAddrDelta();
852 int Offset = 0;
853 assert(MaxTCDelta <= 0 && "MaxTCDelta should never be positive");
854
855 // Incoporate the retaddr area.
856 Offset = StackAdj-MaxTCDelta;
857 assert(Offset >= 0 && "Offset should never be negative");
858
859 if (Offset) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000860 // Check for possible merge with preceding ADD instruction.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000861 Offset += mergeSPUpdates(MBB, MBBI, StackPtr, true);
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000862 emitSPUpdate(MBB, MBBI, StackPtr, Offset, Is64Bit, IsLP64,
863 UseLEA, TII, *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000864 }
865
866 // Jump to label or value in register.
867 if (RetOpcode == X86::TCRETURNdi || RetOpcode == X86::TCRETURNdi64) {
Evan Chengd4b08732010-11-30 23:55:39 +0000868 MachineInstrBuilder MIB =
869 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNdi)
870 ? X86::TAILJMPd : X86::TAILJMPd64));
871 if (JumpTarget.isGlobal())
872 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
873 JumpTarget.getTargetFlags());
874 else {
875 assert(JumpTarget.isSymbol());
876 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
877 JumpTarget.getTargetFlags());
878 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000879 } else if (RetOpcode == X86::TCRETURNmi || RetOpcode == X86::TCRETURNmi64) {
880 MachineInstrBuilder MIB =
881 BuildMI(MBB, MBBI, DL, TII.get((RetOpcode == X86::TCRETURNmi)
882 ? X86::TAILJMPm : X86::TAILJMPm64));
883 for (unsigned i = 0; i != 5; ++i)
884 MIB.addOperand(MBBI->getOperand(i));
885 } else if (RetOpcode == X86::TCRETURNri64) {
886 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr64)).
887 addReg(JumpTarget.getReg(), RegState::Kill);
888 } else {
889 BuildMI(MBB, MBBI, DL, TII.get(X86::TAILJMPr)).
890 addReg(JumpTarget.getReg(), RegState::Kill);
891 }
892
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000893 MachineInstr *NewMI = std::prev(MBBI);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +0000894 NewMI->copyImplicitOps(MF, MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000895
896 // Delete the pseudo instruction TCRETURN.
897 MBB.erase(MBBI);
David Woodhouse4e033b02014-01-13 14:05:59 +0000898 } else if ((RetOpcode == X86::RETQ || RetOpcode == X86::RETL ||
899 RetOpcode == X86::RETIQ || RetOpcode == X86::RETIL) &&
900 (X86FI->getTCReturnAddrDelta() < 0)) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000901 // Add the return addr area delta back since we are not tail calling.
902 int delta = -1*X86FI->getTCReturnAddrDelta();
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000903 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000904
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000905 // Check for possible merge with preceding ADD instruction.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000906 delta += mergeSPUpdates(MBB, MBBI, StackPtr, true);
Eli Bendersky44a40ca2013-02-05 21:53:29 +0000907 emitSPUpdate(MBB, MBBI, StackPtr, delta, Is64Bit, IsLP64, UseLEA, TII,
908 *RegInfo);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000909 }
910}
Anton Korobeynikov14ee3442010-11-18 23:25:52 +0000911
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000912int X86FrameLowering::getFrameIndexOffset(const MachineFunction &MF, int FI) const {
Chad Rosier20b79dc2012-05-23 23:45:10 +0000913 const X86RegisterInfo *RegInfo =
Anton Korobeynikov46877782010-11-20 15:59:32 +0000914 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo());
915 const MachineFrameInfo *MFI = MF.getFrameInfo();
916 int Offset = MFI->getObjectOffset(FI) - getOffsetOfLocalArea();
917 uint64_t StackSize = MFI->getStackSize();
918
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000919 if (RegInfo->hasBasePointer(MF)) {
920 assert (hasFP(MF) && "VLAs and dynamic stack realign, but no FP?!");
921 if (FI < 0) {
922 // Skip the saved EBP.
923 return Offset + RegInfo->getSlotSize();
924 } else {
925 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
926 return Offset + StackSize;
927 }
928 } else if (RegInfo->needsStackRealignment(MF)) {
Anton Korobeynikov46877782010-11-20 15:59:32 +0000929 if (FI < 0) {
930 // Skip the saved EBP.
Chad Rosier20b79dc2012-05-23 23:45:10 +0000931 return Offset + RegInfo->getSlotSize();
Anton Korobeynikov46877782010-11-20 15:59:32 +0000932 } else {
Duncan Sandsd278d352011-10-18 12:44:00 +0000933 assert((-(Offset + StackSize)) % MFI->getObjectAlignment(FI) == 0);
Anton Korobeynikov46877782010-11-20 15:59:32 +0000934 return Offset + StackSize;
935 }
936 // FIXME: Support tail calls
937 } else {
938 if (!hasFP(MF))
939 return Offset + StackSize;
940
941 // Skip the saved EBP.
Chad Rosier20b79dc2012-05-23 23:45:10 +0000942 Offset += RegInfo->getSlotSize();
Anton Korobeynikov46877782010-11-20 15:59:32 +0000943
944 // Skip the RETADDR move area
945 const X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
946 int TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
947 if (TailCallReturnAddrDelta < 0)
948 Offset -= TailCallReturnAddrDelta;
949 }
950
951 return Offset;
952}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000953
Alexey Samsonovc4b3ad82012-05-01 15:16:06 +0000954int X86FrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
955 unsigned &FrameReg) const {
Chad Rosier20b79dc2012-05-23 23:45:10 +0000956 const X86RegisterInfo *RegInfo =
Alexey Samsonovc4b3ad82012-05-01 15:16:06 +0000957 static_cast<const X86RegisterInfo*>(MF.getTarget().getRegisterInfo());
958 // We can't calculate offset from frame pointer if the stack is realigned,
Chad Rosierbdb08ac2012-07-10 17:45:53 +0000959 // so enforce usage of stack/base pointer. The base pointer is used when we
960 // have dynamic allocas in addition to dynamic realignment.
961 if (RegInfo->hasBasePointer(MF))
962 FrameReg = RegInfo->getBaseRegister();
963 else if (RegInfo->needsStackRealignment(MF))
964 FrameReg = RegInfo->getStackRegister();
965 else
966 FrameReg = RegInfo->getFrameRegister(MF);
Alexey Samsonovc4b3ad82012-05-01 15:16:06 +0000967 return getFrameIndexOffset(MF, FI);
968}
969
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000970bool X86FrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000971 MachineBasicBlock::iterator MI,
972 const std::vector<CalleeSavedInfo> &CSI,
973 const TargetRegisterInfo *TRI) const {
974 if (CSI.empty())
975 return false;
976
977 DebugLoc DL = MBB.findDebugLoc(MI);
978
979 MachineFunction &MF = *MBB.getParent();
980
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000981 unsigned SlotSize = STI.is64Bit() ? 8 : 4;
982 unsigned FPReg = TRI->getFrameRegister(MF);
983 unsigned CalleeFrameSize = 0;
984
985 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
986 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
987
NAKAMURA Takumid4e50032011-02-27 08:47:19 +0000988 // Push GPRs. It increases frame size.
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000989 unsigned Opc = STI.is64Bit() ? X86::PUSH64r : X86::PUSH32r;
990 for (unsigned i = CSI.size(); i != 0; --i) {
991 unsigned Reg = CSI[i-1].getReg();
NAKAMURA Takumid4e50032011-02-27 08:47:19 +0000992 if (!X86::GR64RegClass.contains(Reg) &&
993 !X86::GR32RegClass.contains(Reg))
994 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000995 // Add the callee-saved register as live-in. It's killed at the spill.
996 MBB.addLiveIn(Reg);
997 if (Reg == FPReg)
998 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
999 continue;
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001000 CalleeFrameSize += SlotSize;
Charles Davis7ed40cb2011-06-12 01:45:54 +00001001 BuildMI(MBB, MI, DL, TII.get(Opc)).addReg(Reg, RegState::Kill)
1002 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001003 }
1004
1005 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001006
1007 // Make XMM regs spilled. X86 does not have ability of push/pop XMM.
1008 // It can be done by spilling XMMs to stack frame.
1009 // Note that only Win64 ABI might spill XMMs.
1010 for (unsigned i = CSI.size(); i != 0; --i) {
1011 unsigned Reg = CSI[i-1].getReg();
1012 if (X86::GR64RegClass.contains(Reg) ||
1013 X86::GR32RegClass.contains(Reg))
1014 continue;
1015 // Add the callee-saved register as live-in. It's killed at the spill.
1016 MBB.addLiveIn(Reg);
1017 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1018 TII.storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
1019 RC, TRI);
1020 }
1021
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001022 return true;
1023}
1024
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001025bool X86FrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001026 MachineBasicBlock::iterator MI,
1027 const std::vector<CalleeSavedInfo> &CSI,
1028 const TargetRegisterInfo *TRI) const {
1029 if (CSI.empty())
1030 return false;
1031
1032 DebugLoc DL = MBB.findDebugLoc(MI);
1033
1034 MachineFunction &MF = *MBB.getParent();
1035 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001036
1037 // Reload XMMs from stack frame.
1038 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1039 unsigned Reg = CSI[i].getReg();
1040 if (X86::GR64RegClass.contains(Reg) ||
1041 X86::GR32RegClass.contains(Reg))
1042 continue;
1043 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1044 TII.loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
1045 RC, TRI);
1046 }
1047
1048 // POP GPRs.
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001049 unsigned FPReg = TRI->getFrameRegister(MF);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001050 unsigned Opc = STI.is64Bit() ? X86::POP64r : X86::POP32r;
1051 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1052 unsigned Reg = CSI[i].getReg();
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001053 if (!X86::GR64RegClass.contains(Reg) &&
1054 !X86::GR32RegClass.contains(Reg))
1055 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001056 if (Reg == FPReg)
1057 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
1058 continue;
NAKAMURA Takumid4e50032011-02-27 08:47:19 +00001059 BuildMI(MBB, MI, DL, TII.get(Opc), Reg);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001060 }
1061 return true;
1062}
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001063
1064void
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001065X86FrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001066 RegScavenger *RS) const {
1067 MachineFrameInfo *MFI = MF.getFrameInfo();
1068 const X86RegisterInfo *RegInfo = TM.getRegisterInfo();
1069 unsigned SlotSize = RegInfo->getSlotSize();
1070
1071 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Tim Northoverecc018c2013-08-04 09:35:57 +00001072 int64_t TailCallReturnAddrDelta = X86FI->getTCReturnAddrDelta();
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001073
1074 if (TailCallReturnAddrDelta < 0) {
1075 // create RETURNADDR area
1076 // arg
1077 // arg
1078 // RETADDR
1079 // { ...
1080 // RETADDR area
1081 // ...
1082 // }
1083 // [EBP]
1084 MFI->CreateFixedObject(-TailCallReturnAddrDelta,
Tim Northoverecc018c2013-08-04 09:35:57 +00001085 TailCallReturnAddrDelta - SlotSize, true);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001086 }
1087
1088 if (hasFP(MF)) {
1089 assert((TailCallReturnAddrDelta <= 0) &&
1090 "The Delta should always be zero or negative");
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001091 const TargetFrameLowering &TFI = *MF.getTarget().getFrameLowering();
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001092
1093 // Create a frame entry for the EBP register that must be saved.
1094 int FrameIdx = MFI->CreateFixedObject(SlotSize,
1095 -(int)SlotSize +
1096 TFI.getOffsetOfLocalArea() +
1097 TailCallReturnAddrDelta,
1098 true);
1099 assert(FrameIdx == MFI->getObjectIndexBegin() &&
1100 "Slot for EBP register must be last in order to be found!");
Duncan Sandsd278d352011-10-18 12:44:00 +00001101 (void)FrameIdx;
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001102 }
Chad Rosierbdb08ac2012-07-10 17:45:53 +00001103
1104 // Spill the BasePtr if it's used.
1105 if (RegInfo->hasBasePointer(MF))
1106 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister());
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001107}
Rafael Espindolac2174212011-08-30 19:39:58 +00001108
1109static bool
1110HasNestArgument(const MachineFunction *MF) {
1111 const Function *F = MF->getFunction();
1112 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
1113 I != E; I++) {
1114 if (I->hasNestAttr())
1115 return true;
1116 }
1117 return false;
1118}
1119
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001120/// GetScratchRegister - Get a temp register for performing work in the
1121/// segmented stack and the Erlang/HiPE stack prologue. Depending on platform
1122/// and the properties of the function either one or two registers will be
1123/// needed. Set primary to true for the first register, false for the second.
Rafael Espindolac2174212011-08-30 19:39:58 +00001124static unsigned
Rafael Espindolad90466b2012-01-11 19:00:37 +00001125GetScratchRegister(bool Is64Bit, const MachineFunction &MF, bool Primary) {
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001126 CallingConv::ID CallingConvention = MF.getFunction()->getCallingConv();
1127
1128 // Erlang stuff.
1129 if (CallingConvention == CallingConv::HiPE) {
1130 if (Is64Bit)
1131 return Primary ? X86::R14 : X86::R13;
1132 else
1133 return Primary ? X86::EBX : X86::EDI;
1134 }
1135
David Blaikie46a9f012012-01-20 21:51:11 +00001136 if (Is64Bit)
Rafael Espindolad90466b2012-01-11 19:00:37 +00001137 return Primary ? X86::R11 : X86::R12;
Rafael Espindolac2174212011-08-30 19:39:58 +00001138
David Blaikie46a9f012012-01-20 21:51:11 +00001139 bool IsNested = HasNestArgument(&MF);
1140
1141 if (CallingConvention == CallingConv::X86_FastCall ||
1142 CallingConvention == CallingConv::Fast) {
1143 if (IsNested)
1144 report_fatal_error("Segmented stacks does not support fastcall with "
1145 "nested function.");
1146 return Primary ? X86::EAX : X86::ECX;
Rafael Espindolac2174212011-08-30 19:39:58 +00001147 }
David Blaikie46a9f012012-01-20 21:51:11 +00001148 if (IsNested)
1149 return Primary ? X86::EDX : X86::EAX;
1150 return Primary ? X86::ECX : X86::EAX;
Rafael Espindolac2174212011-08-30 19:39:58 +00001151}
1152
Sanjoy Das006e43b2011-12-03 09:32:07 +00001153// The stack limit in the TCB is set to this many bytes above the actual stack
1154// limit.
1155static const uint64_t kSplitStackAvailable = 256;
1156
Rafael Espindolac2174212011-08-30 19:39:58 +00001157void
1158X86FrameLowering::adjustForSegmentedStacks(MachineFunction &MF) const {
1159 MachineBasicBlock &prologueMBB = MF.front();
1160 MachineFrameInfo *MFI = MF.getFrameInfo();
1161 const X86InstrInfo &TII = *TM.getInstrInfo();
1162 uint64_t StackSize;
1163 bool Is64Bit = STI.is64Bit();
1164 unsigned TlsReg, TlsOffset;
1165 DebugLoc DL;
Rafael Espindolac2174212011-08-30 19:39:58 +00001166
Rafael Espindolad90466b2012-01-11 19:00:37 +00001167 unsigned ScratchReg = GetScratchRegister(Is64Bit, MF, true);
Rafael Espindolac2174212011-08-30 19:39:58 +00001168 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1169 "Scratch register is live-in");
1170
1171 if (MF.getFunction()->isVarArg())
1172 report_fatal_error("Segmented stacks do not support vararg functions.");
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001173 if (!STI.isTargetLinux() && !STI.isTargetDarwin() &&
Reid Kleckner10110272014-04-01 18:34:21 +00001174 !STI.isTargetWin32() && !STI.isTargetWin64() && !STI.isTargetFreeBSD())
Rafael Espindola00e861e2012-01-12 20:24:30 +00001175 report_fatal_error("Segmented stacks not supported on this platform.");
Rafael Espindolac2174212011-08-30 19:39:58 +00001176
1177 MachineBasicBlock *allocMBB = MF.CreateMachineBasicBlock();
1178 MachineBasicBlock *checkMBB = MF.CreateMachineBasicBlock();
1179 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1180 bool IsNested = false;
1181
1182 // We need to know if the function has a nest argument only in 64 bit mode.
1183 if (Is64Bit)
1184 IsNested = HasNestArgument(&MF);
1185
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001186 // The MOV R10, RAX needs to be in a different block, since the RET we emit in
1187 // allocMBB needs to be last (terminating) instruction.
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001188
Rafael Espindolac2174212011-08-30 19:39:58 +00001189 for (MachineBasicBlock::livein_iterator i = prologueMBB.livein_begin(),
1190 e = prologueMBB.livein_end(); i != e; i++) {
1191 allocMBB->addLiveIn(*i);
1192 checkMBB->addLiveIn(*i);
1193 }
1194
1195 if (IsNested)
Rafael Espindola66393c12011-10-26 21:12:27 +00001196 allocMBB->addLiveIn(X86::R10);
1197
Rafael Espindolac2174212011-08-30 19:39:58 +00001198 MF.push_front(allocMBB);
1199 MF.push_front(checkMBB);
1200
1201 // Eventually StackSize will be calculated by a link-time pass; which will
1202 // also decide whether checking code needs to be injected into this particular
1203 // prologue.
1204 StackSize = MFI->getStackSize();
1205
Rafael Espindolad90466b2012-01-11 19:00:37 +00001206 // When the frame size is less than 256 we just compare the stack
1207 // boundary directly to the value of the stack pointer, per gcc.
1208 bool CompareStackPointer = StackSize < kSplitStackAvailable;
1209
Rafael Espindolac2174212011-08-30 19:39:58 +00001210 // Read the limit off the current stacklet off the stack_guard location.
1211 if (Is64Bit) {
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001212 if (STI.isTargetLinux()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001213 TlsReg = X86::FS;
1214 TlsOffset = 0x70;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001215 } else if (STI.isTargetDarwin()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001216 TlsReg = X86::GS;
1217 TlsOffset = 0x60 + 90*8; // See pthread_machdep.h. Steal TLS slot 90.
Reid Kleckner10110272014-04-01 18:34:21 +00001218 } else if (STI.isTargetWin64()) {
1219 TlsReg = X86::GS;
1220 TlsOffset = 0x28; // pvArbitrary, reserved for application use
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001221 } else if (STI.isTargetFreeBSD()) {
Rafael Espindola00e861e2012-01-12 20:24:30 +00001222 TlsReg = X86::FS;
1223 TlsOffset = 0x18;
Rafael Espindola10745d32012-01-12 20:22:08 +00001224 } else {
1225 report_fatal_error("Segmented stacks not supported on this platform.");
Rafael Espindolad90466b2012-01-11 19:00:37 +00001226 }
Rafael Espindolac2174212011-08-30 19:39:58 +00001227
Rafael Espindolad90466b2012-01-11 19:00:37 +00001228 if (CompareStackPointer)
Sanjoy Das006e43b2011-12-03 09:32:07 +00001229 ScratchReg = X86::RSP;
1230 else
1231 BuildMI(checkMBB, DL, TII.get(X86::LEA64r), ScratchReg).addReg(X86::RSP)
Rafael Espindola6635ae12012-01-11 18:14:03 +00001232 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
Sanjoy Das006e43b2011-12-03 09:32:07 +00001233
Rafael Espindolac2174212011-08-30 19:39:58 +00001234 BuildMI(checkMBB, DL, TII.get(X86::CMP64rm)).addReg(ScratchReg)
Rafael Espindola6635ae12012-01-11 18:14:03 +00001235 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg);
Rafael Espindolac2174212011-08-30 19:39:58 +00001236 } else {
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001237 if (STI.isTargetLinux()) {
Rafael Espindola10745d32012-01-12 20:22:08 +00001238 TlsReg = X86::GS;
1239 TlsOffset = 0x30;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001240 } else if (STI.isTargetDarwin()) {
Rafael Espindola10745d32012-01-12 20:22:08 +00001241 TlsReg = X86::GS;
1242 TlsOffset = 0x48 + 90*4;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001243 } else if (STI.isTargetWin32()) {
Rafael Espindola10745d32012-01-12 20:22:08 +00001244 TlsReg = X86::FS;
1245 TlsOffset = 0x14; // pvArbitrary, reserved for application use
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001246 } else if (STI.isTargetFreeBSD()) {
Rafael Espindola00e861e2012-01-12 20:24:30 +00001247 report_fatal_error("Segmented stacks not supported on FreeBSD i386.");
Rafael Espindola10745d32012-01-12 20:22:08 +00001248 } else {
1249 report_fatal_error("Segmented stacks not supported on this platform.");
1250 }
Rafael Espindolac2174212011-08-30 19:39:58 +00001251
Rafael Espindolad90466b2012-01-11 19:00:37 +00001252 if (CompareStackPointer)
Sanjoy Das006e43b2011-12-03 09:32:07 +00001253 ScratchReg = X86::ESP;
1254 else
1255 BuildMI(checkMBB, DL, TII.get(X86::LEA32r), ScratchReg).addReg(X86::ESP)
Rafael Espindola6635ae12012-01-11 18:14:03 +00001256 .addImm(1).addReg(0).addImm(-StackSize).addReg(0);
Sanjoy Das006e43b2011-12-03 09:32:07 +00001257
Reid Kleckner10110272014-04-01 18:34:21 +00001258 if (STI.isTargetLinux() || STI.isTargetWin32() || STI.isTargetWin64()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001259 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm)).addReg(ScratchReg)
1260 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg);
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001261 } else if (STI.isTargetDarwin()) {
Rafael Espindolad90466b2012-01-11 19:00:37 +00001262
1263 // TlsOffset doesn't fit into a mod r/m byte so we need an extra register
1264 unsigned ScratchReg2;
1265 bool SaveScratch2;
1266 if (CompareStackPointer) {
1267 // The primary scratch register is available for holding the TLS offset
1268 ScratchReg2 = GetScratchRegister(Is64Bit, MF, true);
1269 SaveScratch2 = false;
1270 } else {
1271 // Need to use a second register to hold the TLS offset
1272 ScratchReg2 = GetScratchRegister(Is64Bit, MF, false);
1273
1274 // Unfortunately, with fastcc the second scratch register may hold an arg
1275 SaveScratch2 = MF.getRegInfo().isLiveIn(ScratchReg2);
1276 }
1277
1278 // If Scratch2 is live-in then it needs to be saved
1279 assert((!MF.getRegInfo().isLiveIn(ScratchReg2) || SaveScratch2) &&
1280 "Scratch register is live-in and not saved");
1281
1282 if (SaveScratch2)
1283 BuildMI(checkMBB, DL, TII.get(X86::PUSH32r))
1284 .addReg(ScratchReg2, RegState::Kill);
1285
1286 BuildMI(checkMBB, DL, TII.get(X86::MOV32ri), ScratchReg2)
1287 .addImm(TlsOffset);
1288 BuildMI(checkMBB, DL, TII.get(X86::CMP32rm))
1289 .addReg(ScratchReg)
1290 .addReg(ScratchReg2).addImm(1).addReg(0)
1291 .addImm(0)
1292 .addReg(TlsReg);
1293
1294 if (SaveScratch2)
1295 BuildMI(checkMBB, DL, TII.get(X86::POP32r), ScratchReg2);
1296 }
Rafael Espindolac2174212011-08-30 19:39:58 +00001297 }
1298
1299 // This jump is taken if SP >= (Stacklet Limit + Stack Space required).
1300 // It jumps to normal execution of the function body.
Rafael Espindola2b894482012-01-11 18:23:35 +00001301 BuildMI(checkMBB, DL, TII.get(X86::JA_4)).addMBB(&prologueMBB);
Rafael Espindolac2174212011-08-30 19:39:58 +00001302
1303 // On 32 bit we first push the arguments size and then the frame size. On 64
1304 // bit, we pass the stack frame size in r10 and the argument size in r11.
1305 if (Is64Bit) {
1306 // Functions with nested arguments use R10, so it needs to be saved across
1307 // the call to _morestack
1308
1309 if (IsNested)
1310 BuildMI(allocMBB, DL, TII.get(X86::MOV64rr), X86::RAX).addReg(X86::R10);
1311
1312 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R10)
1313 .addImm(StackSize);
1314 BuildMI(allocMBB, DL, TII.get(X86::MOV64ri), X86::R11)
1315 .addImm(X86FI->getArgumentStackSize());
1316 MF.getRegInfo().setPhysRegUsed(X86::R10);
1317 MF.getRegInfo().setPhysRegUsed(X86::R11);
1318 } else {
Rafael Espindolac2174212011-08-30 19:39:58 +00001319 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1320 .addImm(X86FI->getArgumentStackSize());
1321 BuildMI(allocMBB, DL, TII.get(X86::PUSHi32))
1322 .addImm(StackSize);
1323 }
1324
1325 // __morestack is in libgcc
1326 if (Is64Bit)
1327 BuildMI(allocMBB, DL, TII.get(X86::CALL64pcrel32))
1328 .addExternalSymbol("__morestack");
1329 else
1330 BuildMI(allocMBB, DL, TII.get(X86::CALLpcrel32))
1331 .addExternalSymbol("__morestack");
1332
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001333 if (IsNested)
Rafael Espindola66393c12011-10-26 21:12:27 +00001334 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET_RESTORE_R10));
1335 else
1336 BuildMI(allocMBB, DL, TII.get(X86::MORESTACK_RET));
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001337
Rafael Espindola66393c12011-10-26 21:12:27 +00001338 allocMBB->addSuccessor(&prologueMBB);
Bill Wendling25f6d3e2011-10-13 08:24:19 +00001339
Rafael Espindolac2174212011-08-30 19:39:58 +00001340 checkMBB->addSuccessor(allocMBB);
1341 checkMBB->addSuccessor(&prologueMBB);
1342
Jakob Stoklund Olesen55cf2ed2011-09-24 01:11:19 +00001343#ifdef XDEBUG
Rafael Espindolac2174212011-08-30 19:39:58 +00001344 MF.verify();
1345#endif
1346}
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001347
Yiannis Tsiourisd4842e52013-02-28 16:59:10 +00001348/// Erlang programs may need a special prologue to handle the stack size they
1349/// might need at runtime. That is because Erlang/OTP does not implement a C
1350/// stack but uses a custom implementation of hybrid stack/heap architecture.
1351/// (for more information see Eric Stenman's Ph.D. thesis:
1352/// http://publications.uu.se/uu/fulltext/nbn_se_uu_diva-2688.pdf)
1353///
1354/// CheckStack:
1355/// temp0 = sp - MaxStack
1356/// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
1357/// OldStart:
1358/// ...
1359/// IncStack:
1360/// call inc_stack # doubles the stack space
1361/// temp0 = sp - MaxStack
1362/// if( temp0 < SP_LIMIT(P) ) goto IncStack else goto OldStart
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001363void X86FrameLowering::adjustForHiPEPrologue(MachineFunction &MF) const {
1364 const X86InstrInfo &TII = *TM.getInstrInfo();
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001365 MachineFrameInfo *MFI = MF.getFrameInfo();
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001366 const unsigned SlotSize = TM.getRegisterInfo()->getSlotSize();
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001367 const bool Is64Bit = STI.is64Bit();
1368 DebugLoc DL;
1369 // HiPE-specific values
1370 const unsigned HipeLeafWords = 24;
1371 const unsigned CCRegisteredArgs = Is64Bit ? 6 : 5;
1372 const unsigned Guaranteed = HipeLeafWords * SlotSize;
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001373 unsigned CallerStkArity = MF.getFunction()->arg_size() > CCRegisteredArgs ?
1374 MF.getFunction()->arg_size() - CCRegisteredArgs : 0;
1375 unsigned MaxStack = MFI->getStackSize() + CallerStkArity*SlotSize + SlotSize;
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001376
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001377 assert(STI.isTargetLinux() &&
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001378 "HiPE prologue is only supported on Linux operating systems.");
1379
1380 // Compute the largest caller's frame that is needed to fit the callees'
1381 // frames. This 'MaxStack' is computed from:
1382 //
1383 // a) the fixed frame size, which is the space needed for all spilled temps,
1384 // b) outgoing on-stack parameter areas, and
1385 // c) the minimum stack space this function needs to make available for the
1386 // functions it calls (a tunable ABI property).
1387 if (MFI->hasCalls()) {
1388 unsigned MoreStackForCalls = 0;
1389
1390 for (MachineFunction::iterator MBBI = MF.begin(), MBBE = MF.end();
1391 MBBI != MBBE; ++MBBI)
1392 for (MachineBasicBlock::iterator MI = MBBI->begin(), ME = MBBI->end();
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001393 MI != ME; ++MI) {
1394 if (!MI->isCall())
1395 continue;
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001396
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001397 // Get callee operand.
1398 const MachineOperand &MO = MI->getOperand(0);
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001399
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001400 // Only take account of global function calls (no closures etc.).
1401 if (!MO.isGlobal())
1402 continue;
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001403
Benjamin Kramer1cb826b2013-02-19 17:32:57 +00001404 const Function *F = dyn_cast<Function>(MO.getGlobal());
1405 if (!F)
1406 continue;
1407
1408 // Do not update 'MaxStack' for primitive and built-in functions
1409 // (encoded with names either starting with "erlang."/"bif_" or not
1410 // having a ".", such as a simple <Module>.<Function>.<Arity>, or an
1411 // "_", such as the BIF "suspend_0") as they are executed on another
1412 // stack.
1413 if (F->getName().find("erlang.") != StringRef::npos ||
1414 F->getName().find("bif_") != StringRef::npos ||
1415 F->getName().find_first_of("._") == StringRef::npos)
1416 continue;
1417
1418 unsigned CalleeStkArity =
1419 F->arg_size() > CCRegisteredArgs ? F->arg_size()-CCRegisteredArgs : 0;
1420 if (HipeLeafWords - 1 > CalleeStkArity)
1421 MoreStackForCalls = std::max(MoreStackForCalls,
1422 (HipeLeafWords - 1 - CalleeStkArity) * SlotSize);
1423 }
Benjamin Kramer53bc37c2013-02-18 20:55:12 +00001424 MaxStack += MoreStackForCalls;
1425 }
1426
1427 // If the stack frame needed is larger than the guaranteed then runtime checks
1428 // and calls to "inc_stack_0" BIF should be inserted in the assembly prologue.
1429 if (MaxStack > Guaranteed) {
1430 MachineBasicBlock &prologueMBB = MF.front();
1431 MachineBasicBlock *stackCheckMBB = MF.CreateMachineBasicBlock();
1432 MachineBasicBlock *incStackMBB = MF.CreateMachineBasicBlock();
1433
1434 for (MachineBasicBlock::livein_iterator I = prologueMBB.livein_begin(),
1435 E = prologueMBB.livein_end(); I != E; I++) {
1436 stackCheckMBB->addLiveIn(*I);
1437 incStackMBB->addLiveIn(*I);
1438 }
1439
1440 MF.push_front(incStackMBB);
1441 MF.push_front(stackCheckMBB);
1442
1443 unsigned ScratchReg, SPReg, PReg, SPLimitOffset;
1444 unsigned LEAop, CMPop, CALLop;
1445 if (Is64Bit) {
1446 SPReg = X86::RSP;
1447 PReg = X86::RBP;
1448 LEAop = X86::LEA64r;
1449 CMPop = X86::CMP64rm;
1450 CALLop = X86::CALL64pcrel32;
1451 SPLimitOffset = 0x90;
1452 } else {
1453 SPReg = X86::ESP;
1454 PReg = X86::EBP;
1455 LEAop = X86::LEA32r;
1456 CMPop = X86::CMP32rm;
1457 CALLop = X86::CALLpcrel32;
1458 SPLimitOffset = 0x4c;
1459 }
1460
1461 ScratchReg = GetScratchRegister(Is64Bit, MF, true);
1462 assert(!MF.getRegInfo().isLiveIn(ScratchReg) &&
1463 "HiPE prologue scratch register is live-in");
1464
1465 // Create new MBB for StackCheck:
1466 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(LEAop), ScratchReg),
1467 SPReg, false, -MaxStack);
1468 // SPLimitOffset is in a fixed heap location (pointed by BP).
1469 addRegOffset(BuildMI(stackCheckMBB, DL, TII.get(CMPop))
1470 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1471 BuildMI(stackCheckMBB, DL, TII.get(X86::JAE_4)).addMBB(&prologueMBB);
1472
1473 // Create new MBB for IncStack:
1474 BuildMI(incStackMBB, DL, TII.get(CALLop)).
1475 addExternalSymbol("inc_stack_0");
1476 addRegOffset(BuildMI(incStackMBB, DL, TII.get(LEAop), ScratchReg),
1477 SPReg, false, -MaxStack);
1478 addRegOffset(BuildMI(incStackMBB, DL, TII.get(CMPop))
1479 .addReg(ScratchReg), PReg, false, SPLimitOffset);
1480 BuildMI(incStackMBB, DL, TII.get(X86::JLE_4)).addMBB(incStackMBB);
1481
1482 stackCheckMBB->addSuccessor(&prologueMBB, 99);
1483 stackCheckMBB->addSuccessor(incStackMBB, 1);
1484 incStackMBB->addSuccessor(&prologueMBB, 99);
1485 incStackMBB->addSuccessor(incStackMBB, 1);
1486 }
1487#ifdef XDEBUG
1488 MF.verify();
1489#endif
1490}
Eli Bendersky8da87162013-02-21 20:05:00 +00001491
1492void X86FrameLowering::
1493eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
1494 MachineBasicBlock::iterator I) const {
1495 const X86InstrInfo &TII = *TM.getInstrInfo();
1496 const X86RegisterInfo &RegInfo = *TM.getRegisterInfo();
1497 unsigned StackPtr = RegInfo.getStackRegister();
1498 bool reseveCallFrame = hasReservedCallFrame(MF);
1499 int Opcode = I->getOpcode();
1500 bool isDestroy = Opcode == TII.getCallFrameDestroyOpcode();
1501 bool IsLP64 = STI.isTarget64BitLP64();
1502 DebugLoc DL = I->getDebugLoc();
1503 uint64_t Amount = !reseveCallFrame ? I->getOperand(0).getImm() : 0;
1504 uint64_t CalleeAmt = isDestroy ? I->getOperand(1).getImm() : 0;
1505 I = MBB.erase(I);
1506
1507 if (!reseveCallFrame) {
1508 // If the stack pointer can be changed after prologue, turn the
1509 // adjcallstackup instruction into a 'sub ESP, <amt>' and the
1510 // adjcallstackdown instruction into 'add ESP, <amt>'
1511 // TODO: consider using push / pop instead of sub + store / add
1512 if (Amount == 0)
1513 return;
1514
1515 // We need to keep the stack aligned properly. To do this, we round the
1516 // amount of space needed for the outgoing arguments up to the next
1517 // alignment boundary.
1518 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
1519 Amount = (Amount + StackAlign - 1) / StackAlign * StackAlign;
1520
Craig Topper062a2ba2014-04-25 05:30:21 +00001521 MachineInstr *New = nullptr;
Eli Bendersky8da87162013-02-21 20:05:00 +00001522 if (Opcode == TII.getCallFrameSetupOpcode()) {
1523 New = BuildMI(MF, DL, TII.get(getSUBriOpcode(IsLP64, Amount)),
1524 StackPtr)
1525 .addReg(StackPtr)
1526 .addImm(Amount);
1527 } else {
1528 assert(Opcode == TII.getCallFrameDestroyOpcode());
1529
1530 // Factor out the amount the callee already popped.
1531 Amount -= CalleeAmt;
1532
1533 if (Amount) {
1534 unsigned Opc = getADDriOpcode(IsLP64, Amount);
1535 New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1536 .addReg(StackPtr).addImm(Amount);
1537 }
1538 }
1539
1540 if (New) {
1541 // The EFLAGS implicit def is dead.
1542 New->getOperand(3).setIsDead();
1543
1544 // Replace the pseudo instruction with a new instruction.
1545 MBB.insert(I, New);
1546 }
1547
1548 return;
1549 }
1550
1551 if (Opcode == TII.getCallFrameDestroyOpcode() && CalleeAmt) {
1552 // If we are performing frame pointer elimination and if the callee pops
1553 // something off the stack pointer, add it back. We do this until we have
1554 // more advanced stack pointer tracking ability.
1555 unsigned Opc = getSUBriOpcode(IsLP64, CalleeAmt);
1556 MachineInstr *New = BuildMI(MF, DL, TII.get(Opc), StackPtr)
1557 .addReg(StackPtr).addImm(CalleeAmt);
1558
1559 // The EFLAGS implicit def is dead.
1560 New->getOperand(3).setIsDead();
1561
1562 // We are not tracking the stack pointer adjustment by the callee, so make
1563 // sure we restore the stack pointer immediately after the call, there may
1564 // be spill code inserted between the CALL and ADJCALLSTACKUP instructions.
1565 MachineBasicBlock::iterator B = MBB.begin();
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001566 while (I != B && !std::prev(I)->isCall())
Eli Bendersky8da87162013-02-21 20:05:00 +00001567 --I;
1568 MBB.insert(I, New);
1569 }
1570}
1571