blob: fcfd629d55e1e9a7749c33e4fe33faf17d995b27 [file] [log] [blame]
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001//===-- FLATInstructions.td - FLAT Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +000010def FLATAtomic : ComplexPattern<i64, 3, "SelectFlatAtomic", [], [], -10>;
11def FLATOffset : ComplexPattern<i64, 3, "SelectFlat", [], [], -10>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000012
13//===----------------------------------------------------------------------===//
14// FLAT classes
15//===----------------------------------------------------------------------===//
16
17class FLAT_Pseudo<string opName, dag outs, dag ins,
18 string asmOps, list<dag> pattern=[]> :
19 InstSI<outs, ins, "", pattern>,
20 SIMCInstr<opName, SIEncodingFamily.NONE> {
21
22 let isPseudo = 1;
23 let isCodeGenOnly = 1;
24
25 let SubtargetPredicate = isCIVI;
26
27 let FLAT = 1;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000028
Valery Pykhtin8bc65962016-09-05 11:22:51 +000029 let UseNamedOperandTable = 1;
30 let hasSideEffects = 0;
31 let SchedRW = [WriteVMEM];
32
33 string Mnemonic = opName;
34 string AsmOperands = asmOps;
35
Matt Arsenault9698f1c2017-06-20 19:54:14 +000036 bits<1> is_flat_global = 0;
37 bits<1> is_flat_scratch = 0;
38
Valery Pykhtin8bc65962016-09-05 11:22:51 +000039 bits<1> has_vdst = 1;
Matt Arsenault04004712017-07-20 05:17:54 +000040
41 // We need to distinguish having saddr and enabling saddr because
42 // saddr is only valid for scratch and global instructions. Pre-gfx9
43 // these bits were reserved, so we also don't necessarily want to
44 // set these bits to the disabled value for the original flat
45 // segment instructions.
46 bits<1> has_saddr = 0;
47 bits<1> enabled_saddr = 0;
48 bits<7> saddr_value = 0;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +000049 bits<1> has_vaddr = 1;
Matt Arsenault04004712017-07-20 05:17:54 +000050
Valery Pykhtin8bc65962016-09-05 11:22:51 +000051 bits<1> has_data = 1;
52 bits<1> has_glc = 1;
53 bits<1> glcValue = 0;
Matt Arsenault9698f1c2017-06-20 19:54:14 +000054
55 // TODO: M0 if it could possibly access LDS (before gfx9? only)?
56 let Uses = !if(is_flat_global, [EXEC], [EXEC, FLAT_SCR]);
Matt Arsenault6ab9ea92017-07-21 18:34:51 +000057
58 // Internally, FLAT instruction are executed as both an LDS and a
59 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
60 // and are not considered done until both have been decremented.
61 let VM_CNT = 1;
62 let LGKM_CNT = !if(!or(is_flat_global, is_flat_scratch), 0, 1);
Valery Pykhtin8bc65962016-09-05 11:22:51 +000063}
64
65class FLAT_Real <bits<7> op, FLAT_Pseudo ps> :
66 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
67 Enc64 {
68
69 let isPseudo = 0;
70 let isCodeGenOnly = 0;
71
72 // copy relevant pseudo op flags
73 let SubtargetPredicate = ps.SubtargetPredicate;
74 let AsmMatchConverter = ps.AsmMatchConverter;
Matt Arsenaultfd023142017-06-12 15:55:58 +000075 let TSFlags = ps.TSFlags;
76 let UseNamedOperandTable = ps.UseNamedOperandTable;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000077
78 // encoding fields
Matt Arsenault97279a82016-11-29 19:30:44 +000079 bits<8> vaddr;
80 bits<8> vdata;
Matt Arsenault04004712017-07-20 05:17:54 +000081 bits<7> saddr;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000082 bits<8> vdst;
Matt Arsenault04004712017-07-20 05:17:54 +000083
Valery Pykhtin8bc65962016-09-05 11:22:51 +000084 bits<1> slc;
85 bits<1> glc;
Matt Arsenault47ccafe2017-05-11 17:38:33 +000086
Matt Arsenaultfd023142017-06-12 15:55:58 +000087 // Only valid on gfx9
88 bits<1> lds = 0; // XXX - What does this actually do?
Matt Arsenault9698f1c2017-06-20 19:54:14 +000089
90 // Segment, 00=flat, 01=scratch, 10=global, 11=reserved
91 bits<2> seg = !if(ps.is_flat_global, 0b10,
92 !if(ps.is_flat_scratch, 0b01, 0));
Matt Arsenaultfd023142017-06-12 15:55:58 +000093
94 // Signed offset. Highest bit ignored for flat and treated as 12-bit
95 // unsigned for flat acceses.
96 bits<13> offset;
97 bits<1> nv = 0; // XXX - What does this actually do?
98
Matt Arsenault47ccafe2017-05-11 17:38:33 +000099 // We don't use tfe right now, and it was removed in gfx9.
100 bits<1> tfe = 0;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000101
Matt Arsenaultfd023142017-06-12 15:55:58 +0000102 // Only valid on GFX9+
103 let Inst{12-0} = offset;
104 let Inst{13} = lds;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000105 let Inst{15-14} = seg;
Matt Arsenaultfd023142017-06-12 15:55:58 +0000106
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000107 let Inst{16} = !if(ps.has_glc, glc, ps.glcValue);
108 let Inst{17} = slc;
109 let Inst{24-18} = op;
110 let Inst{31-26} = 0x37; // Encoding.
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000111 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
Matt Arsenault97279a82016-11-29 19:30:44 +0000112 let Inst{47-40} = !if(ps.has_data, vdata, ?);
Matt Arsenault04004712017-07-20 05:17:54 +0000113 let Inst{54-48} = !if(ps.has_saddr, !if(ps.enabled_saddr, saddr, 0x7f), 0);
114
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000115 // 54-48 is reserved.
Matt Arsenaultfd023142017-06-12 15:55:58 +0000116 let Inst{55} = nv; // nv on GFX9+, TFE before.
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000117 let Inst{63-56} = !if(ps.has_vdst, vdst, ?);
118}
119
Matt Arsenault04004712017-07-20 05:17:54 +0000120// TODO: Is exec allowed for saddr? The disabled value 0x7f is the
121// same encoding value as exec_hi, so it isn't possible to use that if
122// saddr is 32-bit (which isn't handled here yet).
Matt Arsenaultfd023142017-06-12 15:55:58 +0000123class FLAT_Load_Pseudo <string opName, RegisterClass regClass,
Matt Arsenault04004712017-07-20 05:17:54 +0000124 bit HasSignedOffset = 0, bit HasSaddr = 0, bit EnableSaddr = 0> : FLAT_Pseudo<
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000125 opName,
126 (outs regClass:$vdst),
Matt Arsenault04004712017-07-20 05:17:54 +0000127 !if(EnableSaddr,
128 !if(HasSignedOffset,
129 (ins VReg_64:$vaddr, SReg_64:$saddr, offset_s13:$offset, GLC:$glc, slc:$slc),
130 (ins VReg_64:$vaddr, SReg_64:$saddr, offset_u12:$offset, GLC:$glc, slc:$slc)),
131 !if(HasSignedOffset,
132 (ins VReg_64:$vaddr, offset_s13:$offset, GLC:$glc, slc:$slc),
133 (ins VReg_64:$vaddr, offset_u12:$offset, GLC:$glc, slc:$slc))),
134 " $vdst, $vaddr"#!if(HasSaddr, !if(EnableSaddr, ", $saddr", ", off"), "")#"$offset$glc$slc"> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000135 let has_data = 0;
136 let mayLoad = 1;
Matt Arsenault04004712017-07-20 05:17:54 +0000137 let has_saddr = HasSaddr;
138 let enabled_saddr = EnableSaddr;
139 let PseudoInstr = opName#!if(!and(HasSaddr, EnableSaddr), "_SADDR", "");
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000140}
141
Matt Arsenaultfd023142017-06-12 15:55:58 +0000142class FLAT_Store_Pseudo <string opName, RegisterClass vdataClass,
Matt Arsenault04004712017-07-20 05:17:54 +0000143 bit HasSignedOffset = 0, bit HasSaddr = 0, bit EnableSaddr = 0> : FLAT_Pseudo<
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000144 opName,
145 (outs),
Matt Arsenault04004712017-07-20 05:17:54 +0000146 !if(EnableSaddr,
147 !if(HasSignedOffset,
148 (ins VReg_64:$vaddr, vdataClass:$vdata, SReg_64:$saddr, offset_s13:$offset, GLC:$glc, slc:$slc),
149 (ins VReg_64:$vaddr, vdataClass:$vdata, SReg_64:$saddr, offset_u12:$offset, GLC:$glc, slc:$slc)),
150 !if(HasSignedOffset,
151 (ins VReg_64:$vaddr, vdataClass:$vdata, offset_s13:$offset, GLC:$glc, slc:$slc),
152 (ins VReg_64:$vaddr, vdataClass:$vdata, offset_u12:$offset, GLC:$glc, slc:$slc))),
153 " $vaddr, $vdata"#!if(HasSaddr, !if(EnableSaddr, ", $saddr", ", off"), "")#"$offset$glc$slc"> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000154 let mayLoad = 0;
155 let mayStore = 1;
156 let has_vdst = 0;
Matt Arsenault04004712017-07-20 05:17:54 +0000157 let has_saddr = HasSaddr;
158 let enabled_saddr = EnableSaddr;
159 let PseudoInstr = opName#!if(!and(HasSaddr, EnableSaddr), "_SADDR", "");
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000160}
161
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000162multiclass FLAT_Global_Load_Pseudo<string opName, RegisterClass regClass> {
163 let is_flat_global = 1 in {
164 def "" : FLAT_Load_Pseudo<opName, regClass, 1, 1>;
165 def _SADDR : FLAT_Load_Pseudo<opName, regClass, 1, 1, 1>;
166 }
167}
168
Matt Arsenault04004712017-07-20 05:17:54 +0000169multiclass FLAT_Global_Store_Pseudo<string opName, RegisterClass regClass> {
170 let is_flat_global = 1 in {
171 def "" : FLAT_Store_Pseudo<opName, regClass, 1, 1>;
172 def _SADDR : FLAT_Store_Pseudo<opName, regClass, 1, 1, 1>;
173 }
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000174}
175
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000176class FLAT_Scratch_Load_Pseudo <string opName, RegisterClass regClass,
177 bit EnableSaddr = 0>: FLAT_Pseudo<
178 opName,
179 (outs regClass:$vdst),
180 !if(EnableSaddr,
181 (ins SReg_32_XEXEC_HI:$saddr, offset_s13:$offset, GLC:$glc, slc:$slc),
182 (ins VGPR_32:$vaddr, offset_s13:$offset, GLC:$glc, slc:$slc)),
183 " $vdst, "#!if(EnableSaddr, "off", "$vaddr")#!if(EnableSaddr, ", $saddr", ", off")#"$offset$glc$slc"> {
184 let has_data = 0;
185 let mayLoad = 1;
186 let has_saddr = 1;
187 let enabled_saddr = EnableSaddr;
188 let has_vaddr = !if(EnableSaddr, 0, 1);
189 let PseudoInstr = opName#!if(EnableSaddr, "_SADDR", "");
190}
191
192class FLAT_Scratch_Store_Pseudo <string opName, RegisterClass vdataClass, bit EnableSaddr = 0> : FLAT_Pseudo<
193 opName,
194 (outs),
195 !if(EnableSaddr,
196 (ins vdataClass:$vdata, SReg_32_XEXEC_HI:$saddr, offset_s13:$offset, GLC:$glc, slc:$slc),
197 (ins vdataClass:$vdata, VGPR_32:$vaddr, offset_s13:$offset, GLC:$glc, slc:$slc)),
198 " "#!if(EnableSaddr, "off", "$vaddr")#", $vdata, "#!if(EnableSaddr, "$saddr", "off")#"$offset$glc$slc"> {
199 let mayLoad = 0;
200 let mayStore = 1;
201 let has_vdst = 0;
202 let has_saddr = 1;
203 let enabled_saddr = EnableSaddr;
204 let has_vaddr = !if(EnableSaddr, 0, 1);
205
206 let PseudoInstr = opName#!if(EnableSaddr, "_SADDR", "");
207}
208
209multiclass FLAT_Scratch_Load_Pseudo<string opName, RegisterClass regClass> {
210 let is_flat_scratch = 1 in {
211 def "" : FLAT_Scratch_Load_Pseudo<opName, regClass>;
212 def _SADDR : FLAT_Scratch_Load_Pseudo<opName, regClass, 1>;
213 }
214}
215
216multiclass FLAT_Scratch_Store_Pseudo<string opName, RegisterClass regClass> {
217 let is_flat_scratch = 1 in {
218 def "" : FLAT_Scratch_Store_Pseudo<opName, regClass>;
219 def _SADDR : FLAT_Scratch_Store_Pseudo<opName, regClass, 1>;
220 }
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000221}
222
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000223class FLAT_AtomicNoRet_Pseudo<string opName, dag outs, dag ins,
224 string asm, list<dag> pattern = []> :
225 FLAT_Pseudo<opName, outs, ins, asm, pattern> {
226 let mayLoad = 1;
227 let mayStore = 1;
228 let has_glc = 0;
229 let glcValue = 0;
230 let has_vdst = 0;
231}
232
233class FLAT_AtomicRet_Pseudo<string opName, dag outs, dag ins,
234 string asm, list<dag> pattern = []>
235 : FLAT_AtomicNoRet_Pseudo<opName, outs, ins, asm, pattern> {
236 let hasPostISelHook = 1;
237 let has_vdst = 1;
238 let glcValue = 1;
239 let PseudoInstr = NAME # "_RTN";
240}
241
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000242multiclass FLAT_Atomic_Pseudo<
243 string opName,
244 RegisterClass vdst_rc,
245 ValueType vt,
246 SDPatternOperator atomic = null_frag,
247 ValueType data_vt = vt,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000248 RegisterClass data_rc = vdst_rc> {
249 def "" : FLAT_AtomicNoRet_Pseudo <opName,
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000250 (outs),
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000251 (ins VReg_64:$vaddr, data_rc:$vdata, offset_u12:$offset, slc:$slc),
252 " $vaddr, $vdata$offset$slc">,
253 AtomicNoRet <opName, 0> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000254 let PseudoInstr = NAME;
255 }
256
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000257 def _RTN : FLAT_AtomicRet_Pseudo <opName,
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000258 (outs vdst_rc:$vdst),
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000259 (ins VReg_64:$vaddr, data_rc:$vdata, offset_u12:$offset, slc:$slc),
Matt Arsenaultfd023142017-06-12 15:55:58 +0000260 " $vdst, $vaddr, $vdata$offset glc$slc",
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000261 [(set vt:$vdst,
Matt Arsenaultfd023142017-06-12 15:55:58 +0000262 (atomic (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$vdata))]>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000263 AtomicNoRet <opName, 1>;
264}
265
266multiclass FLAT_Global_Atomic_Pseudo<
267 string opName,
268 RegisterClass vdst_rc,
269 ValueType vt,
270 SDPatternOperator atomic = null_frag,
271 ValueType data_vt = vt,
272 RegisterClass data_rc = vdst_rc> {
273
274 def "" : FLAT_AtomicNoRet_Pseudo <opName,
275 (outs),
276 (ins VReg_64:$vaddr, data_rc:$vdata, offset_s13:$offset, slc:$slc),
277 " $vaddr, $vdata, off$offset$slc">,
278 AtomicNoRet <opName, 0> {
279 let has_saddr = 1;
280 let PseudoInstr = NAME;
281 }
282
283 def _RTN : FLAT_AtomicRet_Pseudo <opName,
284 (outs vdst_rc:$vdst),
285 (ins VReg_64:$vaddr, data_rc:$vdata, offset_s13:$offset, slc:$slc),
286 " $vdst, $vaddr, $vdata, off$offset glc$slc",
287 [(set vt:$vdst,
288 (atomic (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$vdata))]>,
289 AtomicNoRet <opName, 1> {
290 let has_saddr = 1;
291 }
292
293 def _SADDR : FLAT_AtomicNoRet_Pseudo <opName,
294 (outs),
295 (ins VReg_64:$vaddr, data_rc:$vdata, SReg_64:$saddr, offset_s13:$offset, slc:$slc),
296 " $vaddr, $vdata$saddr$offset$slc">,
297 AtomicNoRet <opName#"_saddr", 0> {
298 let has_saddr = 1;
299 let enabled_saddr = 1;
300 let PseudoInstr = NAME#"_SADDR";
301 }
302
303 def _SADDR_RTN : FLAT_AtomicRet_Pseudo <opName,
304 (outs vdst_rc:$vdst),
305 (ins VReg_64:$vaddr, data_rc:$vdata, SReg_64:$saddr, offset_s13:$offset, slc:$slc),
306 " $vdst, $vaddr, $vdata$saddr$offset glc$slc">,
307 AtomicNoRet <opName#"_saddr", 1> {
308 let has_saddr = 1;
309 let enabled_saddr = 1;
310 let PseudoInstr = NAME#"_SADDR_RTN";
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000311 }
312}
313
314class flat_binary_atomic_op<SDNode atomic_op> : PatFrag<
315 (ops node:$ptr, node:$value),
316 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000317 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.FLAT_ADDRESS;}]
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000318>;
319
320def atomic_cmp_swap_flat : flat_binary_atomic_op<AMDGPUatomic_cmp_swap>;
321def atomic_swap_flat : flat_binary_atomic_op<atomic_swap>;
322def atomic_add_flat : flat_binary_atomic_op<atomic_load_add>;
323def atomic_and_flat : flat_binary_atomic_op<atomic_load_and>;
324def atomic_max_flat : flat_binary_atomic_op<atomic_load_max>;
325def atomic_min_flat : flat_binary_atomic_op<atomic_load_min>;
326def atomic_or_flat : flat_binary_atomic_op<atomic_load_or>;
327def atomic_sub_flat : flat_binary_atomic_op<atomic_load_sub>;
328def atomic_umax_flat : flat_binary_atomic_op<atomic_load_umax>;
329def atomic_umin_flat : flat_binary_atomic_op<atomic_load_umin>;
330def atomic_xor_flat : flat_binary_atomic_op<atomic_load_xor>;
331def atomic_inc_flat : flat_binary_atomic_op<SIatomic_inc>;
332def atomic_dec_flat : flat_binary_atomic_op<SIatomic_dec>;
333
334
335
336//===----------------------------------------------------------------------===//
337// Flat Instructions
338//===----------------------------------------------------------------------===//
339
340def FLAT_LOAD_UBYTE : FLAT_Load_Pseudo <"flat_load_ubyte", VGPR_32>;
341def FLAT_LOAD_SBYTE : FLAT_Load_Pseudo <"flat_load_sbyte", VGPR_32>;
342def FLAT_LOAD_USHORT : FLAT_Load_Pseudo <"flat_load_ushort", VGPR_32>;
343def FLAT_LOAD_SSHORT : FLAT_Load_Pseudo <"flat_load_sshort", VGPR_32>;
344def FLAT_LOAD_DWORD : FLAT_Load_Pseudo <"flat_load_dword", VGPR_32>;
345def FLAT_LOAD_DWORDX2 : FLAT_Load_Pseudo <"flat_load_dwordx2", VReg_64>;
346def FLAT_LOAD_DWORDX4 : FLAT_Load_Pseudo <"flat_load_dwordx4", VReg_128>;
347def FLAT_LOAD_DWORDX3 : FLAT_Load_Pseudo <"flat_load_dwordx3", VReg_96>;
348
349def FLAT_STORE_BYTE : FLAT_Store_Pseudo <"flat_store_byte", VGPR_32>;
350def FLAT_STORE_SHORT : FLAT_Store_Pseudo <"flat_store_short", VGPR_32>;
351def FLAT_STORE_DWORD : FLAT_Store_Pseudo <"flat_store_dword", VGPR_32>;
352def FLAT_STORE_DWORDX2 : FLAT_Store_Pseudo <"flat_store_dwordx2", VReg_64>;
353def FLAT_STORE_DWORDX4 : FLAT_Store_Pseudo <"flat_store_dwordx4", VReg_128>;
354def FLAT_STORE_DWORDX3 : FLAT_Store_Pseudo <"flat_store_dwordx3", VReg_96>;
355
356defm FLAT_ATOMIC_CMPSWAP : FLAT_Atomic_Pseudo <"flat_atomic_cmpswap",
357 VGPR_32, i32, atomic_cmp_swap_flat,
358 v2i32, VReg_64>;
359
360defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_cmpswap_x2",
361 VReg_64, i64, atomic_cmp_swap_flat,
362 v2i64, VReg_128>;
363
364defm FLAT_ATOMIC_SWAP : FLAT_Atomic_Pseudo <"flat_atomic_swap",
365 VGPR_32, i32, atomic_swap_flat>;
366
367defm FLAT_ATOMIC_SWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_swap_x2",
368 VReg_64, i64, atomic_swap_flat>;
369
370defm FLAT_ATOMIC_ADD : FLAT_Atomic_Pseudo <"flat_atomic_add",
371 VGPR_32, i32, atomic_add_flat>;
372
373defm FLAT_ATOMIC_SUB : FLAT_Atomic_Pseudo <"flat_atomic_sub",
374 VGPR_32, i32, atomic_sub_flat>;
375
376defm FLAT_ATOMIC_SMIN : FLAT_Atomic_Pseudo <"flat_atomic_smin",
377 VGPR_32, i32, atomic_min_flat>;
378
379defm FLAT_ATOMIC_UMIN : FLAT_Atomic_Pseudo <"flat_atomic_umin",
380 VGPR_32, i32, atomic_umin_flat>;
381
382defm FLAT_ATOMIC_SMAX : FLAT_Atomic_Pseudo <"flat_atomic_smax",
383 VGPR_32, i32, atomic_max_flat>;
384
385defm FLAT_ATOMIC_UMAX : FLAT_Atomic_Pseudo <"flat_atomic_umax",
386 VGPR_32, i32, atomic_umax_flat>;
387
388defm FLAT_ATOMIC_AND : FLAT_Atomic_Pseudo <"flat_atomic_and",
389 VGPR_32, i32, atomic_and_flat>;
390
391defm FLAT_ATOMIC_OR : FLAT_Atomic_Pseudo <"flat_atomic_or",
392 VGPR_32, i32, atomic_or_flat>;
393
394defm FLAT_ATOMIC_XOR : FLAT_Atomic_Pseudo <"flat_atomic_xor",
395 VGPR_32, i32, atomic_xor_flat>;
396
397defm FLAT_ATOMIC_INC : FLAT_Atomic_Pseudo <"flat_atomic_inc",
398 VGPR_32, i32, atomic_inc_flat>;
399
400defm FLAT_ATOMIC_DEC : FLAT_Atomic_Pseudo <"flat_atomic_dec",
401 VGPR_32, i32, atomic_dec_flat>;
402
403defm FLAT_ATOMIC_ADD_X2 : FLAT_Atomic_Pseudo <"flat_atomic_add_x2",
404 VReg_64, i64, atomic_add_flat>;
405
406defm FLAT_ATOMIC_SUB_X2 : FLAT_Atomic_Pseudo <"flat_atomic_sub_x2",
407 VReg_64, i64, atomic_sub_flat>;
408
409defm FLAT_ATOMIC_SMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_smin_x2",
410 VReg_64, i64, atomic_min_flat>;
411
412defm FLAT_ATOMIC_UMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_umin_x2",
413 VReg_64, i64, atomic_umin_flat>;
414
415defm FLAT_ATOMIC_SMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_smax_x2",
416 VReg_64, i64, atomic_max_flat>;
417
418defm FLAT_ATOMIC_UMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_umax_x2",
419 VReg_64, i64, atomic_umax_flat>;
420
421defm FLAT_ATOMIC_AND_X2 : FLAT_Atomic_Pseudo <"flat_atomic_and_x2",
422 VReg_64, i64, atomic_and_flat>;
423
424defm FLAT_ATOMIC_OR_X2 : FLAT_Atomic_Pseudo <"flat_atomic_or_x2",
425 VReg_64, i64, atomic_or_flat>;
426
427defm FLAT_ATOMIC_XOR_X2 : FLAT_Atomic_Pseudo <"flat_atomic_xor_x2",
428 VReg_64, i64, atomic_xor_flat>;
429
430defm FLAT_ATOMIC_INC_X2 : FLAT_Atomic_Pseudo <"flat_atomic_inc_x2",
431 VReg_64, i64, atomic_inc_flat>;
432
433defm FLAT_ATOMIC_DEC_X2 : FLAT_Atomic_Pseudo <"flat_atomic_dec_x2",
434 VReg_64, i64, atomic_dec_flat>;
435
436let SubtargetPredicate = isCI in { // CI Only flat instructions : FIXME Only?
437
438defm FLAT_ATOMIC_FCMPSWAP : FLAT_Atomic_Pseudo <"flat_atomic_fcmpswap",
439 VGPR_32, f32, null_frag, v2f32, VReg_64>;
440
441defm FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fcmpswap_x2",
442 VReg_64, f64, null_frag, v2f64, VReg_128>;
443
444defm FLAT_ATOMIC_FMIN : FLAT_Atomic_Pseudo <"flat_atomic_fmin",
445 VGPR_32, f32>;
446
447defm FLAT_ATOMIC_FMAX : FLAT_Atomic_Pseudo <"flat_atomic_fmax",
448 VGPR_32, f32>;
449
450defm FLAT_ATOMIC_FMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fmin_x2",
451 VReg_64, f64>;
452
453defm FLAT_ATOMIC_FMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fmax_x2",
454 VReg_64, f64>;
455
456} // End SubtargetPredicate = isCI
457
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000458let SubtargetPredicate = HasFlatGlobalInsts in {
Matt Arsenault04004712017-07-20 05:17:54 +0000459defm GLOBAL_LOAD_UBYTE : FLAT_Global_Load_Pseudo <"global_load_ubyte", VGPR_32>;
460defm GLOBAL_LOAD_SBYTE : FLAT_Global_Load_Pseudo <"global_load_sbyte", VGPR_32>;
461defm GLOBAL_LOAD_USHORT : FLAT_Global_Load_Pseudo <"global_load_ushort", VGPR_32>;
462defm GLOBAL_LOAD_SSHORT : FLAT_Global_Load_Pseudo <"global_load_sshort", VGPR_32>;
463defm GLOBAL_LOAD_DWORD : FLAT_Global_Load_Pseudo <"global_load_dword", VGPR_32>;
464defm GLOBAL_LOAD_DWORDX2 : FLAT_Global_Load_Pseudo <"global_load_dwordx2", VReg_64>;
465defm GLOBAL_LOAD_DWORDX3 : FLAT_Global_Load_Pseudo <"global_load_dwordx3", VReg_96>;
466defm GLOBAL_LOAD_DWORDX4 : FLAT_Global_Load_Pseudo <"global_load_dwordx4", VReg_128>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000467
Matt Arsenault04004712017-07-20 05:17:54 +0000468defm GLOBAL_STORE_BYTE : FLAT_Global_Store_Pseudo <"global_store_byte", VGPR_32>;
469defm GLOBAL_STORE_SHORT : FLAT_Global_Store_Pseudo <"global_store_short", VGPR_32>;
470defm GLOBAL_STORE_DWORD : FLAT_Global_Store_Pseudo <"global_store_dword", VGPR_32>;
471defm GLOBAL_STORE_DWORDX2 : FLAT_Global_Store_Pseudo <"global_store_dwordx2", VReg_64>;
472defm GLOBAL_STORE_DWORDX3 : FLAT_Global_Store_Pseudo <"global_store_dwordx3", VReg_96>;
473defm GLOBAL_STORE_DWORDX4 : FLAT_Global_Store_Pseudo <"global_store_dwordx4", VReg_128>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000474
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000475
476let is_flat_global = 1 in {
477defm GLOBAL_ATOMIC_CMPSWAP : FLAT_Global_Atomic_Pseudo <"global_atomic_cmpswap",
478 VGPR_32, i32, AMDGPUatomic_cmp_swap_global,
479 v2i32, VReg_64>;
480
481defm GLOBAL_ATOMIC_CMPSWAP_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_cmpswap_x2",
482 VReg_64, i64, AMDGPUatomic_cmp_swap_global,
483 v2i64, VReg_128>;
484
485defm GLOBAL_ATOMIC_SWAP : FLAT_Global_Atomic_Pseudo <"global_atomic_swap",
486 VGPR_32, i32, atomic_swap_global>;
487
488defm GLOBAL_ATOMIC_SWAP_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_swap_x2",
489 VReg_64, i64, atomic_swap_global>;
490
491defm GLOBAL_ATOMIC_ADD : FLAT_Global_Atomic_Pseudo <"global_atomic_add",
492 VGPR_32, i32, atomic_add_global>;
493
494defm GLOBAL_ATOMIC_SUB : FLAT_Global_Atomic_Pseudo <"global_atomic_sub",
495 VGPR_32, i32, atomic_sub_global>;
496
497defm GLOBAL_ATOMIC_SMIN : FLAT_Global_Atomic_Pseudo <"global_atomic_smin",
498 VGPR_32, i32, atomic_min_global>;
499
500defm GLOBAL_ATOMIC_UMIN : FLAT_Global_Atomic_Pseudo <"global_atomic_umin",
501 VGPR_32, i32, atomic_umin_global>;
502
503defm GLOBAL_ATOMIC_SMAX : FLAT_Global_Atomic_Pseudo <"global_atomic_smax",
504 VGPR_32, i32, atomic_max_global>;
505
506defm GLOBAL_ATOMIC_UMAX : FLAT_Global_Atomic_Pseudo <"global_atomic_umax",
507 VGPR_32, i32, atomic_umax_global>;
508
509defm GLOBAL_ATOMIC_AND : FLAT_Global_Atomic_Pseudo <"global_atomic_and",
510 VGPR_32, i32, atomic_and_global>;
511
512defm GLOBAL_ATOMIC_OR : FLAT_Global_Atomic_Pseudo <"global_atomic_or",
513 VGPR_32, i32, atomic_or_global>;
514
515defm GLOBAL_ATOMIC_XOR : FLAT_Global_Atomic_Pseudo <"global_atomic_xor",
516 VGPR_32, i32, atomic_xor_global>;
517
518defm GLOBAL_ATOMIC_INC : FLAT_Global_Atomic_Pseudo <"global_atomic_inc",
519 VGPR_32, i32, atomic_inc_global>;
520
521defm GLOBAL_ATOMIC_DEC : FLAT_Global_Atomic_Pseudo <"global_atomic_dec",
522 VGPR_32, i32, atomic_dec_global>;
523
524defm GLOBAL_ATOMIC_ADD_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_add_x2",
525 VReg_64, i64, atomic_add_global>;
526
527defm GLOBAL_ATOMIC_SUB_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_sub_x2",
528 VReg_64, i64, atomic_sub_global>;
529
530defm GLOBAL_ATOMIC_SMIN_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_smin_x2",
531 VReg_64, i64, atomic_min_global>;
532
533defm GLOBAL_ATOMIC_UMIN_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_umin_x2",
534 VReg_64, i64, atomic_umin_global>;
535
536defm GLOBAL_ATOMIC_SMAX_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_smax_x2",
537 VReg_64, i64, atomic_max_global>;
538
539defm GLOBAL_ATOMIC_UMAX_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_umax_x2",
540 VReg_64, i64, atomic_umax_global>;
541
542defm GLOBAL_ATOMIC_AND_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_and_x2",
543 VReg_64, i64, atomic_and_global>;
544
545defm GLOBAL_ATOMIC_OR_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_or_x2",
546 VReg_64, i64, atomic_or_global>;
547
548defm GLOBAL_ATOMIC_XOR_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_xor_x2",
549 VReg_64, i64, atomic_xor_global>;
550
551defm GLOBAL_ATOMIC_INC_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_inc_x2",
552 VReg_64, i64, atomic_inc_global>;
553
554defm GLOBAL_ATOMIC_DEC_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_dec_x2",
555 VReg_64, i64, atomic_dec_global>;
556} // End is_flat_global = 1
557
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000558} // End SubtargetPredicate = HasFlatGlobalInsts
559
560
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000561let SubtargetPredicate = HasFlatScratchInsts in {
562defm SCRATCH_LOAD_UBYTE : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte", VGPR_32>;
563defm SCRATCH_LOAD_SBYTE : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte", VGPR_32>;
564defm SCRATCH_LOAD_USHORT : FLAT_Scratch_Load_Pseudo <"scratch_load_ushort", VGPR_32>;
565defm SCRATCH_LOAD_SSHORT : FLAT_Scratch_Load_Pseudo <"scratch_load_sshort", VGPR_32>;
566defm SCRATCH_LOAD_DWORD : FLAT_Scratch_Load_Pseudo <"scratch_load_dword", VGPR_32>;
567defm SCRATCH_LOAD_DWORDX2 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx2", VReg_64>;
568defm SCRATCH_LOAD_DWORDX3 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx3", VReg_96>;
569defm SCRATCH_LOAD_DWORDX4 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx4", VReg_128>;
570
571defm SCRATCH_STORE_BYTE : FLAT_Scratch_Store_Pseudo <"scratch_store_byte", VGPR_32>;
572defm SCRATCH_STORE_SHORT : FLAT_Scratch_Store_Pseudo <"scratch_store_short", VGPR_32>;
573defm SCRATCH_STORE_DWORD : FLAT_Scratch_Store_Pseudo <"scratch_store_dword", VGPR_32>;
574defm SCRATCH_STORE_DWORDX2 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx2", VReg_64>;
575defm SCRATCH_STORE_DWORDX3 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx3", VReg_96>;
576defm SCRATCH_STORE_DWORDX4 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx4", VReg_128>;
577
578} // End SubtargetPredicate = HasFlatScratchInsts
579
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000580//===----------------------------------------------------------------------===//
581// Flat Patterns
582//===----------------------------------------------------------------------===//
583
584class flat_ld <SDPatternOperator ld> : PatFrag<(ops node:$ptr),
585 (ld node:$ptr), [{
586 auto const AS = cast<MemSDNode>(N)->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000587 return AS == AMDGPUASI.FLAT_ADDRESS ||
588 AS == AMDGPUASI.GLOBAL_ADDRESS ||
589 AS == AMDGPUASI.CONSTANT_ADDRESS;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000590}]>;
591
592class flat_st <SDPatternOperator st> : PatFrag<(ops node:$val, node:$ptr),
593 (st node:$val, node:$ptr), [{
594 auto const AS = cast<MemSDNode>(N)->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000595 return AS == AMDGPUASI.FLAT_ADDRESS ||
596 AS == AMDGPUASI.GLOBAL_ADDRESS;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000597}]>;
598
599def atomic_flat_load : flat_ld <atomic_load>;
600def flat_load : flat_ld <load>;
601def flat_az_extloadi8 : flat_ld <az_extloadi8>;
602def flat_sextloadi8 : flat_ld <sextloadi8>;
603def flat_az_extloadi16 : flat_ld <az_extloadi16>;
604def flat_sextloadi16 : flat_ld <sextloadi16>;
605
606def atomic_flat_store : flat_st <atomic_store>;
607def flat_store : flat_st <store>;
608def flat_truncstorei8 : flat_st <truncstorei8>;
609def flat_truncstorei16 : flat_st <truncstorei16>;
610
611// Patterns for global loads with no offset.
612class FlatLoadPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : Pat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000613 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc))),
614 (inst $vaddr, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000615>;
616
617class FlatLoadAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : Pat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000618 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc))),
619 (inst $vaddr, $offset, 1, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000620>;
621
622class FlatStorePat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : Pat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000623 (node vt:$data, (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc)),
624 (inst $vaddr, $data, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000625>;
626
627class FlatStoreAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : Pat <
628 // atomic store follows atomic binop convention so the address comes
629 // first.
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000630 (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), vt:$data),
631 (inst $vaddr, $data, $offset, 1, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000632>;
633
634class FlatAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt,
635 ValueType data_vt = vt> : Pat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000636 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$data)),
637 (inst $vaddr, $data, $offset, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000638>;
639
640let Predicates = [isCIVI] in {
641
642def : FlatLoadPat <FLAT_LOAD_UBYTE, flat_az_extloadi8, i32>;
643def : FlatLoadPat <FLAT_LOAD_SBYTE, flat_sextloadi8, i32>;
Tom Stellard115a6152016-11-10 16:02:37 +0000644def : FlatLoadPat <FLAT_LOAD_UBYTE, flat_az_extloadi8, i16>;
645def : FlatLoadPat <FLAT_LOAD_SBYTE, flat_sextloadi8, i16>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000646def : FlatLoadPat <FLAT_LOAD_USHORT, flat_az_extloadi16, i32>;
647def : FlatLoadPat <FLAT_LOAD_SSHORT, flat_sextloadi16, i32>;
648def : FlatLoadPat <FLAT_LOAD_DWORD, flat_load, i32>;
649def : FlatLoadPat <FLAT_LOAD_DWORDX2, flat_load, v2i32>;
650def : FlatLoadPat <FLAT_LOAD_DWORDX4, flat_load, v4i32>;
651
652def : FlatLoadAtomicPat <FLAT_LOAD_DWORD, atomic_flat_load, i32>;
653def : FlatLoadAtomicPat <FLAT_LOAD_DWORDX2, atomic_flat_load, i64>;
654
655def : FlatStorePat <FLAT_STORE_BYTE, flat_truncstorei8, i32>;
656def : FlatStorePat <FLAT_STORE_SHORT, flat_truncstorei16, i32>;
657def : FlatStorePat <FLAT_STORE_DWORD, flat_store, i32>;
658def : FlatStorePat <FLAT_STORE_DWORDX2, flat_store, v2i32>;
659def : FlatStorePat <FLAT_STORE_DWORDX4, flat_store, v4i32>;
660
661def : FlatStoreAtomicPat <FLAT_STORE_DWORD, atomic_flat_store, i32>;
662def : FlatStoreAtomicPat <FLAT_STORE_DWORDX2, atomic_flat_store, i64>;
663
664def : FlatAtomicPat <FLAT_ATOMIC_ADD_RTN, atomic_add_global, i32>;
665def : FlatAtomicPat <FLAT_ATOMIC_SUB_RTN, atomic_sub_global, i32>;
666def : FlatAtomicPat <FLAT_ATOMIC_INC_RTN, atomic_inc_global, i32>;
667def : FlatAtomicPat <FLAT_ATOMIC_DEC_RTN, atomic_dec_global, i32>;
668def : FlatAtomicPat <FLAT_ATOMIC_AND_RTN, atomic_and_global, i32>;
669def : FlatAtomicPat <FLAT_ATOMIC_SMAX_RTN, atomic_max_global, i32>;
670def : FlatAtomicPat <FLAT_ATOMIC_UMAX_RTN, atomic_umax_global, i32>;
671def : FlatAtomicPat <FLAT_ATOMIC_SMIN_RTN, atomic_min_global, i32>;
672def : FlatAtomicPat <FLAT_ATOMIC_UMIN_RTN, atomic_umin_global, i32>;
673def : FlatAtomicPat <FLAT_ATOMIC_OR_RTN, atomic_or_global, i32>;
674def : FlatAtomicPat <FLAT_ATOMIC_SWAP_RTN, atomic_swap_global, i32>;
Jan Vesely206a5102016-12-23 15:34:51 +0000675def : FlatAtomicPat <FLAT_ATOMIC_CMPSWAP_RTN, AMDGPUatomic_cmp_swap_global, i32, v2i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000676def : FlatAtomicPat <FLAT_ATOMIC_XOR_RTN, atomic_xor_global, i32>;
677
678def : FlatAtomicPat <FLAT_ATOMIC_ADD_X2_RTN, atomic_add_global, i64>;
679def : FlatAtomicPat <FLAT_ATOMIC_SUB_X2_RTN, atomic_sub_global, i64>;
680def : FlatAtomicPat <FLAT_ATOMIC_INC_X2_RTN, atomic_inc_global, i64>;
681def : FlatAtomicPat <FLAT_ATOMIC_DEC_X2_RTN, atomic_dec_global, i64>;
682def : FlatAtomicPat <FLAT_ATOMIC_AND_X2_RTN, atomic_and_global, i64>;
683def : FlatAtomicPat <FLAT_ATOMIC_SMAX_X2_RTN, atomic_max_global, i64>;
684def : FlatAtomicPat <FLAT_ATOMIC_UMAX_X2_RTN, atomic_umax_global, i64>;
685def : FlatAtomicPat <FLAT_ATOMIC_SMIN_X2_RTN, atomic_min_global, i64>;
686def : FlatAtomicPat <FLAT_ATOMIC_UMIN_X2_RTN, atomic_umin_global, i64>;
687def : FlatAtomicPat <FLAT_ATOMIC_OR_X2_RTN, atomic_or_global, i64>;
688def : FlatAtomicPat <FLAT_ATOMIC_SWAP_X2_RTN, atomic_swap_global, i64>;
Jan Vesely206a5102016-12-23 15:34:51 +0000689def : FlatAtomicPat <FLAT_ATOMIC_CMPSWAP_X2_RTN, AMDGPUatomic_cmp_swap_global, i64, v2i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000690def : FlatAtomicPat <FLAT_ATOMIC_XOR_X2_RTN, atomic_xor_global, i64>;
691
692} // End Predicates = [isCIVI]
693
Tom Stellard115a6152016-11-10 16:02:37 +0000694let Predicates = [isVI] in {
695 def : FlatStorePat <FLAT_STORE_BYTE, flat_truncstorei8, i16>;
696 def : FlatStorePat <FLAT_STORE_SHORT, flat_store, i16>;
697}
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000698
699
700//===----------------------------------------------------------------------===//
701// Target
702//===----------------------------------------------------------------------===//
703
704//===----------------------------------------------------------------------===//
705// CI
706//===----------------------------------------------------------------------===//
707
708class FLAT_Real_ci <bits<7> op, FLAT_Pseudo ps> :
709 FLAT_Real <op, ps>,
710 SIMCInstr <ps.PseudoInstr, SIEncodingFamily.SI> {
711 let AssemblerPredicate = isCIOnly;
712 let DecoderNamespace="CI";
713}
714
715def FLAT_LOAD_UBYTE_ci : FLAT_Real_ci <0x8, FLAT_LOAD_UBYTE>;
716def FLAT_LOAD_SBYTE_ci : FLAT_Real_ci <0x9, FLAT_LOAD_SBYTE>;
717def FLAT_LOAD_USHORT_ci : FLAT_Real_ci <0xa, FLAT_LOAD_USHORT>;
718def FLAT_LOAD_SSHORT_ci : FLAT_Real_ci <0xb, FLAT_LOAD_SSHORT>;
719def FLAT_LOAD_DWORD_ci : FLAT_Real_ci <0xc, FLAT_LOAD_DWORD>;
720def FLAT_LOAD_DWORDX2_ci : FLAT_Real_ci <0xd, FLAT_LOAD_DWORDX2>;
721def FLAT_LOAD_DWORDX4_ci : FLAT_Real_ci <0xe, FLAT_LOAD_DWORDX4>;
722def FLAT_LOAD_DWORDX3_ci : FLAT_Real_ci <0xf, FLAT_LOAD_DWORDX3>;
723
724def FLAT_STORE_BYTE_ci : FLAT_Real_ci <0x18, FLAT_STORE_BYTE>;
725def FLAT_STORE_SHORT_ci : FLAT_Real_ci <0x1a, FLAT_STORE_SHORT>;
726def FLAT_STORE_DWORD_ci : FLAT_Real_ci <0x1c, FLAT_STORE_DWORD>;
727def FLAT_STORE_DWORDX2_ci : FLAT_Real_ci <0x1d, FLAT_STORE_DWORDX2>;
728def FLAT_STORE_DWORDX4_ci : FLAT_Real_ci <0x1e, FLAT_STORE_DWORDX4>;
729def FLAT_STORE_DWORDX3_ci : FLAT_Real_ci <0x1f, FLAT_STORE_DWORDX3>;
730
731multiclass FLAT_Real_Atomics_ci <bits<7> op, FLAT_Pseudo ps> {
732 def _ci : FLAT_Real_ci<op, !cast<FLAT_Pseudo>(ps.PseudoInstr)>;
733 def _RTN_ci : FLAT_Real_ci<op, !cast<FLAT_Pseudo>(ps.PseudoInstr # "_RTN")>;
734}
735
736defm FLAT_ATOMIC_SWAP : FLAT_Real_Atomics_ci <0x30, FLAT_ATOMIC_SWAP>;
737defm FLAT_ATOMIC_CMPSWAP : FLAT_Real_Atomics_ci <0x31, FLAT_ATOMIC_CMPSWAP>;
738defm FLAT_ATOMIC_ADD : FLAT_Real_Atomics_ci <0x32, FLAT_ATOMIC_ADD>;
739defm FLAT_ATOMIC_SUB : FLAT_Real_Atomics_ci <0x33, FLAT_ATOMIC_SUB>;
740defm FLAT_ATOMIC_SMIN : FLAT_Real_Atomics_ci <0x35, FLAT_ATOMIC_SMIN>;
741defm FLAT_ATOMIC_UMIN : FLAT_Real_Atomics_ci <0x36, FLAT_ATOMIC_UMIN>;
742defm FLAT_ATOMIC_SMAX : FLAT_Real_Atomics_ci <0x37, FLAT_ATOMIC_SMAX>;
743defm FLAT_ATOMIC_UMAX : FLAT_Real_Atomics_ci <0x38, FLAT_ATOMIC_UMAX>;
744defm FLAT_ATOMIC_AND : FLAT_Real_Atomics_ci <0x39, FLAT_ATOMIC_AND>;
745defm FLAT_ATOMIC_OR : FLAT_Real_Atomics_ci <0x3a, FLAT_ATOMIC_OR>;
746defm FLAT_ATOMIC_XOR : FLAT_Real_Atomics_ci <0x3b, FLAT_ATOMIC_XOR>;
747defm FLAT_ATOMIC_INC : FLAT_Real_Atomics_ci <0x3c, FLAT_ATOMIC_INC>;
748defm FLAT_ATOMIC_DEC : FLAT_Real_Atomics_ci <0x3d, FLAT_ATOMIC_DEC>;
749defm FLAT_ATOMIC_SWAP_X2 : FLAT_Real_Atomics_ci <0x50, FLAT_ATOMIC_SWAP_X2>;
750defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Real_Atomics_ci <0x51, FLAT_ATOMIC_CMPSWAP_X2>;
751defm FLAT_ATOMIC_ADD_X2 : FLAT_Real_Atomics_ci <0x52, FLAT_ATOMIC_ADD_X2>;
752defm FLAT_ATOMIC_SUB_X2 : FLAT_Real_Atomics_ci <0x53, FLAT_ATOMIC_SUB_X2>;
753defm FLAT_ATOMIC_SMIN_X2 : FLAT_Real_Atomics_ci <0x55, FLAT_ATOMIC_SMIN_X2>;
754defm FLAT_ATOMIC_UMIN_X2 : FLAT_Real_Atomics_ci <0x56, FLAT_ATOMIC_UMIN_X2>;
755defm FLAT_ATOMIC_SMAX_X2 : FLAT_Real_Atomics_ci <0x57, FLAT_ATOMIC_SMAX_X2>;
756defm FLAT_ATOMIC_UMAX_X2 : FLAT_Real_Atomics_ci <0x58, FLAT_ATOMIC_UMAX_X2>;
757defm FLAT_ATOMIC_AND_X2 : FLAT_Real_Atomics_ci <0x59, FLAT_ATOMIC_AND_X2>;
758defm FLAT_ATOMIC_OR_X2 : FLAT_Real_Atomics_ci <0x5a, FLAT_ATOMIC_OR_X2>;
759defm FLAT_ATOMIC_XOR_X2 : FLAT_Real_Atomics_ci <0x5b, FLAT_ATOMIC_XOR_X2>;
760defm FLAT_ATOMIC_INC_X2 : FLAT_Real_Atomics_ci <0x5c, FLAT_ATOMIC_INC_X2>;
761defm FLAT_ATOMIC_DEC_X2 : FLAT_Real_Atomics_ci <0x5d, FLAT_ATOMIC_DEC_X2>;
762
763// CI Only flat instructions
764defm FLAT_ATOMIC_FCMPSWAP : FLAT_Real_Atomics_ci <0x3e, FLAT_ATOMIC_FCMPSWAP>;
765defm FLAT_ATOMIC_FMIN : FLAT_Real_Atomics_ci <0x3f, FLAT_ATOMIC_FMIN>;
766defm FLAT_ATOMIC_FMAX : FLAT_Real_Atomics_ci <0x40, FLAT_ATOMIC_FMAX>;
767defm FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_Real_Atomics_ci <0x5e, FLAT_ATOMIC_FCMPSWAP_X2>;
768defm FLAT_ATOMIC_FMIN_X2 : FLAT_Real_Atomics_ci <0x5f, FLAT_ATOMIC_FMIN_X2>;
769defm FLAT_ATOMIC_FMAX_X2 : FLAT_Real_Atomics_ci <0x60, FLAT_ATOMIC_FMAX_X2>;
770
771
772//===----------------------------------------------------------------------===//
773// VI
774//===----------------------------------------------------------------------===//
775
776class FLAT_Real_vi <bits<7> op, FLAT_Pseudo ps> :
777 FLAT_Real <op, ps>,
778 SIMCInstr <ps.PseudoInstr, SIEncodingFamily.VI> {
779 let AssemblerPredicate = isVI;
780 let DecoderNamespace="VI";
781}
782
Matt Arsenault04004712017-07-20 05:17:54 +0000783multiclass FLAT_Real_AllAddr_vi<bits<7> op> {
784 def _vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(NAME)>;
785 def _SADDR_vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(NAME#"_SADDR")>;
786}
787
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000788def FLAT_LOAD_UBYTE_vi : FLAT_Real_vi <0x10, FLAT_LOAD_UBYTE>;
789def FLAT_LOAD_SBYTE_vi : FLAT_Real_vi <0x11, FLAT_LOAD_SBYTE>;
790def FLAT_LOAD_USHORT_vi : FLAT_Real_vi <0x12, FLAT_LOAD_USHORT>;
791def FLAT_LOAD_SSHORT_vi : FLAT_Real_vi <0x13, FLAT_LOAD_SSHORT>;
792def FLAT_LOAD_DWORD_vi : FLAT_Real_vi <0x14, FLAT_LOAD_DWORD>;
793def FLAT_LOAD_DWORDX2_vi : FLAT_Real_vi <0x15, FLAT_LOAD_DWORDX2>;
794def FLAT_LOAD_DWORDX4_vi : FLAT_Real_vi <0x17, FLAT_LOAD_DWORDX4>;
795def FLAT_LOAD_DWORDX3_vi : FLAT_Real_vi <0x16, FLAT_LOAD_DWORDX3>;
796
797def FLAT_STORE_BYTE_vi : FLAT_Real_vi <0x18, FLAT_STORE_BYTE>;
798def FLAT_STORE_SHORT_vi : FLAT_Real_vi <0x1a, FLAT_STORE_SHORT>;
799def FLAT_STORE_DWORD_vi : FLAT_Real_vi <0x1c, FLAT_STORE_DWORD>;
800def FLAT_STORE_DWORDX2_vi : FLAT_Real_vi <0x1d, FLAT_STORE_DWORDX2>;
801def FLAT_STORE_DWORDX4_vi : FLAT_Real_vi <0x1f, FLAT_STORE_DWORDX4>;
802def FLAT_STORE_DWORDX3_vi : FLAT_Real_vi <0x1e, FLAT_STORE_DWORDX3>;
803
804multiclass FLAT_Real_Atomics_vi <bits<7> op, FLAT_Pseudo ps> {
805 def _vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(ps.PseudoInstr)>;
806 def _RTN_vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(ps.PseudoInstr # "_RTN")>;
807}
808
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000809multiclass FLAT_Global_Real_Atomics_vi<bits<7> op> :
810 FLAT_Real_AllAddr_vi<op> {
811 def _RTN_vi : FLAT_Real_vi <op, !cast<FLAT_Pseudo>(NAME#"_RTN")>;
812 def _SADDR_RTN_vi : FLAT_Real_vi <op, !cast<FLAT_Pseudo>(NAME#"_SADDR_RTN")>;
813}
814
815
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000816defm FLAT_ATOMIC_SWAP : FLAT_Real_Atomics_vi <0x40, FLAT_ATOMIC_SWAP>;
817defm FLAT_ATOMIC_CMPSWAP : FLAT_Real_Atomics_vi <0x41, FLAT_ATOMIC_CMPSWAP>;
818defm FLAT_ATOMIC_ADD : FLAT_Real_Atomics_vi <0x42, FLAT_ATOMIC_ADD>;
819defm FLAT_ATOMIC_SUB : FLAT_Real_Atomics_vi <0x43, FLAT_ATOMIC_SUB>;
820defm FLAT_ATOMIC_SMIN : FLAT_Real_Atomics_vi <0x44, FLAT_ATOMIC_SMIN>;
821defm FLAT_ATOMIC_UMIN : FLAT_Real_Atomics_vi <0x45, FLAT_ATOMIC_UMIN>;
822defm FLAT_ATOMIC_SMAX : FLAT_Real_Atomics_vi <0x46, FLAT_ATOMIC_SMAX>;
823defm FLAT_ATOMIC_UMAX : FLAT_Real_Atomics_vi <0x47, FLAT_ATOMIC_UMAX>;
824defm FLAT_ATOMIC_AND : FLAT_Real_Atomics_vi <0x48, FLAT_ATOMIC_AND>;
825defm FLAT_ATOMIC_OR : FLAT_Real_Atomics_vi <0x49, FLAT_ATOMIC_OR>;
826defm FLAT_ATOMIC_XOR : FLAT_Real_Atomics_vi <0x4a, FLAT_ATOMIC_XOR>;
827defm FLAT_ATOMIC_INC : FLAT_Real_Atomics_vi <0x4b, FLAT_ATOMIC_INC>;
828defm FLAT_ATOMIC_DEC : FLAT_Real_Atomics_vi <0x4c, FLAT_ATOMIC_DEC>;
829defm FLAT_ATOMIC_SWAP_X2 : FLAT_Real_Atomics_vi <0x60, FLAT_ATOMIC_SWAP_X2>;
830defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Real_Atomics_vi <0x61, FLAT_ATOMIC_CMPSWAP_X2>;
831defm FLAT_ATOMIC_ADD_X2 : FLAT_Real_Atomics_vi <0x62, FLAT_ATOMIC_ADD_X2>;
832defm FLAT_ATOMIC_SUB_X2 : FLAT_Real_Atomics_vi <0x63, FLAT_ATOMIC_SUB_X2>;
833defm FLAT_ATOMIC_SMIN_X2 : FLAT_Real_Atomics_vi <0x64, FLAT_ATOMIC_SMIN_X2>;
834defm FLAT_ATOMIC_UMIN_X2 : FLAT_Real_Atomics_vi <0x65, FLAT_ATOMIC_UMIN_X2>;
835defm FLAT_ATOMIC_SMAX_X2 : FLAT_Real_Atomics_vi <0x66, FLAT_ATOMIC_SMAX_X2>;
836defm FLAT_ATOMIC_UMAX_X2 : FLAT_Real_Atomics_vi <0x67, FLAT_ATOMIC_UMAX_X2>;
837defm FLAT_ATOMIC_AND_X2 : FLAT_Real_Atomics_vi <0x68, FLAT_ATOMIC_AND_X2>;
838defm FLAT_ATOMIC_OR_X2 : FLAT_Real_Atomics_vi <0x69, FLAT_ATOMIC_OR_X2>;
839defm FLAT_ATOMIC_XOR_X2 : FLAT_Real_Atomics_vi <0x6a, FLAT_ATOMIC_XOR_X2>;
840defm FLAT_ATOMIC_INC_X2 : FLAT_Real_Atomics_vi <0x6b, FLAT_ATOMIC_INC_X2>;
841defm FLAT_ATOMIC_DEC_X2 : FLAT_Real_Atomics_vi <0x6c, FLAT_ATOMIC_DEC_X2>;
842
Matt Arsenault04004712017-07-20 05:17:54 +0000843defm GLOBAL_LOAD_UBYTE : FLAT_Real_AllAddr_vi <0x10>;
844defm GLOBAL_LOAD_SBYTE : FLAT_Real_AllAddr_vi <0x11>;
845defm GLOBAL_LOAD_USHORT : FLAT_Real_AllAddr_vi <0x12>;
846defm GLOBAL_LOAD_SSHORT : FLAT_Real_AllAddr_vi <0x13>;
847defm GLOBAL_LOAD_DWORD : FLAT_Real_AllAddr_vi <0x14>;
848defm GLOBAL_LOAD_DWORDX2 : FLAT_Real_AllAddr_vi <0x15>;
Matt Arsenault04004712017-07-20 05:17:54 +0000849defm GLOBAL_LOAD_DWORDX3 : FLAT_Real_AllAddr_vi <0x16>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000850defm GLOBAL_LOAD_DWORDX4 : FLAT_Real_AllAddr_vi <0x17>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000851
Matt Arsenault04004712017-07-20 05:17:54 +0000852defm GLOBAL_STORE_BYTE : FLAT_Real_AllAddr_vi <0x18>;
853defm GLOBAL_STORE_SHORT : FLAT_Real_AllAddr_vi <0x1a>;
854defm GLOBAL_STORE_DWORD : FLAT_Real_AllAddr_vi <0x1c>;
855defm GLOBAL_STORE_DWORDX2 : FLAT_Real_AllAddr_vi <0x1d>;
Matt Arsenault04004712017-07-20 05:17:54 +0000856defm GLOBAL_STORE_DWORDX3 : FLAT_Real_AllAddr_vi <0x1e>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000857defm GLOBAL_STORE_DWORDX4 : FLAT_Real_AllAddr_vi <0x1f>;
858
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000859
860defm GLOBAL_ATOMIC_SWAP : FLAT_Global_Real_Atomics_vi <0x40>;
861defm GLOBAL_ATOMIC_CMPSWAP : FLAT_Global_Real_Atomics_vi <0x41>;
862defm GLOBAL_ATOMIC_ADD : FLAT_Global_Real_Atomics_vi <0x42>;
863defm GLOBAL_ATOMIC_SUB : FLAT_Global_Real_Atomics_vi <0x43>;
864defm GLOBAL_ATOMIC_SMIN : FLAT_Global_Real_Atomics_vi <0x44>;
865defm GLOBAL_ATOMIC_UMIN : FLAT_Global_Real_Atomics_vi <0x45>;
866defm GLOBAL_ATOMIC_SMAX : FLAT_Global_Real_Atomics_vi <0x46>;
867defm GLOBAL_ATOMIC_UMAX : FLAT_Global_Real_Atomics_vi <0x47>;
868defm GLOBAL_ATOMIC_AND : FLAT_Global_Real_Atomics_vi <0x48>;
869defm GLOBAL_ATOMIC_OR : FLAT_Global_Real_Atomics_vi <0x49>;
870defm GLOBAL_ATOMIC_XOR : FLAT_Global_Real_Atomics_vi <0x4a>;
871defm GLOBAL_ATOMIC_INC : FLAT_Global_Real_Atomics_vi <0x4b>;
872defm GLOBAL_ATOMIC_DEC : FLAT_Global_Real_Atomics_vi <0x4c>;
873defm GLOBAL_ATOMIC_SWAP_X2 : FLAT_Global_Real_Atomics_vi <0x60>;
874defm GLOBAL_ATOMIC_CMPSWAP_X2 : FLAT_Global_Real_Atomics_vi <0x61>;
875defm GLOBAL_ATOMIC_ADD_X2 : FLAT_Global_Real_Atomics_vi <0x62>;
876defm GLOBAL_ATOMIC_SUB_X2 : FLAT_Global_Real_Atomics_vi <0x63>;
877defm GLOBAL_ATOMIC_SMIN_X2 : FLAT_Global_Real_Atomics_vi <0x64>;
878defm GLOBAL_ATOMIC_UMIN_X2 : FLAT_Global_Real_Atomics_vi <0x65>;
879defm GLOBAL_ATOMIC_SMAX_X2 : FLAT_Global_Real_Atomics_vi <0x66>;
880defm GLOBAL_ATOMIC_UMAX_X2 : FLAT_Global_Real_Atomics_vi <0x67>;
881defm GLOBAL_ATOMIC_AND_X2 : FLAT_Global_Real_Atomics_vi <0x68>;
882defm GLOBAL_ATOMIC_OR_X2 : FLAT_Global_Real_Atomics_vi <0x69>;
883defm GLOBAL_ATOMIC_XOR_X2 : FLAT_Global_Real_Atomics_vi <0x6a>;
884defm GLOBAL_ATOMIC_INC_X2 : FLAT_Global_Real_Atomics_vi <0x6b>;
885defm GLOBAL_ATOMIC_DEC_X2 : FLAT_Global_Real_Atomics_vi <0x6c>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000886
887defm SCRATCH_LOAD_UBYTE : FLAT_Real_AllAddr_vi <0x10>;
888defm SCRATCH_LOAD_SBYTE : FLAT_Real_AllAddr_vi <0x11>;
889defm SCRATCH_LOAD_USHORT : FLAT_Real_AllAddr_vi <0x12>;
890defm SCRATCH_LOAD_SSHORT : FLAT_Real_AllAddr_vi <0x13>;
891defm SCRATCH_LOAD_DWORD : FLAT_Real_AllAddr_vi <0x14>;
892defm SCRATCH_LOAD_DWORDX2 : FLAT_Real_AllAddr_vi <0x15>;
893defm SCRATCH_LOAD_DWORDX4 : FLAT_Real_AllAddr_vi <0x17>;
894defm SCRATCH_LOAD_DWORDX3 : FLAT_Real_AllAddr_vi <0x16>;
895
896defm SCRATCH_STORE_BYTE : FLAT_Real_AllAddr_vi <0x18>;
897defm SCRATCH_STORE_SHORT : FLAT_Real_AllAddr_vi <0x1a>;
898defm SCRATCH_STORE_DWORD : FLAT_Real_AllAddr_vi <0x1c>;
899defm SCRATCH_STORE_DWORDX2 : FLAT_Real_AllAddr_vi <0x1d>;
900defm SCRATCH_STORE_DWORDX4 : FLAT_Real_AllAddr_vi <0x1f>;
901defm SCRATCH_STORE_DWORDX3 : FLAT_Real_AllAddr_vi <0x1e>;