blob: 6e4ab1b4eba90212212741f975d7d4dd653201bd [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZInstrInfo.h - SystemZ instruction information ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the SystemZ implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_TARGET_SYSTEMZINSTRINFO_H
15#define LLVM_TARGET_SYSTEMZINSTRINFO_H
16
17#include "SystemZ.h"
18#include "SystemZRegisterInfo.h"
19#include "llvm/Target/TargetInstrInfo.h"
20
21#define GET_INSTRINFO_HEADER
22#include "SystemZGenInstrInfo.inc"
23
24namespace llvm {
25
26class SystemZTargetMachine;
27
28namespace SystemZII {
29 enum {
30 // See comments in SystemZInstrFormats.td.
Richard Sandiford0897fce2013-08-07 11:10:06 +000031 SimpleBDXLoad = (1 << 0),
32 SimpleBDXStore = (1 << 1),
33 Has20BitOffset = (1 << 2),
34 HasIndex = (1 << 3),
35 Is128Bit = (1 << 4),
36 AccessSizeMask = (31 << 5),
37 AccessSizeShift = 5,
38 CCValuesMask = (15 << 10),
39 CCValuesShift = 10,
40 CompareZeroCCMaskMask = (15 << 14),
41 CompareZeroCCMaskShift = 14,
42 CCMaskFirst = (1 << 18),
43 CCMaskLast = (1 << 19),
44 IsLogical = (1 << 20)
Ulrich Weigand5f613df2013-05-06 16:15:19 +000045 };
Richard Sandiforded1fab62013-07-03 10:10:02 +000046 static inline unsigned getAccessSize(unsigned int Flags) {
47 return (Flags & AccessSizeMask) >> AccessSizeShift;
48 }
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +000049 static inline unsigned getCCValues(unsigned int Flags) {
50 return (Flags & CCValuesMask) >> CCValuesShift;
51 }
Richard Sandiford0897fce2013-08-07 11:10:06 +000052 static inline unsigned getCompareZeroCCMask(unsigned int Flags) {
53 return (Flags & CompareZeroCCMaskMask) >> CompareZeroCCMaskShift;
54 }
Richard Sandiforded1fab62013-07-03 10:10:02 +000055
Ulrich Weigand5f613df2013-05-06 16:15:19 +000056 // SystemZ MachineOperand target flags.
57 enum {
58 // Masks out the bits for the access model.
59 MO_SYMBOL_MODIFIER = (1 << 0),
60
61 // @GOT (aka @GOTENT)
62 MO_GOT = (1 << 0)
63 };
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000064 // Classifies a branch.
65 enum BranchType {
66 // An instruction that branches on the current value of CC.
67 BranchNormal,
68
69 // An instruction that peforms a 32-bit signed comparison and branches
70 // on the result.
71 BranchC,
72
Richard Sandiford93183ee2013-09-18 09:56:40 +000073 // An instruction that peforms a 32-bit unsigned comparison and branches
74 // on the result.
75 BranchCL,
76
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000077 // An instruction that peforms a 64-bit signed comparison and branches
78 // on the result.
Richard Sandifordc2121252013-08-05 11:23:46 +000079 BranchCG,
80
Richard Sandiford93183ee2013-09-18 09:56:40 +000081 // An instruction that peforms a 64-bit unsigned comparison and branches
82 // on the result.
83 BranchCLG,
84
Richard Sandifordc2121252013-08-05 11:23:46 +000085 // An instruction that decrements a 32-bit register and branches if
86 // the result is nonzero.
87 BranchCT,
88
89 // An instruction that decrements a 64-bit register and branches if
90 // the result is nonzero.
91 BranchCTG
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000092 };
Richard Sandiford53c9efd2013-05-28 10:13:54 +000093 // Information about a branch instruction.
94 struct Branch {
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000095 // The type of the branch.
96 BranchType Type;
97
Richard Sandiford3d768e32013-07-31 12:30:20 +000098 // CCMASK_<N> is set if CC might be equal to N.
99 unsigned CCValid;
100
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000101 // CCMASK_<N> is set if the branch should be taken when CC == N.
102 unsigned CCMask;
103
104 // The target of the branch.
105 const MachineOperand *Target;
106
Richard Sandiford3d768e32013-07-31 12:30:20 +0000107 Branch(BranchType type, unsigned ccValid, unsigned ccMask,
108 const MachineOperand *target)
109 : Type(type), CCValid(ccValid), CCMask(ccMask), Target(target) {}
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000110 };
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000111}
112
113class SystemZInstrInfo : public SystemZGenInstrInfo {
114 const SystemZRegisterInfo RI;
Richard Sandifordff6c5a52013-07-19 16:12:08 +0000115 SystemZTargetMachine &TM;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000116
117 void splitMove(MachineBasicBlock::iterator MI, unsigned NewOpcode) const;
118 void splitAdjDynAlloc(MachineBasicBlock::iterator MI) const;
Richard Sandiford0755c932013-10-01 11:26:28 +0000119 void expandRXYPseudo(MachineInstr *MI, unsigned LowOpcode,
120 unsigned HighOpcode) const;
121 void emitGRX32Move(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
122 DebugLoc DL, unsigned DestReg, unsigned SrcReg,
123 unsigned LowLowOpcode, unsigned Size, bool KillSrc) const;
124
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000125public:
126 explicit SystemZInstrInfo(SystemZTargetMachine &TM);
127
128 // Override TargetInstrInfo.
129 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
130 int &FrameIndex) const LLVM_OVERRIDE;
131 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
132 int &FrameIndex) const LLVM_OVERRIDE;
Richard Sandifordc40f27b2013-07-05 14:38:48 +0000133 virtual bool isStackSlotCopy(const MachineInstr *MI, int &DestFrameIndex,
134 int &SrcFrameIndex) const LLVM_OVERRIDE;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000135 virtual bool AnalyzeBranch(MachineBasicBlock &MBB,
136 MachineBasicBlock *&TBB,
137 MachineBasicBlock *&FBB,
138 SmallVectorImpl<MachineOperand> &Cond,
139 bool AllowModify) const LLVM_OVERRIDE;
140 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const LLVM_OVERRIDE;
141 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
142 MachineBasicBlock *FBB,
143 const SmallVectorImpl<MachineOperand> &Cond,
144 DebugLoc DL) const LLVM_OVERRIDE;
Richard Sandiford564681c2013-08-12 10:28:10 +0000145 bool analyzeCompare(const MachineInstr *MI, unsigned &SrcReg,
146 unsigned &SrcReg2, int &Mask, int &Value) const
147 LLVM_OVERRIDE;
148 bool optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg,
149 unsigned SrcReg2, int Mask, int Value,
150 const MachineRegisterInfo *MRI) const LLVM_OVERRIDE;
Richard Sandifordf2404162013-07-25 09:11:15 +0000151 virtual bool isPredicable(MachineInstr *MI) const LLVM_OVERRIDE;
152 virtual bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCycles,
153 unsigned ExtraPredCycles,
154 const BranchProbability &Probability) const
155 LLVM_OVERRIDE;
156 virtual bool isProfitableToIfCvt(MachineBasicBlock &TMBB,
157 unsigned NumCyclesT,
158 unsigned ExtraPredCyclesT,
159 MachineBasicBlock &FMBB,
160 unsigned NumCyclesF,
161 unsigned ExtraPredCyclesF,
162 const BranchProbability &Probability) const
163 LLVM_OVERRIDE;
164 virtual bool
165 PredicateInstruction(MachineInstr *MI,
166 const SmallVectorImpl<MachineOperand> &Pred) const
167 LLVM_OVERRIDE;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000168 virtual void copyPhysReg(MachineBasicBlock &MBB,
169 MachineBasicBlock::iterator MBBI, DebugLoc DL,
170 unsigned DestReg, unsigned SrcReg,
171 bool KillSrc) const LLVM_OVERRIDE;
172 virtual void
173 storeRegToStackSlot(MachineBasicBlock &MBB,
174 MachineBasicBlock::iterator MBBI,
175 unsigned SrcReg, bool isKill, int FrameIndex,
176 const TargetRegisterClass *RC,
177 const TargetRegisterInfo *TRI) const LLVM_OVERRIDE;
178 virtual void
179 loadRegFromStackSlot(MachineBasicBlock &MBB,
180 MachineBasicBlock::iterator MBBI,
181 unsigned DestReg, int FrameIdx,
182 const TargetRegisterClass *RC,
183 const TargetRegisterInfo *TRI) const LLVM_OVERRIDE;
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000184 virtual MachineInstr *
Richard Sandifordff6c5a52013-07-19 16:12:08 +0000185 convertToThreeAddress(MachineFunction::iterator &MFI,
186 MachineBasicBlock::iterator &MBBI,
187 LiveVariables *LV) const;
188 virtual MachineInstr *
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000189 foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
190 const SmallVectorImpl<unsigned> &Ops,
191 int FrameIndex) const;
192 virtual MachineInstr *
193 foldMemoryOperandImpl(MachineFunction &MF, MachineInstr* MI,
194 const SmallVectorImpl<unsigned> &Ops,
195 MachineInstr* LoadMI) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000196 virtual bool
197 expandPostRAPseudo(MachineBasicBlock::iterator MBBI) const LLVM_OVERRIDE;
198 virtual bool
199 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const
200 LLVM_OVERRIDE;
201
202 // Return the SystemZRegisterInfo, which this class owns.
203 const SystemZRegisterInfo &getRegisterInfo() const { return RI; }
204
Richard Sandiford312425f2013-05-20 14:23:08 +0000205 // Return the size in bytes of MI.
206 uint64_t getInstSizeInBytes(const MachineInstr *MI) const;
207
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000208 // Return true if MI is a conditional or unconditional branch.
209 // When returning true, set Cond to the mask of condition-code
210 // values on which the instruction will branch, and set Target
211 // to the operand that contains the branch target. This target
212 // can be a register or a basic block.
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000213 SystemZII::Branch getBranchInfo(const MachineInstr *MI) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000214
215 // Get the load and store opcodes for a given register class.
216 void getLoadStoreOpcodes(const TargetRegisterClass *RC,
217 unsigned &LoadOpcode, unsigned &StoreOpcode) const;
218
219 // Opcode is the opcode of an instruction that has an address operand,
220 // and the caller wants to perform that instruction's operation on an
221 // address that has displacement Offset. Return the opcode of a suitable
222 // instruction (which might be Opcode itself) or 0 if no such instruction
223 // exists.
224 unsigned getOpcodeForOffset(unsigned Opcode, int64_t Offset) const;
225
Richard Sandifordb49a3ab2013-08-05 11:03:20 +0000226 // If Opcode is a load instruction that has a LOAD AND TEST form,
227 // return the opcode for the testing form, otherwise return 0.
228 unsigned getLoadAndTest(unsigned Opcode) const;
229
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000230 // Return true if ROTATE AND ... SELECTED BITS can be used to select bits
231 // Mask of the R2 operand, given that only the low BitSize bits of Mask are
232 // significant. Set Start and End to the I3 and I4 operands if so.
233 bool isRxSBGMask(uint64_t Mask, unsigned BitSize,
234 unsigned &Start, unsigned &End) const;
235
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000236 // If Opcode is a COMPARE opcode for which an associated COMPARE AND
237 // BRANCH exists, return the opcode for the latter, otherwise return 0.
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000238 // MI, if nonnull, is the compare instruction.
239 unsigned getCompareAndBranch(unsigned Opcode,
240 const MachineInstr *MI = 0) const;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000241
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000242 // Emit code before MBBI in MI to move immediate value Value into
243 // physical register Reg.
244 void loadImmediate(MachineBasicBlock &MBB,
245 MachineBasicBlock::iterator MBBI,
246 unsigned Reg, uint64_t Value) const;
247};
248} // end namespace llvm
249
250#endif