blob: 29df37499a2aace497dc726c6b3deb4879dbf78c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
37def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
38
39def COND_EQ : PatLeaf <
40 (cond),
41 [{switch(N->get()){{default: return false;
42 case ISD::SETOEQ: case ISD::SETUEQ:
43 case ISD::SETEQ: return true;}}}]
44>;
45
46def COND_NE : PatLeaf <
47 (cond),
48 [{switch(N->get()){{default: return false;
49 case ISD::SETONE: case ISD::SETUNE:
50 case ISD::SETNE: return true;}}}]
51>;
52def COND_GT : PatLeaf <
53 (cond),
54 [{switch(N->get()){{default: return false;
55 case ISD::SETOGT: case ISD::SETUGT:
56 case ISD::SETGT: return true;}}}]
57>;
58
59def COND_GE : PatLeaf <
60 (cond),
61 [{switch(N->get()){{default: return false;
62 case ISD::SETOGE: case ISD::SETUGE:
63 case ISD::SETGE: return true;}}}]
64>;
65
66def COND_LT : PatLeaf <
67 (cond),
68 [{switch(N->get()){{default: return false;
69 case ISD::SETOLT: case ISD::SETULT:
70 case ISD::SETLT: return true;}}}]
71>;
72
73def COND_LE : PatLeaf <
74 (cond),
75 [{switch(N->get()){{default: return false;
76 case ISD::SETOLE: case ISD::SETULE:
77 case ISD::SETLE: return true;}}}]
78>;
79
Christian Konigb19849a2013-02-21 15:17:04 +000080def COND_NULL : PatLeaf <
81 (cond),
82 [{return false;}]
83>;
84
Tom Stellard75aadc22012-12-11 21:25:42 +000085//===----------------------------------------------------------------------===//
86// Load/Store Pattern Fragments
87//===----------------------------------------------------------------------===//
88
89def zextloadi8_global : PatFrag<(ops node:$ptr), (zextloadi8 node:$ptr), [{
90 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
91}]>;
92
Tom Stellard07a10a32013-06-03 17:39:43 +000093def zextloadi8_constant : PatFrag<(ops node:$ptr), (zextloadi8 node:$ptr), [{
94 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
95}]>;
96
Tom Stellard75aadc22012-12-11 21:25:42 +000097class Constants {
98int TWO_PI = 0x40c90fdb;
99int PI = 0x40490fdb;
100int TWO_PI_INV = 0x3e22f983;
Michel Danzer8caa9042013-04-10 17:17:56 +0000101int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Tom Stellard75aadc22012-12-11 21:25:42 +0000102}
103def CONST : Constants;
104
105def FP_ZERO : PatLeaf <
106 (fpimm),
107 [{return N->getValueAPF().isZero();}]
108>;
109
110def FP_ONE : PatLeaf <
111 (fpimm),
112 [{return N->isExactlyValue(1.0);}]
113>;
114
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000115let isCodeGenOnly = 1, isPseudo = 1 in {
116
117let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000118
119class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
120 (outs rc:$dst),
121 (ins rc:$src0),
122 "CLAMP $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000123 [(set f32:$dst, (int_AMDIL_clamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000124>;
125
126class FABS <RegisterClass rc> : AMDGPUShaderInst <
127 (outs rc:$dst),
128 (ins rc:$src0),
129 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000130 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000131>;
132
133class FNEG <RegisterClass rc> : AMDGPUShaderInst <
134 (outs rc:$dst),
135 (ins rc:$src0),
136 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000137 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000138>;
139
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000140} // usesCustomInserter = 1
141
142multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
143 ComplexPattern addrPat> {
144 def RegisterLoad : AMDGPUShaderInst <
145 (outs dstClass:$dst),
146 (ins addrClass:$addr, i32imm:$chan),
147 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000148 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000149 > {
150 let isRegisterLoad = 1;
151 }
152
153 def RegisterStore : AMDGPUShaderInst <
154 (outs),
155 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
156 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000157 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000158 > {
159 let isRegisterStore = 1;
160 }
161}
162
163} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000164
165/* Generic helper patterns for intrinsics */
166/* -------------------------------------- */
167
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000168class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
169 : Pat <
170 (fpow f32:$src0, f32:$src1),
171 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000172>;
173
174/* Other helper patterns */
175/* --------------------- */
176
177/* Extract element pattern */
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000178class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
179 SubRegIndex sub_reg>
180 : Pat<
181 (sub_type (vector_extract vec_type:$src, sub_idx)),
182 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000183>;
184
185/* Insert element pattern */
186class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000187 int sub_idx, SubRegIndex sub_reg>
188 : Pat <
189 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
190 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000191>;
192
193// Vector Build pattern
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000194class Vector1_Build <ValueType vecType, ValueType elemType,
195 RegisterClass rc> : Pat <
196 (vecType (build_vector elemType:$src)),
197 (vecType (COPY_TO_REGCLASS $src, rc))
Tom Stellard538ceeb2013-02-07 17:02:09 +0000198>;
199
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000200class Vector2_Build <ValueType vecType, ValueType elemType> : Pat <
201 (vecType (build_vector elemType:$sub0, elemType:$sub1)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000202 (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000203 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000204>;
205
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000206class Vector4_Build <ValueType vecType, ValueType elemType> : Pat <
207 (vecType (build_vector elemType:$x, elemType:$y, elemType:$z, elemType:$w)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000208 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000209 (vecType (IMPLICIT_DEF)), $x, sub0), $y, sub1), $z, sub2), $w, sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000210>;
211
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000212class Vector8_Build <ValueType vecType, ValueType elemType> : Pat <
213 (vecType (build_vector elemType:$sub0, elemType:$sub1,
214 elemType:$sub2, elemType:$sub3,
215 elemType:$sub4, elemType:$sub5,
216 elemType:$sub6, elemType:$sub7)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000217 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000218 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
219 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1),
220 $sub2, sub2), $sub3, sub3),
221 $sub4, sub4), $sub5, sub5),
222 $sub6, sub6), $sub7, sub7)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000223>;
224
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000225class Vector16_Build <ValueType vecType, ValueType elemType> : Pat <
226 (vecType (build_vector elemType:$sub0, elemType:$sub1,
227 elemType:$sub2, elemType:$sub3,
228 elemType:$sub4, elemType:$sub5,
229 elemType:$sub6, elemType:$sub7,
230 elemType:$sub8, elemType:$sub9,
231 elemType:$sub10, elemType:$sub11,
232 elemType:$sub12, elemType:$sub13,
233 elemType:$sub14, elemType:$sub15)),
Tom Stellard538ceeb2013-02-07 17:02:09 +0000234 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000235 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
236 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
237 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
238 (vecType (IMPLICIT_DEF)), $sub0, sub0), $sub1, sub1),
239 $sub2, sub2), $sub3, sub3),
240 $sub4, sub4), $sub5, sub5),
241 $sub6, sub6), $sub7, sub7),
242 $sub8, sub8), $sub9, sub9),
243 $sub10, sub10), $sub11, sub11),
244 $sub12, sub12), $sub13, sub13),
245 $sub14, sub14), $sub15, sub15)
Tom Stellard538ceeb2013-02-07 17:02:09 +0000246>;
247
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000248// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
249// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000250// bitconvert pattern
251class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
252 (dt (bitconvert (st rc:$src0))),
253 (dt rc:$src0)
254>;
255
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000256// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
257// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000258class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
259 (vt (AMDGPUdwordaddr (vt rc:$addr))),
260 (vt rc:$addr)
261>;
262
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000263// BFI_INT patterns
264
265multiclass BFIPatterns <Instruction BFI_INT> {
266
267 // Definition from ISA doc:
268 // (y & x) | (z & ~x)
269 def : Pat <
270 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
271 (BFI_INT $x, $y, $z)
272 >;
273
274 // SHA-256 Ch function
275 // z ^ (x & (y ^ z))
276 def : Pat <
277 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
278 (BFI_INT $x, $y, $z)
279 >;
280
281}
282
Tom Stellardeac65dd2013-05-03 17:21:20 +0000283// SHA-256 Ma patterns
284
285// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
286class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
287 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
288 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
289>;
290
Tom Stellard2b971eb2013-05-10 02:09:45 +0000291// Bitfield extract patterns
292
293def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
294def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
295 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
296
297class BFEPattern <Instruction BFE> : Pat <
298 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
299 (BFE $x, $y, $z)
300>;
301
Tom Stellard5643c4a2013-05-20 15:02:19 +0000302// rotr pattern
303class ROTRPattern <Instruction BIT_ALIGN> : Pat <
304 (rotr i32:$src0, i32:$src1),
305 (BIT_ALIGN $src0, $src0, $src1)
306>;
307
Tom Stellard75aadc22012-12-11 21:25:42 +0000308include "R600Instructions.td"
309
310include "SIInstrInfo.td"
311