Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 1 | //===--- ARM.h - Declare ARM target feature support -------------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file declares ARM TargetInfo objects. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H |
| 15 | #define LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H |
| 16 | |
| 17 | #include "OSTargets.h" |
| 18 | #include "clang/Basic/TargetInfo.h" |
| 19 | #include "clang/Basic/TargetOptions.h" |
| 20 | #include "llvm/ADT/Triple.h" |
| 21 | #include "llvm/Support/Compiler.h" |
| 22 | #include "llvm/Support/TargetParser.h" |
| 23 | |
| 24 | namespace clang { |
| 25 | namespace targets { |
| 26 | |
| 27 | class LLVM_LIBRARY_VISIBILITY ARMTargetInfo : public TargetInfo { |
| 28 | // Possible FPU choices. |
| 29 | enum FPUMode { |
| 30 | VFP2FPU = (1 << 0), |
| 31 | VFP3FPU = (1 << 1), |
| 32 | VFP4FPU = (1 << 2), |
| 33 | NeonFPU = (1 << 3), |
| 34 | FPARMV8 = (1 << 4) |
| 35 | }; |
| 36 | |
| 37 | // Possible HWDiv features. |
| 38 | enum HWDivMode { HWDivThumb = (1 << 0), HWDivARM = (1 << 1) }; |
| 39 | |
| 40 | static bool FPUModeIsVFP(FPUMode Mode) { |
| 41 | return Mode & (VFP2FPU | VFP3FPU | VFP4FPU | NeonFPU | FPARMV8); |
| 42 | } |
| 43 | |
| 44 | static const TargetInfo::GCCRegAlias GCCRegAliases[]; |
| 45 | static const char *const GCCRegNames[]; |
| 46 | |
| 47 | std::string ABI, CPU; |
| 48 | |
| 49 | StringRef CPUProfile; |
| 50 | StringRef CPUAttr; |
| 51 | |
| 52 | enum { FP_Default, FP_VFP, FP_Neon } FPMath; |
| 53 | |
| 54 | unsigned ArchISA; |
| 55 | unsigned ArchKind = llvm::ARM::AK_ARMV4T; |
| 56 | unsigned ArchProfile; |
| 57 | unsigned ArchVersion; |
| 58 | |
| 59 | unsigned FPU : 5; |
| 60 | |
| 61 | unsigned IsAAPCS : 1; |
| 62 | unsigned HWDiv : 2; |
| 63 | |
| 64 | // Initialized via features. |
| 65 | unsigned SoftFloat : 1; |
| 66 | unsigned SoftFloatABI : 1; |
| 67 | |
| 68 | unsigned CRC : 1; |
| 69 | unsigned Crypto : 1; |
| 70 | unsigned DSP : 1; |
| 71 | unsigned Unaligned : 1; |
| 72 | |
| 73 | enum { |
| 74 | LDREX_B = (1 << 0), /// byte (8-bit) |
| 75 | LDREX_H = (1 << 1), /// half (16-bit) |
| 76 | LDREX_W = (1 << 2), /// word (32-bit) |
| 77 | LDREX_D = (1 << 3), /// double (64-bit) |
| 78 | }; |
| 79 | |
| 80 | uint32_t LDREX; |
| 81 | |
| 82 | // ACLE 6.5.1 Hardware floating point |
| 83 | enum { |
| 84 | HW_FP_HP = (1 << 1), /// half (16-bit) |
| 85 | HW_FP_SP = (1 << 2), /// single (32-bit) |
| 86 | HW_FP_DP = (1 << 3), /// double (64-bit) |
| 87 | }; |
| 88 | uint32_t HW_FP; |
| 89 | |
| 90 | static const Builtin::Info BuiltinInfo[]; |
| 91 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 92 | void setABIAAPCS(); |
| 93 | void setABIAPCS(bool IsAAPCS16); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 94 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 95 | void setArchInfo(); |
| 96 | void setArchInfo(unsigned Kind); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 97 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 98 | void setAtomic(); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 99 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 100 | bool isThumb() const; |
| 101 | bool supportsThumb() const; |
| 102 | bool supportsThumb2() const; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 103 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 104 | StringRef getCPUAttr() const; |
| 105 | StringRef getCPUProfile() const; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 106 | |
| 107 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 108 | ARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 109 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 110 | StringRef getABI() const override; |
| 111 | bool setABI(const std::string &Name) override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 112 | |
| 113 | // FIXME: This should be based on Arch attributes, not CPU names. |
| 114 | bool |
| 115 | initFeatureMap(llvm::StringMap<bool> &Features, DiagnosticsEngine &Diags, |
| 116 | StringRef CPU, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 117 | const std::vector<std::string> &FeaturesVec) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 118 | |
| 119 | bool handleTargetFeatures(std::vector<std::string> &Features, |
| 120 | DiagnosticsEngine &Diags) override; |
| 121 | |
| 122 | bool hasFeature(StringRef Feature) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 123 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 124 | bool isValidCPUName(StringRef Name) const override; |
| 125 | bool setCPU(const std::string &Name) override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 126 | |
| 127 | bool setFPMath(StringRef Name) override; |
| 128 | |
| 129 | void getTargetDefinesARMV81A(const LangOptions &Opts, |
| 130 | MacroBuilder &Builder) const; |
| 131 | |
| 132 | void getTargetDefinesARMV82A(const LangOptions &Opts, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 133 | MacroBuilder &Builder) const; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 134 | void getTargetDefines(const LangOptions &Opts, |
| 135 | MacroBuilder &Builder) const override; |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 136 | |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 137 | ArrayRef<Builtin::Info> getTargetBuiltins() const override; |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 138 | |
| 139 | bool isCLZForZeroUndef() const override; |
| 140 | BuiltinVaListKind getBuiltinVaListKind() const override; |
| 141 | |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 142 | ArrayRef<const char *> getGCCRegNames() const override; |
| 143 | ArrayRef<TargetInfo::GCCRegAlias> getGCCRegAliases() const override; |
| 144 | bool validateAsmConstraint(const char *&Name, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 145 | TargetInfo::ConstraintInfo &Info) const override; |
| 146 | std::string convertConstraint(const char *&Constraint) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 147 | bool |
| 148 | validateConstraintModifier(StringRef Constraint, char Modifier, unsigned Size, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 149 | std::string &SuggestedModifier) const override; |
| 150 | const char *getClobbers() const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 151 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 152 | CallingConvCheckResult checkCallingConvention(CallingConv CC) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 153 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 154 | int getEHDataRegisterNumber(unsigned RegNo) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 155 | |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 156 | bool hasSjLjLowering() const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 157 | }; |
| 158 | |
| 159 | class LLVM_LIBRARY_VISIBILITY ARMleTargetInfo : public ARMTargetInfo { |
| 160 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 161 | ARMleTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 162 | void getTargetDefines(const LangOptions &Opts, |
| 163 | MacroBuilder &Builder) const override; |
| 164 | }; |
| 165 | |
| 166 | class LLVM_LIBRARY_VISIBILITY ARMbeTargetInfo : public ARMTargetInfo { |
| 167 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 168 | ARMbeTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 169 | void getTargetDefines(const LangOptions &Opts, |
| 170 | MacroBuilder &Builder) const override; |
| 171 | }; |
| 172 | |
| 173 | class LLVM_LIBRARY_VISIBILITY WindowsARMTargetInfo |
| 174 | : public WindowsTargetInfo<ARMleTargetInfo> { |
| 175 | const llvm::Triple Triple; |
| 176 | |
| 177 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 178 | WindowsARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
| 179 | |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 180 | void getVisualStudioDefines(const LangOptions &Opts, |
| 181 | MacroBuilder &Builder) const; |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 182 | |
| 183 | BuiltinVaListKind getBuiltinVaListKind() const override; |
| 184 | |
| 185 | CallingConvCheckResult checkCallingConvention(CallingConv CC) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 186 | }; |
| 187 | |
| 188 | // Windows ARM + Itanium C++ ABI Target |
| 189 | class LLVM_LIBRARY_VISIBILITY ItaniumWindowsARMleTargetInfo |
| 190 | : public WindowsARMTargetInfo { |
| 191 | public: |
| 192 | ItaniumWindowsARMleTargetInfo(const llvm::Triple &Triple, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 193 | const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 194 | |
| 195 | void getTargetDefines(const LangOptions &Opts, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 196 | MacroBuilder &Builder) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 197 | }; |
| 198 | |
| 199 | // Windows ARM, MS (C++) ABI |
| 200 | class LLVM_LIBRARY_VISIBILITY MicrosoftARMleTargetInfo |
| 201 | : public WindowsARMTargetInfo { |
| 202 | public: |
| 203 | MicrosoftARMleTargetInfo(const llvm::Triple &Triple, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 204 | const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 205 | |
| 206 | void getTargetDefines(const LangOptions &Opts, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 207 | MacroBuilder &Builder) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 208 | }; |
| 209 | |
| 210 | // ARM MinGW target |
| 211 | class LLVM_LIBRARY_VISIBILITY MinGWARMTargetInfo : public WindowsARMTargetInfo { |
| 212 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 213 | MinGWARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 214 | |
| 215 | void getTargetDefines(const LangOptions &Opts, |
| 216 | MacroBuilder &Builder) const override; |
| 217 | }; |
| 218 | |
| 219 | // ARM Cygwin target |
| 220 | class LLVM_LIBRARY_VISIBILITY CygwinARMTargetInfo : public ARMleTargetInfo { |
| 221 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 222 | CygwinARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
| 223 | |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 224 | void getTargetDefines(const LangOptions &Opts, |
| 225 | MacroBuilder &Builder) const override; |
| 226 | }; |
| 227 | |
| 228 | class LLVM_LIBRARY_VISIBILITY DarwinARMTargetInfo |
| 229 | : public DarwinTargetInfo<ARMleTargetInfo> { |
| 230 | protected: |
| 231 | void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 232 | MacroBuilder &Builder) const override; |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 233 | |
| 234 | public: |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 235 | DarwinARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts); |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 236 | }; |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 237 | |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 238 | // 32-bit RenderScript is armv7 with width and align of 'long' set to 8-bytes |
| 239 | class LLVM_LIBRARY_VISIBILITY RenderScript32TargetInfo |
| 240 | : public ARMleTargetInfo { |
| 241 | public: |
| 242 | RenderScript32TargetInfo(const llvm::Triple &Triple, |
Tim Northover | ad4c5db | 2017-07-24 17:06:23 +0000 | [diff] [blame] | 243 | const TargetOptions &Opts); |
| 244 | |
Erich Keane | ebba592 | 2017-07-21 22:37:03 +0000 | [diff] [blame] | 245 | void getTargetDefines(const LangOptions &Opts, |
| 246 | MacroBuilder &Builder) const override; |
| 247 | }; |
| 248 | |
| 249 | } // namespace targets |
| 250 | } // namespace clang |
| 251 | |
| 252 | #endif // LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H |