blob: 2f52df776c4bbd4d405aecb1a1d98a6564bbbda5 [file] [log] [blame]
Erich Keaneebba5922017-07-21 22:37:03 +00001//===--- ARM.h - Declare ARM target feature support -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares ARM TargetInfo objects.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H
15#define LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H
16
17#include "OSTargets.h"
18#include "clang/Basic/TargetInfo.h"
19#include "clang/Basic/TargetOptions.h"
20#include "llvm/ADT/Triple.h"
21#include "llvm/Support/Compiler.h"
22#include "llvm/Support/TargetParser.h"
23
24namespace clang {
25namespace targets {
26
27class LLVM_LIBRARY_VISIBILITY ARMTargetInfo : public TargetInfo {
28 // Possible FPU choices.
29 enum FPUMode {
30 VFP2FPU = (1 << 0),
31 VFP3FPU = (1 << 1),
32 VFP4FPU = (1 << 2),
33 NeonFPU = (1 << 3),
34 FPARMV8 = (1 << 4)
35 };
36
37 // Possible HWDiv features.
38 enum HWDivMode { HWDivThumb = (1 << 0), HWDivARM = (1 << 1) };
39
40 static bool FPUModeIsVFP(FPUMode Mode) {
41 return Mode & (VFP2FPU | VFP3FPU | VFP4FPU | NeonFPU | FPARMV8);
42 }
43
44 static const TargetInfo::GCCRegAlias GCCRegAliases[];
45 static const char *const GCCRegNames[];
46
47 std::string ABI, CPU;
48
49 StringRef CPUProfile;
50 StringRef CPUAttr;
51
52 enum { FP_Default, FP_VFP, FP_Neon } FPMath;
53
54 unsigned ArchISA;
55 unsigned ArchKind = llvm::ARM::AK_ARMV4T;
56 unsigned ArchProfile;
57 unsigned ArchVersion;
58
59 unsigned FPU : 5;
60
61 unsigned IsAAPCS : 1;
62 unsigned HWDiv : 2;
63
64 // Initialized via features.
65 unsigned SoftFloat : 1;
66 unsigned SoftFloatABI : 1;
67
68 unsigned CRC : 1;
69 unsigned Crypto : 1;
70 unsigned DSP : 1;
71 unsigned Unaligned : 1;
72
73 enum {
74 LDREX_B = (1 << 0), /// byte (8-bit)
75 LDREX_H = (1 << 1), /// half (16-bit)
76 LDREX_W = (1 << 2), /// word (32-bit)
77 LDREX_D = (1 << 3), /// double (64-bit)
78 };
79
80 uint32_t LDREX;
81
82 // ACLE 6.5.1 Hardware floating point
83 enum {
84 HW_FP_HP = (1 << 1), /// half (16-bit)
85 HW_FP_SP = (1 << 2), /// single (32-bit)
86 HW_FP_DP = (1 << 3), /// double (64-bit)
87 };
88 uint32_t HW_FP;
89
90 static const Builtin::Info BuiltinInfo[];
91
Tim Northoverad4c5db2017-07-24 17:06:23 +000092 void setABIAAPCS();
93 void setABIAPCS(bool IsAAPCS16);
Erich Keaneebba5922017-07-21 22:37:03 +000094
Tim Northoverad4c5db2017-07-24 17:06:23 +000095 void setArchInfo();
96 void setArchInfo(unsigned Kind);
Erich Keaneebba5922017-07-21 22:37:03 +000097
Tim Northoverad4c5db2017-07-24 17:06:23 +000098 void setAtomic();
Erich Keaneebba5922017-07-21 22:37:03 +000099
Tim Northoverad4c5db2017-07-24 17:06:23 +0000100 bool isThumb() const;
101 bool supportsThumb() const;
102 bool supportsThumb2() const;
Erich Keaneebba5922017-07-21 22:37:03 +0000103
Tim Northoverad4c5db2017-07-24 17:06:23 +0000104 StringRef getCPUAttr() const;
105 StringRef getCPUProfile() const;
Erich Keaneebba5922017-07-21 22:37:03 +0000106
107public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000108 ARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000109
Tim Northoverad4c5db2017-07-24 17:06:23 +0000110 StringRef getABI() const override;
111 bool setABI(const std::string &Name) override;
Erich Keaneebba5922017-07-21 22:37:03 +0000112
113 // FIXME: This should be based on Arch attributes, not CPU names.
114 bool
115 initFeatureMap(llvm::StringMap<bool> &Features, DiagnosticsEngine &Diags,
116 StringRef CPU,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000117 const std::vector<std::string> &FeaturesVec) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000118
119 bool handleTargetFeatures(std::vector<std::string> &Features,
120 DiagnosticsEngine &Diags) override;
121
122 bool hasFeature(StringRef Feature) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000123
Tim Northoverad4c5db2017-07-24 17:06:23 +0000124 bool isValidCPUName(StringRef Name) const override;
125 bool setCPU(const std::string &Name) override;
Erich Keaneebba5922017-07-21 22:37:03 +0000126
127 bool setFPMath(StringRef Name) override;
128
129 void getTargetDefinesARMV81A(const LangOptions &Opts,
130 MacroBuilder &Builder) const;
131
132 void getTargetDefinesARMV82A(const LangOptions &Opts,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000133 MacroBuilder &Builder) const;
Erich Keaneebba5922017-07-21 22:37:03 +0000134 void getTargetDefines(const LangOptions &Opts,
135 MacroBuilder &Builder) const override;
Tim Northoverad4c5db2017-07-24 17:06:23 +0000136
Erich Keaneebba5922017-07-21 22:37:03 +0000137 ArrayRef<Builtin::Info> getTargetBuiltins() const override;
Tim Northoverad4c5db2017-07-24 17:06:23 +0000138
139 bool isCLZForZeroUndef() const override;
140 BuiltinVaListKind getBuiltinVaListKind() const override;
141
Erich Keaneebba5922017-07-21 22:37:03 +0000142 ArrayRef<const char *> getGCCRegNames() const override;
143 ArrayRef<TargetInfo::GCCRegAlias> getGCCRegAliases() const override;
144 bool validateAsmConstraint(const char *&Name,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000145 TargetInfo::ConstraintInfo &Info) const override;
146 std::string convertConstraint(const char *&Constraint) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000147 bool
148 validateConstraintModifier(StringRef Constraint, char Modifier, unsigned Size,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000149 std::string &SuggestedModifier) const override;
150 const char *getClobbers() const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000151
Tim Northoverad4c5db2017-07-24 17:06:23 +0000152 CallingConvCheckResult checkCallingConvention(CallingConv CC) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000153
Tim Northoverad4c5db2017-07-24 17:06:23 +0000154 int getEHDataRegisterNumber(unsigned RegNo) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000155
Tim Northoverad4c5db2017-07-24 17:06:23 +0000156 bool hasSjLjLowering() const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000157};
158
159class LLVM_LIBRARY_VISIBILITY ARMleTargetInfo : public ARMTargetInfo {
160public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000161 ARMleTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000162 void getTargetDefines(const LangOptions &Opts,
163 MacroBuilder &Builder) const override;
164};
165
166class LLVM_LIBRARY_VISIBILITY ARMbeTargetInfo : public ARMTargetInfo {
167public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000168 ARMbeTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000169 void getTargetDefines(const LangOptions &Opts,
170 MacroBuilder &Builder) const override;
171};
172
173class LLVM_LIBRARY_VISIBILITY WindowsARMTargetInfo
174 : public WindowsTargetInfo<ARMleTargetInfo> {
175 const llvm::Triple Triple;
176
177public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000178 WindowsARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
179
Erich Keaneebba5922017-07-21 22:37:03 +0000180 void getVisualStudioDefines(const LangOptions &Opts,
181 MacroBuilder &Builder) const;
Tim Northoverad4c5db2017-07-24 17:06:23 +0000182
183 BuiltinVaListKind getBuiltinVaListKind() const override;
184
185 CallingConvCheckResult checkCallingConvention(CallingConv CC) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000186};
187
188// Windows ARM + Itanium C++ ABI Target
189class LLVM_LIBRARY_VISIBILITY ItaniumWindowsARMleTargetInfo
190 : public WindowsARMTargetInfo {
191public:
192 ItaniumWindowsARMleTargetInfo(const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000193 const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000194
195 void getTargetDefines(const LangOptions &Opts,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000196 MacroBuilder &Builder) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000197};
198
199// Windows ARM, MS (C++) ABI
200class LLVM_LIBRARY_VISIBILITY MicrosoftARMleTargetInfo
201 : public WindowsARMTargetInfo {
202public:
203 MicrosoftARMleTargetInfo(const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000204 const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000205
206 void getTargetDefines(const LangOptions &Opts,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000207 MacroBuilder &Builder) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000208};
209
210// ARM MinGW target
211class LLVM_LIBRARY_VISIBILITY MinGWARMTargetInfo : public WindowsARMTargetInfo {
212public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000213 MinGWARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000214
215 void getTargetDefines(const LangOptions &Opts,
216 MacroBuilder &Builder) const override;
217};
218
219// ARM Cygwin target
220class LLVM_LIBRARY_VISIBILITY CygwinARMTargetInfo : public ARMleTargetInfo {
221public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000222 CygwinARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
223
Erich Keaneebba5922017-07-21 22:37:03 +0000224 void getTargetDefines(const LangOptions &Opts,
225 MacroBuilder &Builder) const override;
226};
227
228class LLVM_LIBRARY_VISIBILITY DarwinARMTargetInfo
229 : public DarwinTargetInfo<ARMleTargetInfo> {
230protected:
231 void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000232 MacroBuilder &Builder) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000233
234public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000235 DarwinARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000236};
Tim Northoverad4c5db2017-07-24 17:06:23 +0000237
Erich Keaneebba5922017-07-21 22:37:03 +0000238// 32-bit RenderScript is armv7 with width and align of 'long' set to 8-bytes
239class LLVM_LIBRARY_VISIBILITY RenderScript32TargetInfo
240 : public ARMleTargetInfo {
241public:
242 RenderScript32TargetInfo(const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000243 const TargetOptions &Opts);
244
Erich Keaneebba5922017-07-21 22:37:03 +0000245 void getTargetDefines(const LangOptions &Opts,
246 MacroBuilder &Builder) const override;
247};
248
249} // namespace targets
250} // namespace clang
251
252#endif // LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H