blob: 3becf758aaa3eda09b39f6ea9320196da6c52df8 [file] [log] [blame]
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001//===-- VOP3PInstructions.td - Vector Instruction Defintions --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP3P Classes
12//===----------------------------------------------------------------------===//
13
14class VOP3PInst<string OpName, VOPProfile P, SDPatternOperator node = null_frag> :
15 VOP3P_Pseudo<OpName, P,
16 !if(P.HasModifiers, getVOP3PModPat<P, node>.ret, getVOP3Pat<P, node>.ret)
17>;
18
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000019// Non-packed instructions that use the VOP3P encoding.
20// VOP3 neg/abs and VOP3P opsel/opsel_hi modifiers are allowed.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000021class VOP3_VOP3PInst<string OpName, VOPProfile P, SDPatternOperator node = null_frag> :
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000022 VOP3P_Pseudo<OpName, P> {
23 let InOperandList =
24 (ins
25 FP32InputMods:$src0_modifiers, VCSrc_f32:$src0,
26 FP32InputMods:$src1_modifiers, VCSrc_f32:$src1,
27 FP32InputMods:$src2_modifiers, VCSrc_f32:$src2,
28 clampmod:$clamp,
29 op_sel:$op_sel,
30 op_sel_hi:$op_sel_hi);
31 let AsmOperands =
32 " $vdst, $src0_modifiers, $src1_modifiers, $src2_modifiers$op_sel$op_sel_hi$clamp";
33}
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000034
35let isCommutable = 1 in {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000036def V_PK_FMA_F16 : VOP3PInst<"v_pk_fma_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16_V2F16>, fma>;
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000037def V_PK_MAD_I16 : VOP3PInst<"v_pk_mad_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16_V2I16>>;
38def V_PK_MAD_U16 : VOP3PInst<"v_pk_mad_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16_V2I16>>;
39
Matt Arsenaulteb522e62017-02-27 22:15:25 +000040def V_PK_ADD_F16 : VOP3PInst<"v_pk_add_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fadd>;
41def V_PK_MUL_F16 : VOP3PInst<"v_pk_mul_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fmul>;
42def V_PK_MAX_F16 : VOP3PInst<"v_pk_max_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fmaxnum>;
43def V_PK_MIN_F16 : VOP3PInst<"v_pk_min_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16>, fminnum>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000044
Matt Arsenaulteb522e62017-02-27 22:15:25 +000045def V_PK_ADD_U16 : VOP3PInst<"v_pk_add_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, add>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000046def V_PK_ADD_I16 : VOP3PInst<"v_pk_add_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +000047def V_PK_MUL_LO_U16 : VOP3PInst<"v_pk_mul_lo_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, mul>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000048
Matt Arsenaulteb522e62017-02-27 22:15:25 +000049def V_PK_MIN_I16 : VOP3PInst<"v_pk_min_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, smin>;
50def V_PK_MIN_U16 : VOP3PInst<"v_pk_min_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, umin>;
51def V_PK_MAX_I16 : VOP3PInst<"v_pk_max_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, smax>;
52def V_PK_MAX_U16 : VOP3PInst<"v_pk_max_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, umax>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000053}
54
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000055def V_PK_SUB_U16 : VOP3PInst<"v_pk_sub_u16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>>;
56def V_PK_SUB_I16 : VOP3PInst<"v_pk_sub_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, sub>;
57
Matt Arsenaulteb522e62017-02-27 22:15:25 +000058def V_PK_LSHLREV_B16 : VOP3PInst<"v_pk_lshlrev_b16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, lshl_rev>;
59def V_PK_ASHRREV_I16 : VOP3PInst<"v_pk_ashrrev_i16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, ashr_rev>;
60def V_PK_LSHRREV_B16 : VOP3PInst<"v_pk_lshrrev_b16", VOP3_Profile<VOP_V2I16_V2I16_V2I16>, lshr_rev>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000061
62// XXX - Commutable?
Dmitry Preobrazhenskyb2d24e22017-07-07 14:29:06 +000063// These are VOP3a-like opcodes which accept no omod.
64// Size of src arguments (16/32) is controlled by op_sel.
65// For 16-bit src arguments their location (hi/lo) are controlled by op_sel_hi.
66def V_MAD_MIX_F32 : VOP3_VOP3PInst<"v_mad_mix_f32", VOP3_Profile<VOP_F32_V2F16_V2F16_V2F16>>;
67def V_MAD_MIXLO_F16 : VOP3_VOP3PInst<"v_mad_mixlo_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16_V2F16>>;
68def V_MAD_MIXHI_F16 : VOP3_VOP3PInst<"v_mad_mixhi_f16", VOP3_Profile<VOP_V2F16_V2F16_V2F16_V2F16>>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000069
70
71multiclass VOP3P_Real_vi<bits<10> op> {
72 def _vi : VOP3P_Real<!cast<VOP3P_Pseudo>(NAME), SIEncodingFamily.VI>,
73 VOP3Pe <op, !cast<VOP3P_Pseudo>(NAME).Pfl> {
74 let AssemblerPredicates = [HasVOP3PInsts];
75 let DecoderNamespace = "VI";
76 }
77}
78
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000079defm V_PK_MAD_I16 : VOP3P_Real_vi <0x380>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000080defm V_PK_MUL_LO_U16 : VOP3P_Real_vi <0x381>;
81defm V_PK_ADD_I16 : VOP3P_Real_vi <0x382>;
82defm V_PK_SUB_I16 : VOP3P_Real_vi <0x383>;
83defm V_PK_LSHLREV_B16 : VOP3P_Real_vi <0x384>;
84defm V_PK_LSHRREV_B16 : VOP3P_Real_vi <0x385>;
85defm V_PK_ASHRREV_I16 : VOP3P_Real_vi <0x386>;
86defm V_PK_MAX_I16 : VOP3P_Real_vi <0x387>;
87defm V_PK_MIN_I16 : VOP3P_Real_vi <0x388>;
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000088defm V_PK_MAD_U16 : VOP3P_Real_vi <0x389>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000089
90defm V_PK_ADD_U16 : VOP3P_Real_vi <0x38a>;
Dmitry Preobrazhensky095ec3da2017-07-18 09:24:10 +000091defm V_PK_SUB_U16 : VOP3P_Real_vi <0x38b>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +000092defm V_PK_MAX_U16 : VOP3P_Real_vi <0x38c>;
93defm V_PK_MIN_U16 : VOP3P_Real_vi <0x38d>;
94defm V_PK_FMA_F16 : VOP3P_Real_vi <0x38e>;
95defm V_PK_ADD_F16 : VOP3P_Real_vi <0x38f>;
96defm V_PK_MUL_F16 : VOP3P_Real_vi <0x390>;
97defm V_PK_MIN_F16 : VOP3P_Real_vi <0x391>;
98defm V_PK_MAX_F16 : VOP3P_Real_vi <0x392>;
99
100defm V_MAD_MIX_F32 : VOP3P_Real_vi <0x3a0>;
101defm V_MAD_MIXLO_F16 : VOP3P_Real_vi <0x3a1>;
102defm V_MAD_MIXHI_F16 : VOP3P_Real_vi <0x3a2>;