blob: 333f6a1cc2831c9d776492a62ae8b8e6deef1a03 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Tom Stellard16a9a202013-08-14 23:24:17 +000020 field bits<1> MIMG = 0;
Michel Danzer20680b12013-08-16 16:19:24 +000021 field bits<1> SMRD = 0;
Tom Stellard93fabce2013-10-10 17:11:55 +000022 field bits<1> VOP1 = 0;
23 field bits<1> VOP2 = 0;
24 field bits<1> VOP3 = 0;
25 field bits<1> VOPC = 0;
Tom Stellard82166022013-11-13 23:36:37 +000026 field bits<1> SALU = 0;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000027 field bits<1> MUBUF = 0;
28 field bits<1> MTBUF = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000029 field bits<1> FLAT = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000030
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000031 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000032 let TSFlags{0} = VM_CNT;
33 let TSFlags{1} = EXP_CNT;
34 let TSFlags{2} = LGKM_CNT;
Tom Stellard16a9a202013-08-14 23:24:17 +000035 let TSFlags{3} = MIMG;
Michel Danzer20680b12013-08-16 16:19:24 +000036 let TSFlags{4} = SMRD;
Tom Stellard93fabce2013-10-10 17:11:55 +000037 let TSFlags{5} = VOP1;
38 let TSFlags{6} = VOP2;
39 let TSFlags{7} = VOP3;
40 let TSFlags{8} = VOPC;
Tom Stellard82166022013-11-13 23:36:37 +000041 let TSFlags{9} = SALU;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000042 let TSFlags{10} = MUBUF;
43 let TSFlags{11} = MTBUF;
Matt Arsenault3f981402014-09-15 15:41:53 +000044 let TSFlags{12} = FLAT;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000045
46 // Most instructions require adjustments after selection to satisfy
47 // operand requirements.
48 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +000049}
50
Tom Stellarde5a1cda2014-07-21 17:44:28 +000051class Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Christian Konig72d5d5c2013-02-21 15:16:44 +000053 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000054 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000055}
56
Tom Stellarde5a1cda2014-07-21 17:44:28 +000057class Enc64 {
Tom Stellard75aadc22012-12-11 21:25:42 +000058
Christian Konig72d5d5c2013-02-21 15:16:44 +000059 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000060 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000061}
62
Tom Stellard092f3322014-06-17 19:34:46 +000063class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +000064 InstSI <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +000065
66 let mayLoad = 0;
67 let mayStore = 0;
68 let hasSideEffects = 0;
69 let UseNamedOperandTable = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +000070 // Using complex patterns gives VOP3 patterns a very high complexity rating,
71 // but standalone patterns are almost always prefered, so we need to adjust the
72 // priority lower. The goal is to use a high number to reduce complexity to
73 // zero (or less than zero).
74 let AddedComplexity = -1000;
75
Tom Stellard092f3322014-06-17 19:34:46 +000076 let VOP3 = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +000077
78 int Size = 8;
Tom Stellardb4a313a2014-08-01 00:32:39 +000079 let Uses = [EXEC];
Tom Stellard092f3322014-06-17 19:34:46 +000080}
81
Christian Konig72d5d5c2013-02-21 15:16:44 +000082//===----------------------------------------------------------------------===//
83// Scalar operations
84//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000085
Tom Stellarde5a1cda2014-07-21 17:44:28 +000086class SOP1e <bits<8> op> : Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000087
Christian Konig72d5d5c2013-02-21 15:16:44 +000088 bits<7> SDST;
89 bits<8> SSRC0;
Tom Stellard75aadc22012-12-11 21:25:42 +000090
Christian Konig72d5d5c2013-02-21 15:16:44 +000091 let Inst{7-0} = SSRC0;
92 let Inst{15-8} = op;
93 let Inst{22-16} = SDST;
94 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +000095}
96
Tom Stellarde5a1cda2014-07-21 17:44:28 +000097class SOP2e <bits<7> op> : Enc32 {
98
Christian Konig72d5d5c2013-02-21 15:16:44 +000099 bits<7> SDST;
100 bits<8> SSRC0;
101 bits<8> SSRC1;
102
103 let Inst{7-0} = SSRC0;
104 let Inst{15-8} = SSRC1;
105 let Inst{22-16} = SDST;
106 let Inst{29-23} = op;
107 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000108}
109
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000110class SOPCe <bits<7> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000111
112 bits<8> SSRC0;
113 bits<8> SSRC1;
114
115 let Inst{7-0} = SSRC0;
116 let Inst{15-8} = SSRC1;
117 let Inst{22-16} = op;
118 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000119}
120
121class SOPKe <bits<5> op> : Enc32 {
122
123 bits <7> SDST;
124 bits <16> SIMM16;
125
126 let Inst{15-0} = SIMM16;
127 let Inst{22-16} = SDST;
128 let Inst{27-23} = op;
129 let Inst{31-28} = 0xb; //encoding
130}
131
132class SOPPe <bits<7> op> : Enc32 {
133
134 bits <16> simm16;
135
136 let Inst{15-0} = simm16;
137 let Inst{22-16} = op;
138 let Inst{31-23} = 0x17f; // encoding
139}
140
141class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
142
143 bits<7> SDST;
144 bits<7> SBASE;
145 bits<8> OFFSET;
146
147 let Inst{7-0} = OFFSET;
148 let Inst{8} = imm;
149 let Inst{14-9} = SBASE{6-1};
150 let Inst{21-15} = SDST;
151 let Inst{26-22} = op;
152 let Inst{31-27} = 0x18; //encoding
153}
154
155class SOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
156 InstSI<outs, ins, asm, pattern>, SOP1e <op> {
157
158 let mayLoad = 0;
159 let mayStore = 0;
160 let hasSideEffects = 0;
161 let SALU = 1;
162}
163
164class SOP2 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
165 InstSI <outs, ins, asm, pattern>, SOP2e<op> {
166
167 let mayLoad = 0;
168 let mayStore = 0;
169 let hasSideEffects = 0;
170 let SALU = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000171
172 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000173}
174
175class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
176 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000177
178 let DisableEncoding = "$dst";
179 let mayLoad = 0;
180 let mayStore = 0;
181 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000182 let SALU = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000183
184 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000185}
186
187class SOPK <bits<5> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000188 InstSI <outs, ins , asm, pattern>, SOPKe<op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000189
190 let mayLoad = 0;
191 let mayStore = 0;
192 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000193 let SALU = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000194
195 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000196}
197
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000198class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern> :
199 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000200
201 let mayLoad = 0;
202 let mayStore = 0;
203 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000204 let SALU = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000205
206 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000207}
208
Tom Stellardc470c962014-10-01 14:44:42 +0000209class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
210 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000211
212 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000213 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000214 let mayStore = 0;
215 let mayLoad = 1;
216 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000217}
218
219//===----------------------------------------------------------------------===//
220// Vector ALU operations
221//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000222
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000223class VOP1e <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000224
225 bits<8> VDST;
226 bits<9> SRC0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000227
Christian Konig72d5d5c2013-02-21 15:16:44 +0000228 let Inst{8-0} = SRC0;
229 let Inst{16-9} = op;
230 let Inst{24-17} = VDST;
231 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000232}
233
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000234class VOP2e <bits<6> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000235
236 bits<8> VDST;
237 bits<9> SRC0;
238 bits<8> VSRC1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000239
Christian Konig72d5d5c2013-02-21 15:16:44 +0000240 let Inst{8-0} = SRC0;
241 let Inst{16-9} = VSRC1;
242 let Inst{24-17} = VDST;
243 let Inst{30-25} = op;
244 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000245}
246
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000247class VOP3e <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000248
Tom Stellard459a79a2013-05-20 15:02:08 +0000249 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000250 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000251 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000252 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000253 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000254 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000255 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000256 bits<1> clamp;
257 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000258
Tom Stellard459a79a2013-05-20 15:02:08 +0000259 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000260 let Inst{8} = src0_modifiers{1};
261 let Inst{9} = src1_modifiers{1};
262 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000263 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000264 let Inst{25-17} = op;
265 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000266 let Inst{40-32} = src0;
267 let Inst{49-41} = src1;
268 let Inst{58-50} = src2;
269 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000270 let Inst{61} = src0_modifiers{0};
271 let Inst{62} = src1_modifiers{0};
272 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000273}
274
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000275class VOP3be <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000276
Tom Stellard459a79a2013-05-20 15:02:08 +0000277 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000278 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000279 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000280 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000281 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000282 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000283 bits<9> src2;
284 bits<7> sdst;
285 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000286
Tom Stellard459a79a2013-05-20 15:02:08 +0000287 let Inst{7-0} = dst;
288 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000289 let Inst{25-17} = op;
290 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000291 let Inst{40-32} = src0;
292 let Inst{49-41} = src1;
293 let Inst{58-50} = src2;
294 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000295 let Inst{61} = src0_modifiers{0};
296 let Inst{62} = src1_modifiers{0};
297 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298}
299
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000300class VOPCe <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000301
302 bits<9> SRC0;
303 bits<8> VSRC1;
304
305 let Inst{8-0} = SRC0;
306 let Inst{16-9} = VSRC1;
307 let Inst{24-17} = op;
308 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000309}
310
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000311class VINTRPe <bits<2> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000312
313 bits<8> VDST;
314 bits<8> VSRC;
315 bits<2> ATTRCHAN;
316 bits<6> ATTR;
317
318 let Inst{7-0} = VSRC;
319 let Inst{9-8} = ATTRCHAN;
320 let Inst{15-10} = ATTR;
321 let Inst{17-16} = op;
322 let Inst{25-18} = VDST;
323 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000324}
325
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000326class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000327
328 bits<8> vdst;
329 bits<1> gds;
330 bits<8> addr;
331 bits<8> data0;
332 bits<8> data1;
333 bits<8> offset0;
334 bits<8> offset1;
335
336 let Inst{7-0} = offset0;
337 let Inst{15-8} = offset1;
338 let Inst{17} = gds;
339 let Inst{25-18} = op;
340 let Inst{31-26} = 0x36; //encoding
341 let Inst{39-32} = addr;
342 let Inst{47-40} = data0;
343 let Inst{55-48} = data1;
344 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000345}
346
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000347class MUBUFe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000348
Tom Stellard6db08eb2013-04-05 23:31:44 +0000349 bits<12> offset;
350 bits<1> offen;
351 bits<1> idxen;
352 bits<1> glc;
353 bits<1> addr64;
354 bits<1> lds;
355 bits<8> vaddr;
356 bits<8> vdata;
357 bits<7> srsrc;
358 bits<1> slc;
359 bits<1> tfe;
360 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000361
Tom Stellard6db08eb2013-04-05 23:31:44 +0000362 let Inst{11-0} = offset;
363 let Inst{12} = offen;
364 let Inst{13} = idxen;
365 let Inst{14} = glc;
366 let Inst{15} = addr64;
367 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000368 let Inst{24-18} = op;
369 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000370 let Inst{39-32} = vaddr;
371 let Inst{47-40} = vdata;
372 let Inst{52-48} = srsrc{6-2};
373 let Inst{54} = slc;
374 let Inst{55} = tfe;
375 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000376}
377
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000378class MTBUFe <bits<3> op> : Enc64 {
Christian Konige3cba882013-02-16 11:28:02 +0000379
Christian Konig72d5d5c2013-02-21 15:16:44 +0000380 bits<8> VDATA;
381 bits<12> OFFSET;
382 bits<1> OFFEN;
383 bits<1> IDXEN;
384 bits<1> GLC;
385 bits<1> ADDR64;
386 bits<4> DFMT;
387 bits<3> NFMT;
388 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000389 bits<7> SRSRC;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000390 bits<1> SLC;
391 bits<1> TFE;
392 bits<8> SOFFSET;
393
394 let Inst{11-0} = OFFSET;
395 let Inst{12} = OFFEN;
396 let Inst{13} = IDXEN;
397 let Inst{14} = GLC;
398 let Inst{15} = ADDR64;
399 let Inst{18-16} = op;
400 let Inst{22-19} = DFMT;
401 let Inst{25-23} = NFMT;
402 let Inst{31-26} = 0x3a; //encoding
403 let Inst{39-32} = VADDR;
404 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000405 let Inst{52-48} = SRSRC{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000406 let Inst{54} = SLC;
407 let Inst{55} = TFE;
408 let Inst{63-56} = SOFFSET;
Christian Konige3cba882013-02-16 11:28:02 +0000409}
410
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000411class MIMGe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000412
413 bits<8> VDATA;
414 bits<4> DMASK;
415 bits<1> UNORM;
416 bits<1> GLC;
417 bits<1> DA;
418 bits<1> R128;
419 bits<1> TFE;
420 bits<1> LWE;
421 bits<1> SLC;
422 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000423 bits<7> SRSRC;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000424 bits<7> SSAMP;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000425
426 let Inst{11-8} = DMASK;
427 let Inst{12} = UNORM;
428 let Inst{13} = GLC;
429 let Inst{14} = DA;
430 let Inst{15} = R128;
431 let Inst{16} = TFE;
432 let Inst{17} = LWE;
433 let Inst{24-18} = op;
434 let Inst{25} = SLC;
435 let Inst{31-26} = 0x3c;
436 let Inst{39-32} = VADDR;
437 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000438 let Inst{52-48} = SRSRC{6-2};
439 let Inst{57-53} = SSAMP{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000440}
441
Matt Arsenault3f981402014-09-15 15:41:53 +0000442class FLATe<bits<7> op> : Enc64 {
443 bits<8> addr;
444 bits<8> data;
445 bits<8> vdst;
446 bits<1> slc;
447 bits<1> glc;
448 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000449
Matt Arsenault3f981402014-09-15 15:41:53 +0000450 // 15-0 is reserved.
451 let Inst{16} = glc;
452 let Inst{17} = slc;
453 let Inst{24-18} = op;
454 let Inst{31-26} = 0x37; // Encoding.
455 let Inst{39-32} = addr;
456 let Inst{47-40} = data;
457 // 54-48 is reserved.
458 let Inst{55} = tfe;
459 let Inst{63-56} = vdst;
460}
461
462class EXPe : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000463 bits<4> EN;
464 bits<6> TGT;
465 bits<1> COMPR;
466 bits<1> DONE;
467 bits<1> VM;
468 bits<8> VSRC0;
469 bits<8> VSRC1;
470 bits<8> VSRC2;
471 bits<8> VSRC3;
472
473 let Inst{3-0} = EN;
474 let Inst{9-4} = TGT;
475 let Inst{10} = COMPR;
476 let Inst{11} = DONE;
477 let Inst{12} = VM;
478 let Inst{31-26} = 0x3e;
479 let Inst{39-32} = VSRC0;
480 let Inst{47-40} = VSRC1;
481 let Inst{55-48} = VSRC2;
482 let Inst{63-56} = VSRC3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000483}
484
485let Uses = [EXEC] in {
486
487class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
488 InstSI <outs, ins, asm, pattern>, VOP1e<op> {
489
490 let mayLoad = 0;
491 let mayStore = 0;
492 let hasSideEffects = 0;
493 let UseNamedOperandTable = 1;
494 let VOP1 = 1;
495}
496
497class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
498 InstSI <outs, ins, asm, pattern>, VOP2e<op> {
499
500 let mayLoad = 0;
501 let mayStore = 0;
502 let hasSideEffects = 0;
503 let UseNamedOperandTable = 1;
504 let VOP2 = 1;
505}
506
507class VOP3 <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
508 VOP3Common <outs, ins, asm, pattern>, VOP3e<op>;
509
510class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
511 VOP3Common <outs, ins, asm, pattern>, VOP3be<op>;
512
513class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
514 InstSI <(outs VCCReg:$dst), ins, asm, pattern>, VOPCe <op> {
515
516 let DisableEncoding = "$dst";
517 let mayLoad = 0;
518 let mayStore = 0;
519 let hasSideEffects = 0;
520 let UseNamedOperandTable = 1;
521 let VOPC = 1;
522}
523
524class VINTRP <bits <2> op, dag outs, dag ins, string asm, list<dag> pattern> :
525 InstSI <outs, ins, asm, pattern>, VINTRPe<op> {
526
527 let neverHasSideEffects = 1;
528 let mayLoad = 1;
529 let mayStore = 0;
530}
531
532} // End Uses = [EXEC]
533
534//===----------------------------------------------------------------------===//
535// Vector I/O operations
536//===----------------------------------------------------------------------===//
537
538let Uses = [EXEC] in {
539
540class DS <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
541 InstSI <outs, ins, asm, pattern> , DSe<op> {
542
543 let LGKM_CNT = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000544 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000545}
546
547class MUBUF <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
548 InstSI<outs, ins, asm, pattern>, MUBUFe <op> {
549
550 let VM_CNT = 1;
551 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000552 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000553
554 let neverHasSideEffects = 1;
555 let UseNamedOperandTable = 1;
556}
557
558class MTBUF <bits<3> op, dag outs, dag ins, string asm, list<dag> pattern> :
559 InstSI<outs, ins, asm, pattern>, MTBUFe <op> {
560
561 let VM_CNT = 1;
562 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000563 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000564
565 let neverHasSideEffects = 1;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000566 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000567}
568
Matt Arsenault3f981402014-09-15 15:41:53 +0000569class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
570 InstSI<outs, ins, asm, pattern>, FLATe <op> {
571 let FLAT = 1;
572 // Internally, FLAT instruction are executed as both an LDS and a
573 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
574 // and are not considered done until both have been decremented.
575 let VM_CNT = 1;
576 let LGKM_CNT = 1;
577
578 let Uses = [EXEC, FLAT_SCR]; // M0
579
580 let UseNamedOperandTable = 1;
581 let hasSideEffects = 0;
582}
583
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000584class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
585 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
586
587 let VM_CNT = 1;
588 let EXP_CNT = 1;
589 let MIMG = 1;
590}
591
592def EXP : InstSI<
593 (outs),
594 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
595 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
596 "EXP $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
597 [] >, EXPe {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000598
599 let EXP_CNT = 1;
600}
601
602} // End Uses = [EXEC]