Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // SI Instruction format definitions. |
| 11 | // |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 14 | class InstSI <dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 15 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 16 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 17 | field bits<1> VM_CNT = 0; |
| 18 | field bits<1> EXP_CNT = 0; |
| 19 | field bits<1> LGKM_CNT = 0; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 20 | field bits<1> MIMG = 0; |
Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 21 | field bits<1> SMRD = 0; |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 22 | field bits<1> VOP1 = 0; |
| 23 | field bits<1> VOP2 = 0; |
| 24 | field bits<1> VOP3 = 0; |
| 25 | field bits<1> VOPC = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 26 | field bits<1> SALU = 0; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame^] | 27 | field bits<1> MUBUF = 0; |
| 28 | field bits<1> MTBUF = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame^] | 30 | // These need to be kept in sync with the enum in SIInstrFlags. |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 31 | let TSFlags{0} = VM_CNT; |
| 32 | let TSFlags{1} = EXP_CNT; |
| 33 | let TSFlags{2} = LGKM_CNT; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 34 | let TSFlags{3} = MIMG; |
Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 35 | let TSFlags{4} = SMRD; |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 36 | let TSFlags{5} = VOP1; |
| 37 | let TSFlags{6} = VOP2; |
| 38 | let TSFlags{7} = VOP3; |
| 39 | let TSFlags{8} = VOPC; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 40 | let TSFlags{9} = SALU; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame^] | 41 | let TSFlags{10} = MUBUF; |
| 42 | let TSFlags{11} = MTBUF; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | } |
| 44 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 45 | class Enc32 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 46 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 47 | field bits<32> Inst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 48 | int Size = 4; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | } |
| 50 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 51 | class Enc64 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 52 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 53 | field bits<64> Inst; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 54 | int Size = 8; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 55 | } |
| 56 | |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 57 | class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 58 | InstSI <outs, ins, asm, pattern> { |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 59 | |
| 60 | let mayLoad = 0; |
| 61 | let mayStore = 0; |
| 62 | let hasSideEffects = 0; |
| 63 | let UseNamedOperandTable = 1; |
| 64 | let VOP3 = 1; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 65 | |
| 66 | int Size = 8; |
Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 67 | } |
| 68 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 69 | //===----------------------------------------------------------------------===// |
| 70 | // Scalar operations |
| 71 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 72 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 73 | class SOP1e <bits<8> op> : Enc32 { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 74 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 75 | bits<7> SDST; |
| 76 | bits<8> SSRC0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 77 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 78 | let Inst{7-0} = SSRC0; |
| 79 | let Inst{15-8} = op; |
| 80 | let Inst{22-16} = SDST; |
| 81 | let Inst{31-23} = 0x17d; //encoding; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 84 | class SOP2e <bits<7> op> : Enc32 { |
| 85 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 86 | bits<7> SDST; |
| 87 | bits<8> SSRC0; |
| 88 | bits<8> SSRC1; |
| 89 | |
| 90 | let Inst{7-0} = SSRC0; |
| 91 | let Inst{15-8} = SSRC1; |
| 92 | let Inst{22-16} = SDST; |
| 93 | let Inst{29-23} = op; |
| 94 | let Inst{31-30} = 0x2; // encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 95 | } |
| 96 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 97 | class SOPCe <bits<7> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 98 | |
| 99 | bits<8> SSRC0; |
| 100 | bits<8> SSRC1; |
| 101 | |
| 102 | let Inst{7-0} = SSRC0; |
| 103 | let Inst{15-8} = SSRC1; |
| 104 | let Inst{22-16} = op; |
| 105 | let Inst{31-23} = 0x17e; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | class SOPKe <bits<5> op> : Enc32 { |
| 109 | |
| 110 | bits <7> SDST; |
| 111 | bits <16> SIMM16; |
| 112 | |
| 113 | let Inst{15-0} = SIMM16; |
| 114 | let Inst{22-16} = SDST; |
| 115 | let Inst{27-23} = op; |
| 116 | let Inst{31-28} = 0xb; //encoding |
| 117 | } |
| 118 | |
| 119 | class SOPPe <bits<7> op> : Enc32 { |
| 120 | |
| 121 | bits <16> simm16; |
| 122 | |
| 123 | let Inst{15-0} = simm16; |
| 124 | let Inst{22-16} = op; |
| 125 | let Inst{31-23} = 0x17f; // encoding |
| 126 | } |
| 127 | |
| 128 | class SMRDe <bits<5> op, bits<1> imm> : Enc32 { |
| 129 | |
| 130 | bits<7> SDST; |
| 131 | bits<7> SBASE; |
| 132 | bits<8> OFFSET; |
| 133 | |
| 134 | let Inst{7-0} = OFFSET; |
| 135 | let Inst{8} = imm; |
| 136 | let Inst{14-9} = SBASE{6-1}; |
| 137 | let Inst{21-15} = SDST; |
| 138 | let Inst{26-22} = op; |
| 139 | let Inst{31-27} = 0x18; //encoding |
| 140 | } |
| 141 | |
| 142 | class SOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 143 | InstSI<outs, ins, asm, pattern>, SOP1e <op> { |
| 144 | |
| 145 | let mayLoad = 0; |
| 146 | let mayStore = 0; |
| 147 | let hasSideEffects = 0; |
| 148 | let SALU = 1; |
| 149 | } |
| 150 | |
| 151 | class SOP2 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 152 | InstSI <outs, ins, asm, pattern>, SOP2e<op> { |
| 153 | |
| 154 | let mayLoad = 0; |
| 155 | let mayStore = 0; |
| 156 | let hasSideEffects = 0; |
| 157 | let SALU = 1; |
| 158 | } |
| 159 | |
| 160 | class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 161 | InstSI<outs, ins, asm, pattern>, SOPCe <op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 162 | |
| 163 | let DisableEncoding = "$dst"; |
| 164 | let mayLoad = 0; |
| 165 | let mayStore = 0; |
| 166 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 167 | let SALU = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 168 | } |
| 169 | |
| 170 | class SOPK <bits<5> op, dag outs, dag ins, string asm, list<dag> pattern> : |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 171 | InstSI <outs, ins , asm, pattern>, SOPKe<op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 172 | |
| 173 | let mayLoad = 0; |
| 174 | let mayStore = 0; |
| 175 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 176 | let SALU = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 177 | } |
| 178 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 179 | class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern> : |
| 180 | InstSI <(outs), ins, asm, pattern >, SOPPe <op> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 181 | |
| 182 | let mayLoad = 0; |
| 183 | let mayStore = 0; |
| 184 | let hasSideEffects = 0; |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 185 | let SALU = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 186 | } |
| 187 | |
| 188 | class SMRD <bits<5> op, bits<1> imm, dag outs, dag ins, string asm, |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 189 | list<dag> pattern> : InstSI<outs, ins, asm, pattern>, SMRDe<op, imm> { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 190 | |
| 191 | let LGKM_CNT = 1; |
Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 192 | let SMRD = 1; |
Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 193 | let mayStore = 0; |
| 194 | let mayLoad = 1; |
| 195 | let UseNamedOperandTable = 1; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | //===----------------------------------------------------------------------===// |
| 199 | // Vector ALU operations |
| 200 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 201 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 202 | class VOP1e <bits<8> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 203 | |
| 204 | bits<8> VDST; |
| 205 | bits<9> SRC0; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 206 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 207 | let Inst{8-0} = SRC0; |
| 208 | let Inst{16-9} = op; |
| 209 | let Inst{24-17} = VDST; |
| 210 | let Inst{31-25} = 0x3f; //encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 213 | class VOP2e <bits<6> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 214 | |
| 215 | bits<8> VDST; |
| 216 | bits<9> SRC0; |
| 217 | bits<8> VSRC1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 218 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 219 | let Inst{8-0} = SRC0; |
| 220 | let Inst{16-9} = VSRC1; |
| 221 | let Inst{24-17} = VDST; |
| 222 | let Inst{30-25} = op; |
| 223 | let Inst{31} = 0x0; //encoding |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 226 | class VOP3e <bits<9> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 227 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 228 | bits<8> dst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 229 | bits<2> src0_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 230 | bits<9> src0; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 231 | bits<2> src1_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 232 | bits<9> src1; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 233 | bits<2> src2_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 234 | bits<9> src2; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 235 | bits<1> clamp; |
| 236 | bits<2> omod; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 237 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 238 | let Inst{7-0} = dst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 239 | let Inst{8} = src0_modifiers{1}; |
| 240 | let Inst{9} = src1_modifiers{1}; |
| 241 | let Inst{10} = src2_modifiers{1}; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 242 | let Inst{11} = clamp; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 243 | let Inst{25-17} = op; |
| 244 | let Inst{31-26} = 0x34; //encoding |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 245 | let Inst{40-32} = src0; |
| 246 | let Inst{49-41} = src1; |
| 247 | let Inst{58-50} = src2; |
| 248 | let Inst{60-59} = omod; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 249 | let Inst{61} = src0_modifiers{0}; |
| 250 | let Inst{62} = src1_modifiers{0}; |
| 251 | let Inst{63} = src2_modifiers{0}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 252 | } |
| 253 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 254 | class VOP3be <bits<9> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 255 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 256 | bits<8> dst; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 257 | bits<2> src0_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 258 | bits<9> src0; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 259 | bits<2> src1_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 260 | bits<9> src1; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 261 | bits<2> src2_modifiers; |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 262 | bits<9> src2; |
| 263 | bits<7> sdst; |
| 264 | bits<2> omod; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 265 | |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 266 | let Inst{7-0} = dst; |
| 267 | let Inst{14-8} = sdst; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 268 | let Inst{25-17} = op; |
| 269 | let Inst{31-26} = 0x34; //encoding |
Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 270 | let Inst{40-32} = src0; |
| 271 | let Inst{49-41} = src1; |
| 272 | let Inst{58-50} = src2; |
| 273 | let Inst{60-59} = omod; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 274 | let Inst{61} = src0_modifiers{0}; |
| 275 | let Inst{62} = src1_modifiers{0}; |
| 276 | let Inst{63} = src2_modifiers{0}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 279 | class VOPCe <bits<8> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 280 | |
| 281 | bits<9> SRC0; |
| 282 | bits<8> VSRC1; |
| 283 | |
| 284 | let Inst{8-0} = SRC0; |
| 285 | let Inst{16-9} = VSRC1; |
| 286 | let Inst{24-17} = op; |
| 287 | let Inst{31-25} = 0x3e; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 288 | } |
| 289 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 290 | class VINTRPe <bits<2> op> : Enc32 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 291 | |
| 292 | bits<8> VDST; |
| 293 | bits<8> VSRC; |
| 294 | bits<2> ATTRCHAN; |
| 295 | bits<6> ATTR; |
| 296 | |
| 297 | let Inst{7-0} = VSRC; |
| 298 | let Inst{9-8} = ATTRCHAN; |
| 299 | let Inst{15-10} = ATTR; |
| 300 | let Inst{17-16} = op; |
| 301 | let Inst{25-18} = VDST; |
| 302 | let Inst{31-26} = 0x32; // encoding |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 303 | } |
| 304 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 305 | class DSe <bits<8> op> : Enc64 { |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 306 | |
| 307 | bits<8> vdst; |
| 308 | bits<1> gds; |
| 309 | bits<8> addr; |
| 310 | bits<8> data0; |
| 311 | bits<8> data1; |
| 312 | bits<8> offset0; |
| 313 | bits<8> offset1; |
| 314 | |
| 315 | let Inst{7-0} = offset0; |
| 316 | let Inst{15-8} = offset1; |
| 317 | let Inst{17} = gds; |
| 318 | let Inst{25-18} = op; |
| 319 | let Inst{31-26} = 0x36; //encoding |
| 320 | let Inst{39-32} = addr; |
| 321 | let Inst{47-40} = data0; |
| 322 | let Inst{55-48} = data1; |
| 323 | let Inst{63-56} = vdst; |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 324 | } |
| 325 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 326 | class MUBUFe <bits<7> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 327 | |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 328 | bits<12> offset; |
| 329 | bits<1> offen; |
| 330 | bits<1> idxen; |
| 331 | bits<1> glc; |
| 332 | bits<1> addr64; |
| 333 | bits<1> lds; |
| 334 | bits<8> vaddr; |
| 335 | bits<8> vdata; |
| 336 | bits<7> srsrc; |
| 337 | bits<1> slc; |
| 338 | bits<1> tfe; |
| 339 | bits<8> soffset; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 340 | |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 341 | let Inst{11-0} = offset; |
| 342 | let Inst{12} = offen; |
| 343 | let Inst{13} = idxen; |
| 344 | let Inst{14} = glc; |
| 345 | let Inst{15} = addr64; |
| 346 | let Inst{16} = lds; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 347 | let Inst{24-18} = op; |
| 348 | let Inst{31-26} = 0x38; //encoding |
Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 349 | let Inst{39-32} = vaddr; |
| 350 | let Inst{47-40} = vdata; |
| 351 | let Inst{52-48} = srsrc{6-2}; |
| 352 | let Inst{54} = slc; |
| 353 | let Inst{55} = tfe; |
| 354 | let Inst{63-56} = soffset; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 355 | } |
| 356 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 357 | class MTBUFe <bits<3> op> : Enc64 { |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 358 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 359 | bits<8> VDATA; |
| 360 | bits<12> OFFSET; |
| 361 | bits<1> OFFEN; |
| 362 | bits<1> IDXEN; |
| 363 | bits<1> GLC; |
| 364 | bits<1> ADDR64; |
| 365 | bits<4> DFMT; |
| 366 | bits<3> NFMT; |
| 367 | bits<8> VADDR; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 368 | bits<7> SRSRC; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 369 | bits<1> SLC; |
| 370 | bits<1> TFE; |
| 371 | bits<8> SOFFSET; |
| 372 | |
| 373 | let Inst{11-0} = OFFSET; |
| 374 | let Inst{12} = OFFEN; |
| 375 | let Inst{13} = IDXEN; |
| 376 | let Inst{14} = GLC; |
| 377 | let Inst{15} = ADDR64; |
| 378 | let Inst{18-16} = op; |
| 379 | let Inst{22-19} = DFMT; |
| 380 | let Inst{25-23} = NFMT; |
| 381 | let Inst{31-26} = 0x3a; //encoding |
| 382 | let Inst{39-32} = VADDR; |
| 383 | let Inst{47-40} = VDATA; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 384 | let Inst{52-48} = SRSRC{6-2}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 385 | let Inst{54} = SLC; |
| 386 | let Inst{55} = TFE; |
| 387 | let Inst{63-56} = SOFFSET; |
Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 390 | class MIMGe <bits<7> op> : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 391 | |
| 392 | bits<8> VDATA; |
| 393 | bits<4> DMASK; |
| 394 | bits<1> UNORM; |
| 395 | bits<1> GLC; |
| 396 | bits<1> DA; |
| 397 | bits<1> R128; |
| 398 | bits<1> TFE; |
| 399 | bits<1> LWE; |
| 400 | bits<1> SLC; |
| 401 | bits<8> VADDR; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 402 | bits<7> SRSRC; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 403 | bits<7> SSAMP; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 404 | |
| 405 | let Inst{11-8} = DMASK; |
| 406 | let Inst{12} = UNORM; |
| 407 | let Inst{13} = GLC; |
| 408 | let Inst{14} = DA; |
| 409 | let Inst{15} = R128; |
| 410 | let Inst{16} = TFE; |
| 411 | let Inst{17} = LWE; |
| 412 | let Inst{24-18} = op; |
| 413 | let Inst{25} = SLC; |
| 414 | let Inst{31-26} = 0x3c; |
| 415 | let Inst{39-32} = VADDR; |
| 416 | let Inst{47-40} = VDATA; |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 417 | let Inst{52-48} = SRSRC{6-2}; |
| 418 | let Inst{57-53} = SSAMP{6-2}; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 419 | } |
| 420 | |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 421 | class EXPe : Enc64 { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 422 | |
| 423 | bits<4> EN; |
| 424 | bits<6> TGT; |
| 425 | bits<1> COMPR; |
| 426 | bits<1> DONE; |
| 427 | bits<1> VM; |
| 428 | bits<8> VSRC0; |
| 429 | bits<8> VSRC1; |
| 430 | bits<8> VSRC2; |
| 431 | bits<8> VSRC3; |
| 432 | |
| 433 | let Inst{3-0} = EN; |
| 434 | let Inst{9-4} = TGT; |
| 435 | let Inst{10} = COMPR; |
| 436 | let Inst{11} = DONE; |
| 437 | let Inst{12} = VM; |
| 438 | let Inst{31-26} = 0x3e; |
| 439 | let Inst{39-32} = VSRC0; |
| 440 | let Inst{47-40} = VSRC1; |
| 441 | let Inst{55-48} = VSRC2; |
| 442 | let Inst{63-56} = VSRC3; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 443 | } |
| 444 | |
| 445 | let Uses = [EXEC] in { |
| 446 | |
| 447 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 448 | InstSI <outs, ins, asm, pattern>, VOP1e<op> { |
| 449 | |
| 450 | let mayLoad = 0; |
| 451 | let mayStore = 0; |
| 452 | let hasSideEffects = 0; |
| 453 | let UseNamedOperandTable = 1; |
| 454 | let VOP1 = 1; |
| 455 | } |
| 456 | |
| 457 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 458 | InstSI <outs, ins, asm, pattern>, VOP2e<op> { |
| 459 | |
| 460 | let mayLoad = 0; |
| 461 | let mayStore = 0; |
| 462 | let hasSideEffects = 0; |
| 463 | let UseNamedOperandTable = 1; |
| 464 | let VOP2 = 1; |
| 465 | } |
| 466 | |
| 467 | class VOP3 <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 468 | VOP3Common <outs, ins, asm, pattern>, VOP3e<op>; |
| 469 | |
| 470 | class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 471 | VOP3Common <outs, ins, asm, pattern>, VOP3be<op>; |
| 472 | |
| 473 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : |
| 474 | InstSI <(outs VCCReg:$dst), ins, asm, pattern>, VOPCe <op> { |
| 475 | |
| 476 | let DisableEncoding = "$dst"; |
| 477 | let mayLoad = 0; |
| 478 | let mayStore = 0; |
| 479 | let hasSideEffects = 0; |
| 480 | let UseNamedOperandTable = 1; |
| 481 | let VOPC = 1; |
| 482 | } |
| 483 | |
| 484 | class VINTRP <bits <2> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 485 | InstSI <outs, ins, asm, pattern>, VINTRPe<op> { |
| 486 | |
| 487 | let neverHasSideEffects = 1; |
| 488 | let mayLoad = 1; |
| 489 | let mayStore = 0; |
| 490 | } |
| 491 | |
| 492 | } // End Uses = [EXEC] |
| 493 | |
| 494 | //===----------------------------------------------------------------------===// |
| 495 | // Vector I/O operations |
| 496 | //===----------------------------------------------------------------------===// |
| 497 | |
| 498 | let Uses = [EXEC] in { |
| 499 | |
| 500 | class DS <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 501 | InstSI <outs, ins, asm, pattern> , DSe<op> { |
| 502 | |
| 503 | let LGKM_CNT = 1; |
| 504 | } |
| 505 | |
| 506 | class MUBUF <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 507 | InstSI<outs, ins, asm, pattern>, MUBUFe <op> { |
| 508 | |
| 509 | let VM_CNT = 1; |
| 510 | let EXP_CNT = 1; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame^] | 511 | let MUBUF = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 512 | |
| 513 | let neverHasSideEffects = 1; |
| 514 | let UseNamedOperandTable = 1; |
| 515 | } |
| 516 | |
| 517 | class MTBUF <bits<3> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 518 | InstSI<outs, ins, asm, pattern>, MTBUFe <op> { |
| 519 | |
| 520 | let VM_CNT = 1; |
| 521 | let EXP_CNT = 1; |
Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame^] | 522 | let MTBUF = 1; |
Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 523 | |
| 524 | let neverHasSideEffects = 1; |
| 525 | } |
| 526 | |
| 527 | class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 528 | InstSI <outs, ins, asm, pattern>, MIMGe <op> { |
| 529 | |
| 530 | let VM_CNT = 1; |
| 531 | let EXP_CNT = 1; |
| 532 | let MIMG = 1; |
| 533 | } |
| 534 | |
| 535 | def EXP : InstSI< |
| 536 | (outs), |
| 537 | (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm, |
| 538 | VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3), |
| 539 | "EXP $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3", |
| 540 | [] >, EXPe { |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 541 | |
| 542 | let EXP_CNT = 1; |
| 543 | } |
| 544 | |
| 545 | } // End Uses = [EXEC] |