blob: a2d8ee67c3ed839ebe61201aed4735b8ed3f1f30 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Tom Stellard16a9a202013-08-14 23:24:17 +000020 field bits<1> MIMG = 0;
Michel Danzer20680b12013-08-16 16:19:24 +000021 field bits<1> SMRD = 0;
Tom Stellard93fabce2013-10-10 17:11:55 +000022 field bits<1> VOP1 = 0;
23 field bits<1> VOP2 = 0;
24 field bits<1> VOP3 = 0;
25 field bits<1> VOPC = 0;
Tom Stellard82166022013-11-13 23:36:37 +000026 field bits<1> SALU = 0;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000027 field bits<1> MUBUF = 0;
28 field bits<1> MTBUF = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000030 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000031 let TSFlags{0} = VM_CNT;
32 let TSFlags{1} = EXP_CNT;
33 let TSFlags{2} = LGKM_CNT;
Tom Stellard16a9a202013-08-14 23:24:17 +000034 let TSFlags{3} = MIMG;
Michel Danzer20680b12013-08-16 16:19:24 +000035 let TSFlags{4} = SMRD;
Tom Stellard93fabce2013-10-10 17:11:55 +000036 let TSFlags{5} = VOP1;
37 let TSFlags{6} = VOP2;
38 let TSFlags{7} = VOP3;
39 let TSFlags{8} = VOPC;
Tom Stellard82166022013-11-13 23:36:37 +000040 let TSFlags{9} = SALU;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000041 let TSFlags{10} = MUBUF;
42 let TSFlags{11} = MTBUF;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Tom Stellarde5a1cda2014-07-21 17:44:28 +000045class Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Christian Konig72d5d5c2013-02-21 15:16:44 +000047 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000048 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000049}
50
Tom Stellarde5a1cda2014-07-21 17:44:28 +000051class Enc64 {
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Christian Konig72d5d5c2013-02-21 15:16:44 +000053 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000054 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000055}
56
Tom Stellard092f3322014-06-17 19:34:46 +000057class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +000058 InstSI <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +000059
60 let mayLoad = 0;
61 let mayStore = 0;
62 let hasSideEffects = 0;
63 let UseNamedOperandTable = 1;
64 let VOP3 = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +000065
66 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +000067}
68
Christian Konig72d5d5c2013-02-21 15:16:44 +000069//===----------------------------------------------------------------------===//
70// Scalar operations
71//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000072
Tom Stellarde5a1cda2014-07-21 17:44:28 +000073class SOP1e <bits<8> op> : Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Christian Konig72d5d5c2013-02-21 15:16:44 +000075 bits<7> SDST;
76 bits<8> SSRC0;
Tom Stellard75aadc22012-12-11 21:25:42 +000077
Christian Konig72d5d5c2013-02-21 15:16:44 +000078 let Inst{7-0} = SSRC0;
79 let Inst{15-8} = op;
80 let Inst{22-16} = SDST;
81 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +000082}
83
Tom Stellarde5a1cda2014-07-21 17:44:28 +000084class SOP2e <bits<7> op> : Enc32 {
85
Christian Konig72d5d5c2013-02-21 15:16:44 +000086 bits<7> SDST;
87 bits<8> SSRC0;
88 bits<8> SSRC1;
89
90 let Inst{7-0} = SSRC0;
91 let Inst{15-8} = SSRC1;
92 let Inst{22-16} = SDST;
93 let Inst{29-23} = op;
94 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +000095}
96
Tom Stellarde5a1cda2014-07-21 17:44:28 +000097class SOPCe <bits<7> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000098
99 bits<8> SSRC0;
100 bits<8> SSRC1;
101
102 let Inst{7-0} = SSRC0;
103 let Inst{15-8} = SSRC1;
104 let Inst{22-16} = op;
105 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000106}
107
108class SOPKe <bits<5> op> : Enc32 {
109
110 bits <7> SDST;
111 bits <16> SIMM16;
112
113 let Inst{15-0} = SIMM16;
114 let Inst{22-16} = SDST;
115 let Inst{27-23} = op;
116 let Inst{31-28} = 0xb; //encoding
117}
118
119class SOPPe <bits<7> op> : Enc32 {
120
121 bits <16> simm16;
122
123 let Inst{15-0} = simm16;
124 let Inst{22-16} = op;
125 let Inst{31-23} = 0x17f; // encoding
126}
127
128class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
129
130 bits<7> SDST;
131 bits<7> SBASE;
132 bits<8> OFFSET;
133
134 let Inst{7-0} = OFFSET;
135 let Inst{8} = imm;
136 let Inst{14-9} = SBASE{6-1};
137 let Inst{21-15} = SDST;
138 let Inst{26-22} = op;
139 let Inst{31-27} = 0x18; //encoding
140}
141
142class SOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
143 InstSI<outs, ins, asm, pattern>, SOP1e <op> {
144
145 let mayLoad = 0;
146 let mayStore = 0;
147 let hasSideEffects = 0;
148 let SALU = 1;
149}
150
151class SOP2 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
152 InstSI <outs, ins, asm, pattern>, SOP2e<op> {
153
154 let mayLoad = 0;
155 let mayStore = 0;
156 let hasSideEffects = 0;
157 let SALU = 1;
158}
159
160class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
161 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000162
163 let DisableEncoding = "$dst";
164 let mayLoad = 0;
165 let mayStore = 0;
166 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000167 let SALU = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000168}
169
170class SOPK <bits<5> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000171 InstSI <outs, ins , asm, pattern>, SOPKe<op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000172
173 let mayLoad = 0;
174 let mayStore = 0;
175 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000176 let SALU = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000177}
178
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000179class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern> :
180 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000181
182 let mayLoad = 0;
183 let mayStore = 0;
184 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000185 let SALU = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000186}
187
188class SMRD <bits<5> op, bits<1> imm, dag outs, dag ins, string asm,
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000189 list<dag> pattern> : InstSI<outs, ins, asm, pattern>, SMRDe<op, imm> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000190
191 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000192 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000193 let mayStore = 0;
194 let mayLoad = 1;
195 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000196}
197
198//===----------------------------------------------------------------------===//
199// Vector ALU operations
200//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000201
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000202class VOP1e <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000203
204 bits<8> VDST;
205 bits<9> SRC0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000206
Christian Konig72d5d5c2013-02-21 15:16:44 +0000207 let Inst{8-0} = SRC0;
208 let Inst{16-9} = op;
209 let Inst{24-17} = VDST;
210 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000211}
212
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000213class VOP2e <bits<6> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000214
215 bits<8> VDST;
216 bits<9> SRC0;
217 bits<8> VSRC1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000218
Christian Konig72d5d5c2013-02-21 15:16:44 +0000219 let Inst{8-0} = SRC0;
220 let Inst{16-9} = VSRC1;
221 let Inst{24-17} = VDST;
222 let Inst{30-25} = op;
223 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000224}
225
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000226class VOP3e <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000227
Tom Stellard459a79a2013-05-20 15:02:08 +0000228 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000229 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000230 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000231 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000232 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000233 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000234 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000235 bits<1> clamp;
236 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000237
Tom Stellard459a79a2013-05-20 15:02:08 +0000238 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000239 let Inst{8} = src0_modifiers{1};
240 let Inst{9} = src1_modifiers{1};
241 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000242 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000243 let Inst{25-17} = op;
244 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000245 let Inst{40-32} = src0;
246 let Inst{49-41} = src1;
247 let Inst{58-50} = src2;
248 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000249 let Inst{61} = src0_modifiers{0};
250 let Inst{62} = src1_modifiers{0};
251 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000252}
253
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000254class VOP3be <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000255
Tom Stellard459a79a2013-05-20 15:02:08 +0000256 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000257 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000258 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000259 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000260 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000261 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000262 bits<9> src2;
263 bits<7> sdst;
264 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000265
Tom Stellard459a79a2013-05-20 15:02:08 +0000266 let Inst{7-0} = dst;
267 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000268 let Inst{25-17} = op;
269 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000270 let Inst{40-32} = src0;
271 let Inst{49-41} = src1;
272 let Inst{58-50} = src2;
273 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000274 let Inst{61} = src0_modifiers{0};
275 let Inst{62} = src1_modifiers{0};
276 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000277}
278
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000279class VOPCe <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000280
281 bits<9> SRC0;
282 bits<8> VSRC1;
283
284 let Inst{8-0} = SRC0;
285 let Inst{16-9} = VSRC1;
286 let Inst{24-17} = op;
287 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000288}
289
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000290class VINTRPe <bits<2> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000291
292 bits<8> VDST;
293 bits<8> VSRC;
294 bits<2> ATTRCHAN;
295 bits<6> ATTR;
296
297 let Inst{7-0} = VSRC;
298 let Inst{9-8} = ATTRCHAN;
299 let Inst{15-10} = ATTR;
300 let Inst{17-16} = op;
301 let Inst{25-18} = VDST;
302 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000303}
304
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000305class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000306
307 bits<8> vdst;
308 bits<1> gds;
309 bits<8> addr;
310 bits<8> data0;
311 bits<8> data1;
312 bits<8> offset0;
313 bits<8> offset1;
314
315 let Inst{7-0} = offset0;
316 let Inst{15-8} = offset1;
317 let Inst{17} = gds;
318 let Inst{25-18} = op;
319 let Inst{31-26} = 0x36; //encoding
320 let Inst{39-32} = addr;
321 let Inst{47-40} = data0;
322 let Inst{55-48} = data1;
323 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000324}
325
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000326class MUBUFe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000327
Tom Stellard6db08eb2013-04-05 23:31:44 +0000328 bits<12> offset;
329 bits<1> offen;
330 bits<1> idxen;
331 bits<1> glc;
332 bits<1> addr64;
333 bits<1> lds;
334 bits<8> vaddr;
335 bits<8> vdata;
336 bits<7> srsrc;
337 bits<1> slc;
338 bits<1> tfe;
339 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000340
Tom Stellard6db08eb2013-04-05 23:31:44 +0000341 let Inst{11-0} = offset;
342 let Inst{12} = offen;
343 let Inst{13} = idxen;
344 let Inst{14} = glc;
345 let Inst{15} = addr64;
346 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000347 let Inst{24-18} = op;
348 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000349 let Inst{39-32} = vaddr;
350 let Inst{47-40} = vdata;
351 let Inst{52-48} = srsrc{6-2};
352 let Inst{54} = slc;
353 let Inst{55} = tfe;
354 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000355}
356
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000357class MTBUFe <bits<3> op> : Enc64 {
Christian Konige3cba882013-02-16 11:28:02 +0000358
Christian Konig72d5d5c2013-02-21 15:16:44 +0000359 bits<8> VDATA;
360 bits<12> OFFSET;
361 bits<1> OFFEN;
362 bits<1> IDXEN;
363 bits<1> GLC;
364 bits<1> ADDR64;
365 bits<4> DFMT;
366 bits<3> NFMT;
367 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000368 bits<7> SRSRC;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000369 bits<1> SLC;
370 bits<1> TFE;
371 bits<8> SOFFSET;
372
373 let Inst{11-0} = OFFSET;
374 let Inst{12} = OFFEN;
375 let Inst{13} = IDXEN;
376 let Inst{14} = GLC;
377 let Inst{15} = ADDR64;
378 let Inst{18-16} = op;
379 let Inst{22-19} = DFMT;
380 let Inst{25-23} = NFMT;
381 let Inst{31-26} = 0x3a; //encoding
382 let Inst{39-32} = VADDR;
383 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000384 let Inst{52-48} = SRSRC{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000385 let Inst{54} = SLC;
386 let Inst{55} = TFE;
387 let Inst{63-56} = SOFFSET;
Christian Konige3cba882013-02-16 11:28:02 +0000388}
389
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000390class MIMGe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000391
392 bits<8> VDATA;
393 bits<4> DMASK;
394 bits<1> UNORM;
395 bits<1> GLC;
396 bits<1> DA;
397 bits<1> R128;
398 bits<1> TFE;
399 bits<1> LWE;
400 bits<1> SLC;
401 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000402 bits<7> SRSRC;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000403 bits<7> SSAMP;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000404
405 let Inst{11-8} = DMASK;
406 let Inst{12} = UNORM;
407 let Inst{13} = GLC;
408 let Inst{14} = DA;
409 let Inst{15} = R128;
410 let Inst{16} = TFE;
411 let Inst{17} = LWE;
412 let Inst{24-18} = op;
413 let Inst{25} = SLC;
414 let Inst{31-26} = 0x3c;
415 let Inst{39-32} = VADDR;
416 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000417 let Inst{52-48} = SRSRC{6-2};
418 let Inst{57-53} = SSAMP{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000419}
420
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000421class EXPe : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000422
423 bits<4> EN;
424 bits<6> TGT;
425 bits<1> COMPR;
426 bits<1> DONE;
427 bits<1> VM;
428 bits<8> VSRC0;
429 bits<8> VSRC1;
430 bits<8> VSRC2;
431 bits<8> VSRC3;
432
433 let Inst{3-0} = EN;
434 let Inst{9-4} = TGT;
435 let Inst{10} = COMPR;
436 let Inst{11} = DONE;
437 let Inst{12} = VM;
438 let Inst{31-26} = 0x3e;
439 let Inst{39-32} = VSRC0;
440 let Inst{47-40} = VSRC1;
441 let Inst{55-48} = VSRC2;
442 let Inst{63-56} = VSRC3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000443}
444
445let Uses = [EXEC] in {
446
447class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
448 InstSI <outs, ins, asm, pattern>, VOP1e<op> {
449
450 let mayLoad = 0;
451 let mayStore = 0;
452 let hasSideEffects = 0;
453 let UseNamedOperandTable = 1;
454 let VOP1 = 1;
455}
456
457class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
458 InstSI <outs, ins, asm, pattern>, VOP2e<op> {
459
460 let mayLoad = 0;
461 let mayStore = 0;
462 let hasSideEffects = 0;
463 let UseNamedOperandTable = 1;
464 let VOP2 = 1;
465}
466
467class VOP3 <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
468 VOP3Common <outs, ins, asm, pattern>, VOP3e<op>;
469
470class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
471 VOP3Common <outs, ins, asm, pattern>, VOP3be<op>;
472
473class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
474 InstSI <(outs VCCReg:$dst), ins, asm, pattern>, VOPCe <op> {
475
476 let DisableEncoding = "$dst";
477 let mayLoad = 0;
478 let mayStore = 0;
479 let hasSideEffects = 0;
480 let UseNamedOperandTable = 1;
481 let VOPC = 1;
482}
483
484class VINTRP <bits <2> op, dag outs, dag ins, string asm, list<dag> pattern> :
485 InstSI <outs, ins, asm, pattern>, VINTRPe<op> {
486
487 let neverHasSideEffects = 1;
488 let mayLoad = 1;
489 let mayStore = 0;
490}
491
492} // End Uses = [EXEC]
493
494//===----------------------------------------------------------------------===//
495// Vector I/O operations
496//===----------------------------------------------------------------------===//
497
498let Uses = [EXEC] in {
499
500class DS <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
501 InstSI <outs, ins, asm, pattern> , DSe<op> {
502
503 let LGKM_CNT = 1;
504}
505
506class MUBUF <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
507 InstSI<outs, ins, asm, pattern>, MUBUFe <op> {
508
509 let VM_CNT = 1;
510 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000511 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000512
513 let neverHasSideEffects = 1;
514 let UseNamedOperandTable = 1;
515}
516
517class MTBUF <bits<3> op, dag outs, dag ins, string asm, list<dag> pattern> :
518 InstSI<outs, ins, asm, pattern>, MTBUFe <op> {
519
520 let VM_CNT = 1;
521 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000522 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000523
524 let neverHasSideEffects = 1;
525}
526
527class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
528 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
529
530 let VM_CNT = 1;
531 let EXP_CNT = 1;
532 let MIMG = 1;
533}
534
535def EXP : InstSI<
536 (outs),
537 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
538 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
539 "EXP $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
540 [] >, EXPe {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000541
542 let EXP_CNT = 1;
543}
544
545} // End Uses = [EXEC]