blob: 2ed8b941b457e6275777298e755c75d66f9081cb [file] [log] [blame]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SI %s
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00002; RUN: llc -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI %s
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003
4declare half @llvm.minnum.f16(half %a, half %b)
5declare <2 x half> @llvm.minnum.v2f16(<2 x half> %a, <2 x half> %b)
6
Matt Arsenault0c687392017-01-30 16:57:41 +00007; GCN-LABEL: {{^}}minnum_f16:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00008; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
9; GCN: buffer_load_ushort v[[B_F16:[0-9]+]]
10; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
11; SI: v_cvt_f32_f16_e32 v[[B_F32:[0-9]+]], v[[B_F16]]
12; SI: v_min_f32_e32 v[[R_F32:[0-9]+]], v[[B_F32]], v[[A_F32]]
13; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
14; VI: v_min_f16_e32 v[[R_F16:[0-9]+]], v[[B_F16]], v[[A_F16]]
15; GCN: buffer_store_short v[[R_F16]]
16; GCN: s_endpgm
17define void @minnum_f16(
18 half addrspace(1)* %r,
19 half addrspace(1)* %a,
20 half addrspace(1)* %b) {
21entry:
22 %a.val = load half, half addrspace(1)* %a
23 %b.val = load half, half addrspace(1)* %b
24 %r.val = call half @llvm.minnum.f16(half %a.val, half %b.val)
25 store half %r.val, half addrspace(1)* %r
26 ret void
27}
28
Matt Arsenault0c687392017-01-30 16:57:41 +000029; GCN-LABEL: {{^}}minnum_f16_imm_a:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000030; GCN: buffer_load_ushort v[[B_F16:[0-9]+]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000031; SI: v_cvt_f32_f16_e32 v[[B_F32:[0-9]+]], v[[B_F16]]
Matt Arsenault0c687392017-01-30 16:57:41 +000032; SI: v_min_f32_e32 v[[R_F32:[0-9]+]], 0x40400000, v[[B_F32]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000033; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
34; VI: v_min_f16_e32 v[[R_F16:[0-9]+]], 0x4200, v[[B_F16]]
35; GCN: buffer_store_short v[[R_F16]]
36; GCN: s_endpgm
37define void @minnum_f16_imm_a(
38 half addrspace(1)* %r,
39 half addrspace(1)* %b) {
40entry:
41 %b.val = load half, half addrspace(1)* %b
42 %r.val = call half @llvm.minnum.f16(half 3.0, half %b.val)
43 store half %r.val, half addrspace(1)* %r
44 ret void
45}
46
Matt Arsenault0c687392017-01-30 16:57:41 +000047; GCN-LABEL: {{^}}minnum_f16_imm_b:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000048; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000049; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
Matt Arsenault0c687392017-01-30 16:57:41 +000050; SI: v_min_f32_e32 v[[R_F32:[0-9]+]], 4.0, v[[A_F32]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000051; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
Matt Arsenault4bd72362016-12-10 00:39:12 +000052; VI: v_min_f16_e32 v[[R_F16:[0-9]+]], 4.0, v[[A_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000053; GCN: buffer_store_short v[[R_F16]]
54; GCN: s_endpgm
55define void @minnum_f16_imm_b(
56 half addrspace(1)* %r,
57 half addrspace(1)* %a) {
58entry:
59 %a.val = load half, half addrspace(1)* %a
60 %r.val = call half @llvm.minnum.f16(half %a.val, half 4.0)
61 store half %r.val, half addrspace(1)* %r
62 ret void
63}
64
Matt Arsenault0c687392017-01-30 16:57:41 +000065; GCN-LABEL: {{^}}minnum_v2f16:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000066; GCN: buffer_load_dword v[[A_V2_F16:[0-9]+]]
67; GCN: buffer_load_dword v[[B_V2_F16:[0-9]+]]
68; GCN: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
69; GCN: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
70; SI: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
71; SI: v_cvt_f32_f16_e32 v[[B_F32_0:[0-9]+]], v[[B_V2_F16]]
72; SI: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
73; SI: v_cvt_f32_f16_e32 v[[B_F32_1:[0-9]+]], v[[B_F16_1]]
74; SI: v_min_f32_e32 v[[R_F32_0:[0-9]+]], v[[B_F32_0]], v[[A_F32_0]]
75; SI: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
76; SI: v_min_f32_e32 v[[R_F32_1:[0-9]+]], v[[B_F32_1]], v[[A_F32_1]]
77; SI: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
78; VI: v_min_f16_e32 v[[R_F16_0:[0-9]+]], v[[B_V2_F16]], v[[A_V2_F16]]
79; VI: v_min_f16_e32 v[[R_F16_1:[0-9]+]], v[[B_F16_1]], v[[A_F16_1]]
80; GCN: v_and_b32_e32 v[[R_F16_LO:[0-9]+]], 0xffff, v[[R_F16_0]]
81; GCN: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
82; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_HI]], v[[R_F16_LO]]
83; GCN: buffer_store_dword v[[R_V2_F16]]
84; GCN: s_endpgm
85define void @minnum_v2f16(
86 <2 x half> addrspace(1)* %r,
87 <2 x half> addrspace(1)* %a,
88 <2 x half> addrspace(1)* %b) {
89entry:
90 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
91 %b.val = load <2 x half>, <2 x half> addrspace(1)* %b
92 %r.val = call <2 x half> @llvm.minnum.v2f16(<2 x half> %a.val, <2 x half> %b.val)
93 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
94 ret void
95}
96
Matt Arsenault0c687392017-01-30 16:57:41 +000097; GCN-LABEL: {{^}}minnum_v2f16_imm_a:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000098; GCN: buffer_load_dword v[[B_V2_F16:[0-9]+]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000099; SI: v_cvt_f32_f16_e32 v[[B_F32_0:[0-9]+]], v[[B_V2_F16]]
100; GCN: v_lshrrev_b32_e32 v[[B_F16_1:[0-9]+]], 16, v[[B_V2_F16]]
101; SI: v_cvt_f32_f16_e32 v[[B_F32_1:[0-9]+]], v[[B_F16_1]]
Matt Arsenault0c687392017-01-30 16:57:41 +0000102; SI: v_min_f32_e32 v[[R_F32_0:[0-9]+]], 0x40400000, v[[B_F32_0]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000103; SI: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
Matt Arsenault0c687392017-01-30 16:57:41 +0000104; SI: v_min_f32_e32 v[[R_F32_1:[0-9]+]], 4.0, v[[B_F32_1]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000105; SI: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
106; VI: v_min_f16_e32 v[[R_F16_0:[0-9]+]], 0x4200, v[[B_V2_F16]]
Matt Arsenault4bd72362016-12-10 00:39:12 +0000107; VI: v_min_f16_e32 v[[R_F16_1:[0-9]+]], 4.0, v[[B_F16_1]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000108; GCN: v_and_b32_e32 v[[R_F16_LO:[0-9]+]], 0xffff, v[[R_F16_0]]
109; GCN: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
110; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_HI]], v[[R_F16_LO]]
111; GCN: buffer_store_dword v[[R_V2_F16]]
112; GCN: s_endpgm
113define void @minnum_v2f16_imm_a(
114 <2 x half> addrspace(1)* %r,
115 <2 x half> addrspace(1)* %b) {
116entry:
117 %b.val = load <2 x half>, <2 x half> addrspace(1)* %b
118 %r.val = call <2 x half> @llvm.minnum.v2f16(<2 x half> <half 3.0, half 4.0>, <2 x half> %b.val)
119 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
120 ret void
121}
122
Matt Arsenault0c687392017-01-30 16:57:41 +0000123; GCN-LABEL: {{^}}minnum_v2f16_imm_b:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000124; GCN: buffer_load_dword v[[A_V2_F16:[0-9]+]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000125; SI: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
126; GCN: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
127; SI: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
Matt Arsenault0c687392017-01-30 16:57:41 +0000128; SI: v_min_f32_e32 v[[R_F32_0:[0-9]+]], 4.0, v[[A_F32_0]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000129; SI: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
Matt Arsenault0c687392017-01-30 16:57:41 +0000130; SI: v_min_f32_e32 v[[R_F32_1:[0-9]+]], 0x40400000, v[[A_F32_1]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000131; SI: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
Matt Arsenault4bd72362016-12-10 00:39:12 +0000132; VI: v_min_f16_e32 v[[R_F16_0:[0-9]+]], 4.0, v[[A_V2_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000133; VI: v_min_f16_e32 v[[R_F16_1:[0-9]+]], 0x4200, v[[A_F16_1]]
134; GCN: v_and_b32_e32 v[[R_F16_LO:[0-9]+]], 0xffff, v[[R_F16_0]]
135; GCN: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
136; GCN: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_HI]], v[[R_F16_LO]]
137; GCN: buffer_store_dword v[[R_V2_F16]]
138; GCN: s_endpgm
139define void @minnum_v2f16_imm_b(
140 <2 x half> addrspace(1)* %r,
141 <2 x half> addrspace(1)* %a) {
142entry:
143 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
144 %r.val = call <2 x half> @llvm.minnum.v2f16(<2 x half> %a.val, <2 x half> <half 4.0, half 3.0>)
145 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
146 ret void
147}