blob: 5ed9691ebbcfb7c2aaa329b81af58dea29cc3587 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
20#include "llvm/Function.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000022#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetOptions.h"
27using namespace llvm;
28
29// FIXME: temporary.
30#include "llvm/Support/CommandLine.h"
31static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
32 cl::desc("Enable fastcc on X86"));
33
34X86TargetLowering::X86TargetLowering(TargetMachine &TM)
35 : TargetLowering(TM) {
Chris Lattner76ac0682005-11-15 00:40:23 +000036 // Set up the TargetLowering object.
37
38 // X86 is weird, it always uses i8 for shift amounts and setcc results.
39 setShiftAmountType(MVT::i8);
40 setSetCCResultType(MVT::i8);
41 setSetCCResultContents(ZeroOrOneSetCCResult);
42 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner1a8d9182006-01-13 18:00:54 +000043 setStackPointerRegisterToSaveRestore(X86::ESP);
Chris Lattner76ac0682005-11-15 00:40:23 +000044
45 // Set up the register classes.
Chris Lattner76ac0682005-11-15 00:40:23 +000046 addRegisterClass(MVT::i8, X86::R8RegisterClass);
47 addRegisterClass(MVT::i16, X86::R16RegisterClass);
48 addRegisterClass(MVT::i32, X86::R32RegisterClass);
49
50 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
51 // operation.
52 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
53 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
54 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000055
56 if (X86ScalarSSE)
57 // No SSE i64 SINT_TO_FP, so expand i32 UINT_TO_FP instead.
58 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
59 else
60 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Chris Lattner76ac0682005-11-15 00:40:23 +000061
62 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
63 // this operation.
64 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
65 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
66
67 if (!X86ScalarSSE) {
68 // We can handle SINT_TO_FP and FP_TO_SINT from/TO i64 even though i64
69 // isn't legal.
70 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
71 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
72 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
73 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
74 }
75
76 // Handle FP_TO_UINT by promoting the destination to a larger signed
77 // conversion.
78 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
79 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
80 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
81
82 if (!X86ScalarSSE)
83 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
84
85 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
86 // this operation.
87 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
88 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
89 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
90
Chris Lattner30107e62005-12-23 05:15:23 +000091 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
92 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
93
Evan Cheng6fc31042005-12-19 23:12:38 +000094 if (X86DAGIsel) {
95 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
96 }
Chris Lattner76ac0682005-11-15 00:40:23 +000097 setOperationAction(ISD::BRCONDTWOWAY , MVT::Other, Expand);
98 setOperationAction(ISD::BRTWOWAY_CC , MVT::Other, Expand);
99 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
100 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000102 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
103 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
104 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
105 setOperationAction(ISD::FREM , MVT::f64 , Expand);
106 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
107 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
108 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
109 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
110 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
111 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
112 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
113 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
114 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000115 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000116
Evan Cheng6d2ab042006-01-11 23:20:05 +0000117 if (!X86DAGIsel) {
Nate Begeman2fba8a32006-01-14 03:14:10 +0000118 setOperationAction(ISD::BSWAP , MVT::i32 , Expand);
Evan Cheng6d2ab042006-01-11 23:20:05 +0000119 setOperationAction(ISD::ROTL , MVT::i8 , Expand);
120 setOperationAction(ISD::ROTR , MVT::i8 , Expand);
121 setOperationAction(ISD::ROTL , MVT::i16 , Expand);
122 setOperationAction(ISD::ROTR , MVT::i16 , Expand);
123 setOperationAction(ISD::ROTL , MVT::i32 , Expand);
124 setOperationAction(ISD::ROTR , MVT::i32 , Expand);
125 }
Nate Begeman2fba8a32006-01-14 03:14:10 +0000126 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000127
Chris Lattner76ac0682005-11-15 00:40:23 +0000128 setOperationAction(ISD::READIO , MVT::i1 , Expand);
129 setOperationAction(ISD::READIO , MVT::i8 , Expand);
130 setOperationAction(ISD::READIO , MVT::i16 , Expand);
131 setOperationAction(ISD::READIO , MVT::i32 , Expand);
132 setOperationAction(ISD::WRITEIO , MVT::i1 , Expand);
133 setOperationAction(ISD::WRITEIO , MVT::i8 , Expand);
134 setOperationAction(ISD::WRITEIO , MVT::i16 , Expand);
135 setOperationAction(ISD::WRITEIO , MVT::i32 , Expand);
136
137 // These should be promoted to a larger select which is supported.
138 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
139 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Evan Cheng225a4d02005-12-17 01:21:05 +0000140 if (X86DAGIsel) {
Evan Cheng172fce72006-01-06 00:43:03 +0000141 // X86 wants to expand cmov itself.
Evan Cheng225a4d02005-12-17 01:21:05 +0000142 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
143 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
Evan Cheng172fce72006-01-06 00:43:03 +0000144 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
145 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Evan Chengc1583db2005-12-21 20:21:51 +0000146 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
147 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
148 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
Evan Cheng172fce72006-01-06 00:43:03 +0000149 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
150 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
151 // X86 ret instruction may pop stack.
152 setOperationAction(ISD::RET , MVT::Other, Custom);
153 // Darwin ABI issue.
Evan Cheng9cdc16c2005-12-21 23:05:39 +0000154 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Cheng9c249c32006-01-09 18:33:28 +0000155 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
156 setOperationAction(ISD::ADD_PARTS , MVT::i32 , Custom);
157 setOperationAction(ISD::SUB_PARTS , MVT::i32 , Custom);
158 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
159 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
160 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Evan Chengae986f12006-01-11 22:15:48 +0000161 // X86 wants to expand memset / memcpy itself.
162 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
163 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Evan Cheng225a4d02005-12-17 01:21:05 +0000164 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000165
Chris Lattner9c415362005-11-29 06:16:21 +0000166 // We don't have line number support yet.
167 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000168 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
169 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000170
Chris Lattner78c358d2006-01-15 09:00:21 +0000171 // Expand to the default code.
172 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
173 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
174 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000175
Chris Lattner76ac0682005-11-15 00:40:23 +0000176 if (X86ScalarSSE) {
177 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000178 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
179 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000180
181 // SSE has no load+extend ops
182 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
183 setOperationAction(ISD::ZEXTLOAD, MVT::f32, Expand);
184
185 // SSE has no i16 to fp conversion, only i32
186 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
187 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
188
189 // Expand FP_TO_UINT into a select.
190 // FIXME: We would like to use a Custom expander here eventually to do
191 // the optimal thing for SSE vs. the default expansion in the legalizer.
192 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
193
194 // We don't support sin/cos/sqrt/fmod
195 setOperationAction(ISD::FSIN , MVT::f64, Expand);
196 setOperationAction(ISD::FCOS , MVT::f64, Expand);
197 setOperationAction(ISD::FABS , MVT::f64, Expand);
198 setOperationAction(ISD::FNEG , MVT::f64, Expand);
199 setOperationAction(ISD::FREM , MVT::f64, Expand);
200 setOperationAction(ISD::FSIN , MVT::f32, Expand);
201 setOperationAction(ISD::FCOS , MVT::f32, Expand);
202 setOperationAction(ISD::FABS , MVT::f32, Expand);
203 setOperationAction(ISD::FNEG , MVT::f32, Expand);
204 setOperationAction(ISD::FREM , MVT::f32, Expand);
205
206 addLegalFPImmediate(+0.0); // xorps / xorpd
207 } else {
208 // Set up the FP register classes.
209 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
210
Evan Cheng6305e502006-01-12 22:54:21 +0000211 if (X86DAGIsel) {
212 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Custom);
213 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
214 }
215
Chris Lattner76ac0682005-11-15 00:40:23 +0000216 if (!UnsafeFPMath) {
217 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
218 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
219 }
220
221 addLegalFPImmediate(+0.0); // FLD0
222 addLegalFPImmediate(+1.0); // FLD1
223 addLegalFPImmediate(-0.0); // FLD0/FCHS
224 addLegalFPImmediate(-1.0); // FLD1/FCHS
225 }
226 computeRegisterProperties();
227
228 maxStoresPerMemSet = 8; // For %llvm.memset -> sequence of stores
229 maxStoresPerMemCpy = 8; // For %llvm.memcpy -> sequence of stores
230 maxStoresPerMemMove = 8; // For %llvm.memmove -> sequence of stores
231 allowUnalignedMemoryAccesses = true; // x86 supports it!
232}
233
234std::vector<SDOperand>
235X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
236 if (F.getCallingConv() == CallingConv::Fast && EnableFastCC)
237 return LowerFastCCArguments(F, DAG);
238 return LowerCCCArguments(F, DAG);
239}
240
241std::pair<SDOperand, SDOperand>
242X86TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
243 bool isVarArg, unsigned CallingConv,
244 bool isTailCall,
245 SDOperand Callee, ArgListTy &Args,
246 SelectionDAG &DAG) {
247 assert((!isVarArg || CallingConv == CallingConv::C) &&
248 "Only C takes varargs!");
Evan Cheng172fce72006-01-06 00:43:03 +0000249
250 // If the callee is a GlobalAddress node (quite common, every direct call is)
251 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
252 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
253 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Evan Chengbc7a0f442006-01-11 06:09:51 +0000254 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
255 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Evan Cheng172fce72006-01-06 00:43:03 +0000256
Chris Lattner76ac0682005-11-15 00:40:23 +0000257 if (CallingConv == CallingConv::Fast && EnableFastCC)
258 return LowerFastCCCallTo(Chain, RetTy, isTailCall, Callee, Args, DAG);
259 return LowerCCCCallTo(Chain, RetTy, isVarArg, isTailCall, Callee, Args, DAG);
260}
261
Evan Chenga74ce622005-12-21 02:39:21 +0000262SDOperand X86TargetLowering::LowerReturnTo(SDOperand Chain, SDOperand Op,
263 SelectionDAG &DAG) {
264 if (!X86DAGIsel)
265 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op);
266
267 SDOperand Copy;
268 MVT::ValueType OpVT = Op.getValueType();
269 switch (OpVT) {
270 default: assert(0 && "Unknown type to return!");
271 case MVT::i32:
272 Copy = DAG.getCopyToReg(Chain, X86::EAX, Op, SDOperand());
273 break;
274 case MVT::i64: {
275 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op,
276 DAG.getConstant(1, MVT::i32));
277 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op,
278 DAG.getConstant(0, MVT::i32));
Evan Cheng172fce72006-01-06 00:43:03 +0000279 Copy = DAG.getCopyToReg(Chain, X86::EDX, Hi, SDOperand());
280 Copy = DAG.getCopyToReg(Copy, X86::EAX, Lo, Copy.getValue(1));
Evan Chenga74ce622005-12-21 02:39:21 +0000281 break;
282 }
283 case MVT::f32:
Evan Chenga74ce622005-12-21 02:39:21 +0000284 case MVT::f64:
285 if (!X86ScalarSSE) {
Evan Cheng9c249c32006-01-09 18:33:28 +0000286 if (OpVT == MVT::f32)
287 Op = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Op);
Evan Chenga74ce622005-12-21 02:39:21 +0000288 std::vector<MVT::ValueType> Tys;
289 Tys.push_back(MVT::Other);
290 Tys.push_back(MVT::Flag);
291 std::vector<SDOperand> Ops;
292 Ops.push_back(Chain);
293 Ops.push_back(Op);
294 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
295 } else {
296 // Spill the value to memory and reload it into top of stack.
297 unsigned Size = MVT::getSizeInBits(OpVT)/8;
298 MachineFunction &MF = DAG.getMachineFunction();
299 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
300 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
301 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Op,
302 StackSlot, DAG.getSrcValue(NULL));
303 std::vector<MVT::ValueType> Tys;
304 Tys.push_back(MVT::f64);
305 Tys.push_back(MVT::Other);
306 std::vector<SDOperand> Ops;
307 Ops.push_back(Chain);
308 Ops.push_back(StackSlot);
309 Ops.push_back(DAG.getValueType(OpVT));
310 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops);
311 Tys.clear();
312 Tys.push_back(MVT::Other);
313 Tys.push_back(MVT::Flag);
314 Ops.clear();
315 Ops.push_back(Copy.getValue(1));
316 Ops.push_back(Copy);
317 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
318 }
319 break;
320 }
Evan Chengc1583db2005-12-21 20:21:51 +0000321
322 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
323 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
324 Copy.getValue(1));
Evan Chenga74ce622005-12-21 02:39:21 +0000325}
326
Chris Lattner76ac0682005-11-15 00:40:23 +0000327//===----------------------------------------------------------------------===//
328// C Calling Convention implementation
329//===----------------------------------------------------------------------===//
330
331std::vector<SDOperand>
332X86TargetLowering::LowerCCCArguments(Function &F, SelectionDAG &DAG) {
333 std::vector<SDOperand> ArgValues;
334
335 MachineFunction &MF = DAG.getMachineFunction();
336 MachineFrameInfo *MFI = MF.getFrameInfo();
337
338 // Add DAG nodes to load the arguments... On entry to a function on the X86,
339 // the stack frame looks like this:
340 //
341 // [ESP] -- return address
342 // [ESP + 4] -- first argument (leftmost lexically)
343 // [ESP + 8] -- second argument, if first argument is four bytes in size
344 // ...
345 //
346 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
347 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
348 MVT::ValueType ObjectVT = getValueType(I->getType());
349 unsigned ArgIncrement = 4;
350 unsigned ObjSize;
351 switch (ObjectVT) {
352 default: assert(0 && "Unhandled argument type!");
353 case MVT::i1:
354 case MVT::i8: ObjSize = 1; break;
355 case MVT::i16: ObjSize = 2; break;
356 case MVT::i32: ObjSize = 4; break;
357 case MVT::i64: ObjSize = ArgIncrement = 8; break;
358 case MVT::f32: ObjSize = 4; break;
359 case MVT::f64: ObjSize = ArgIncrement = 8; break;
360 }
361 // Create the frame index object for this incoming parameter...
362 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
363
364 // Create the SelectionDAG nodes corresponding to a load from this parameter
365 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
366
367 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
368 // dead loads.
369 SDOperand ArgValue;
370 if (!I->use_empty())
371 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
372 DAG.getSrcValue(NULL));
373 else {
374 if (MVT::isInteger(ObjectVT))
375 ArgValue = DAG.getConstant(0, ObjectVT);
376 else
377 ArgValue = DAG.getConstantFP(0, ObjectVT);
378 }
379 ArgValues.push_back(ArgValue);
380
381 ArgOffset += ArgIncrement; // Move on to the next argument...
382 }
383
384 // If the function takes variable number of arguments, make a frame index for
385 // the start of the first vararg value... for expansion of llvm.va_start.
386 if (F.isVarArg())
387 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
388 ReturnAddrIndex = 0; // No return address slot generated yet.
389 BytesToPopOnReturn = 0; // Callee pops nothing.
390 BytesCallerReserves = ArgOffset;
391
392 // Finally, inform the code generator which regs we return values in.
393 switch (getValueType(F.getReturnType())) {
394 default: assert(0 && "Unknown type!");
395 case MVT::isVoid: break;
396 case MVT::i1:
397 case MVT::i8:
398 case MVT::i16:
399 case MVT::i32:
400 MF.addLiveOut(X86::EAX);
401 break;
402 case MVT::i64:
403 MF.addLiveOut(X86::EAX);
404 MF.addLiveOut(X86::EDX);
405 break;
406 case MVT::f32:
407 case MVT::f64:
408 MF.addLiveOut(X86::ST0);
409 break;
410 }
411 return ArgValues;
412}
413
414std::pair<SDOperand, SDOperand>
415X86TargetLowering::LowerCCCCallTo(SDOperand Chain, const Type *RetTy,
416 bool isVarArg, bool isTailCall,
417 SDOperand Callee, ArgListTy &Args,
418 SelectionDAG &DAG) {
419 // Count how many bytes are to be pushed on the stack.
420 unsigned NumBytes = 0;
421
422 if (Args.empty()) {
423 // Save zero bytes.
424 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
425 DAG.getConstant(0, getPointerTy()));
426 } else {
427 for (unsigned i = 0, e = Args.size(); i != e; ++i)
428 switch (getValueType(Args[i].second)) {
429 default: assert(0 && "Unknown value type!");
430 case MVT::i1:
431 case MVT::i8:
432 case MVT::i16:
433 case MVT::i32:
434 case MVT::f32:
435 NumBytes += 4;
436 break;
437 case MVT::i64:
438 case MVT::f64:
439 NumBytes += 8;
440 break;
441 }
442
443 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
444 DAG.getConstant(NumBytes, getPointerTy()));
445
446 // Arguments go on the stack in reverse order, as specified by the ABI.
447 unsigned ArgOffset = 0;
Evan Chengbc7a0f442006-01-11 06:09:51 +0000448 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattner76ac0682005-11-15 00:40:23 +0000449 std::vector<SDOperand> Stores;
450
451 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
452 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
453 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
454
455 switch (getValueType(Args[i].second)) {
456 default: assert(0 && "Unexpected ValueType for argument!");
457 case MVT::i1:
458 case MVT::i8:
459 case MVT::i16:
460 // Promote the integer to 32 bits. If the input type is signed use a
461 // sign extend, otherwise use a zero extend.
462 if (Args[i].second->isSigned())
463 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
464 else
465 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
466
467 // FALL THROUGH
468 case MVT::i32:
469 case MVT::f32:
470 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
471 Args[i].first, PtrOff,
472 DAG.getSrcValue(NULL)));
473 ArgOffset += 4;
474 break;
475 case MVT::i64:
476 case MVT::f64:
477 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
478 Args[i].first, PtrOff,
479 DAG.getSrcValue(NULL)));
480 ArgOffset += 8;
481 break;
482 }
483 }
484 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
485 }
486
487 std::vector<MVT::ValueType> RetVals;
488 MVT::ValueType RetTyVT = getValueType(RetTy);
489 RetVals.push_back(MVT::Other);
490
491 // The result values produced have to be legal. Promote the result.
492 switch (RetTyVT) {
493 case MVT::isVoid: break;
494 default:
495 RetVals.push_back(RetTyVT);
496 break;
497 case MVT::i1:
498 case MVT::i8:
499 case MVT::i16:
500 RetVals.push_back(MVT::i32);
501 break;
502 case MVT::f32:
503 if (X86ScalarSSE)
504 RetVals.push_back(MVT::f32);
505 else
506 RetVals.push_back(MVT::f64);
507 break;
508 case MVT::i64:
509 RetVals.push_back(MVT::i32);
510 RetVals.push_back(MVT::i32);
511 break;
512 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000513
Evan Cheng45e190982006-01-05 00:27:02 +0000514 if (X86DAGIsel) {
515 std::vector<MVT::ValueType> NodeTys;
516 NodeTys.push_back(MVT::Other); // Returns a chain
517 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Evan Cheng45e190982006-01-05 00:27:02 +0000518 std::vector<SDOperand> Ops;
519 Ops.push_back(Chain);
520 Ops.push_back(Callee);
521
Evan Cheng172fce72006-01-06 00:43:03 +0000522 // FIXME: Do not generate X86ISD::TAILCALL for now.
523 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
Evan Cheng45e190982006-01-05 00:27:02 +0000524 SDOperand InFlag = Chain.getValue(1);
525
526 SDOperand RetVal;
527 if (RetTyVT != MVT::isVoid) {
528 switch (RetTyVT) {
529 default: assert(0 && "Unknown value type to return!");
530 case MVT::i1:
531 case MVT::i8:
532 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
533 Chain = RetVal.getValue(1);
534 break;
535 case MVT::i16:
536 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
537 Chain = RetVal.getValue(1);
538 break;
539 case MVT::i32:
540 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
541 Chain = RetVal.getValue(1);
542 break;
543 case MVT::i64: {
544 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
545 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
546 Lo.getValue(2));
547 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
548 Chain = Hi.getValue(1);
549 break;
550 }
Evan Cheng45e190982006-01-05 00:27:02 +0000551 case MVT::f64: {
552 std::vector<MVT::ValueType> Tys;
553 Tys.push_back(MVT::f64);
554 Tys.push_back(MVT::Other);
Evan Chengbec9d722006-01-17 00:19:47 +0000555 Tys.push_back(MVT::Flag);
Evan Cheng45e190982006-01-05 00:27:02 +0000556 std::vector<SDOperand> Ops;
557 Ops.push_back(Chain);
558 Ops.push_back(InFlag);
559 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
Evan Chengbec9d722006-01-17 00:19:47 +0000560 Chain = RetVal.getValue(1);
561 InFlag = RetVal.getValue(2);
Evan Cheng45e190982006-01-05 00:27:02 +0000562 if (X86ScalarSSE) {
Evan Cheng561881f2006-01-17 00:37:42 +0000563 // FIXME:Currently the FST is flagged to the FP_GET_RESULT. This
564 // shouldn't be necessary except for RFP cannot be live across
565 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Evan Cheng45e190982006-01-05 00:27:02 +0000566 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
567 MachineFunction &MF = DAG.getMachineFunction();
568 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
569 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
570 Tys.clear();
571 Tys.push_back(MVT::Other);
572 Ops.clear();
573 Ops.push_back(Chain);
574 Ops.push_back(RetVal);
575 Ops.push_back(StackSlot);
576 Ops.push_back(DAG.getValueType(RetTyVT));
Evan Chengbec9d722006-01-17 00:19:47 +0000577 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000578 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
579 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
580 DAG.getSrcValue(NULL));
581 Chain = RetVal.getValue(1);
Evan Chengbec9d722006-01-17 00:19:47 +0000582 }
Evan Cheng45e190982006-01-05 00:27:02 +0000583 break;
584 }
585 }
586 }
587
588 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
589 DAG.getConstant(NumBytes, getPointerTy()),
590 DAG.getConstant(0, getPointerTy()));
591 return std::make_pair(RetVal, Chain);
592 } else {
593 std::vector<SDOperand> Ops;
594 Ops.push_back(Chain);
595 Ops.push_back(Callee);
596 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
597 Ops.push_back(DAG.getConstant(0, getPointerTy()));
598
599 SDOperand TheCall = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
600 RetVals, Ops);
601
602 SDOperand ResultVal;
603 switch (RetTyVT) {
604 case MVT::isVoid: break;
605 default:
606 ResultVal = TheCall.getValue(1);
607 break;
608 case MVT::i1:
609 case MVT::i8:
610 case MVT::i16:
611 ResultVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, TheCall.getValue(1));
612 break;
613 case MVT::f32:
614 // FIXME: we would really like to remember that this FP_ROUND operation is
615 // okay to eliminate if we allow excess FP precision.
616 ResultVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, TheCall.getValue(1));
617 break;
618 case MVT::i64:
619 ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, TheCall.getValue(1),
620 TheCall.getValue(2));
621 break;
622 }
623
624 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, TheCall);
625 return std::make_pair(ResultVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +0000626 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000627}
628
629SDOperand
630X86TargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
631 Value *VAListV, SelectionDAG &DAG) {
632 // vastart just stores the address of the VarArgsFrameIndex slot.
633 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
634 return DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
635 DAG.getSrcValue(VAListV));
636}
637
638
639std::pair<SDOperand,SDOperand>
640X86TargetLowering::LowerVAArg(SDOperand Chain, SDOperand VAListP,
641 Value *VAListV, const Type *ArgTy,
642 SelectionDAG &DAG) {
643 MVT::ValueType ArgVT = getValueType(ArgTy);
644 SDOperand Val = DAG.getLoad(MVT::i32, Chain,
645 VAListP, DAG.getSrcValue(VAListV));
646 SDOperand Result = DAG.getLoad(ArgVT, Chain, Val,
647 DAG.getSrcValue(NULL));
648 unsigned Amt;
649 if (ArgVT == MVT::i32)
650 Amt = 4;
651 else {
652 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
653 "Other types should have been promoted for varargs!");
654 Amt = 8;
655 }
656 Val = DAG.getNode(ISD::ADD, Val.getValueType(), Val,
657 DAG.getConstant(Amt, Val.getValueType()));
658 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
659 Val, VAListP, DAG.getSrcValue(VAListV));
660 return std::make_pair(Result, Chain);
661}
662
663//===----------------------------------------------------------------------===//
664// Fast Calling Convention implementation
665//===----------------------------------------------------------------------===//
666//
667// The X86 'fast' calling convention passes up to two integer arguments in
668// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
669// and requires that the callee pop its arguments off the stack (allowing proper
670// tail calls), and has the same return value conventions as C calling convs.
671//
672// This calling convention always arranges for the callee pop value to be 8n+4
673// bytes, which is needed for tail recursion elimination and stack alignment
674// reasons.
675//
676// Note that this can be enhanced in the future to pass fp vals in registers
677// (when we have a global fp allocator) and do other tricks.
678//
679
680/// AddLiveIn - This helper function adds the specified physical register to the
681/// MachineFunction as a live in value. It also creates a corresponding virtual
682/// register for it.
683static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
684 TargetRegisterClass *RC) {
685 assert(RC->contains(PReg) && "Not the correct regclass!");
686 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
687 MF.addLiveIn(PReg, VReg);
688 return VReg;
689}
690
691
692std::vector<SDOperand>
693X86TargetLowering::LowerFastCCArguments(Function &F, SelectionDAG &DAG) {
694 std::vector<SDOperand> ArgValues;
695
696 MachineFunction &MF = DAG.getMachineFunction();
697 MachineFrameInfo *MFI = MF.getFrameInfo();
698
699 // Add DAG nodes to load the arguments... On entry to a function the stack
700 // frame looks like this:
701 //
702 // [ESP] -- return address
703 // [ESP + 4] -- first nonreg argument (leftmost lexically)
704 // [ESP + 8] -- second nonreg argument, if first argument is 4 bytes in size
705 // ...
706 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
707
708 // Keep track of the number of integer regs passed so far. This can be either
709 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
710 // used).
711 unsigned NumIntRegs = 0;
712
713 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
714 MVT::ValueType ObjectVT = getValueType(I->getType());
715 unsigned ArgIncrement = 4;
716 unsigned ObjSize = 0;
717 SDOperand ArgValue;
718
719 switch (ObjectVT) {
720 default: assert(0 && "Unhandled argument type!");
721 case MVT::i1:
722 case MVT::i8:
723 if (NumIntRegs < 2) {
724 if (!I->use_empty()) {
725 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
726 X86::R8RegisterClass);
727 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i8);
728 DAG.setRoot(ArgValue.getValue(1));
Chris Lattner82584892005-12-27 03:02:18 +0000729 if (ObjectVT == MVT::i1)
730 // FIXME: Should insert a assertzext here.
731 ArgValue = DAG.getNode(ISD::TRUNCATE, MVT::i1, ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +0000732 }
733 ++NumIntRegs;
734 break;
735 }
736
737 ObjSize = 1;
738 break;
739 case MVT::i16:
740 if (NumIntRegs < 2) {
741 if (!I->use_empty()) {
742 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
743 X86::R16RegisterClass);
744 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i16);
745 DAG.setRoot(ArgValue.getValue(1));
746 }
747 ++NumIntRegs;
748 break;
749 }
750 ObjSize = 2;
751 break;
752 case MVT::i32:
753 if (NumIntRegs < 2) {
754 if (!I->use_empty()) {
755 unsigned VReg = AddLiveIn(MF,NumIntRegs ? X86::EDX : X86::EAX,
756 X86::R32RegisterClass);
757 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
758 DAG.setRoot(ArgValue.getValue(1));
759 }
760 ++NumIntRegs;
761 break;
762 }
763 ObjSize = 4;
764 break;
765 case MVT::i64:
766 if (NumIntRegs == 0) {
767 if (!I->use_empty()) {
768 unsigned BotReg = AddLiveIn(MF, X86::EAX, X86::R32RegisterClass);
769 unsigned TopReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
770
771 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
772 SDOperand Hi = DAG.getCopyFromReg(Low.getValue(1), TopReg, MVT::i32);
773 DAG.setRoot(Hi.getValue(1));
774
775 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
776 }
777 NumIntRegs = 2;
778 break;
779 } else if (NumIntRegs == 1) {
780 if (!I->use_empty()) {
781 unsigned BotReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
782 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
783 DAG.setRoot(Low.getValue(1));
784
785 // Load the high part from memory.
786 // Create the frame index object for this incoming parameter...
787 int FI = MFI->CreateFixedObject(4, ArgOffset);
788 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
789 SDOperand Hi = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
790 DAG.getSrcValue(NULL));
791 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
792 }
793 ArgOffset += 4;
794 NumIntRegs = 2;
795 break;
796 }
797 ObjSize = ArgIncrement = 8;
798 break;
799 case MVT::f32: ObjSize = 4; break;
800 case MVT::f64: ObjSize = ArgIncrement = 8; break;
801 }
802
803 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
804 // dead loads.
805 if (ObjSize && !I->use_empty()) {
806 // Create the frame index object for this incoming parameter...
807 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
808
809 // Create the SelectionDAG nodes corresponding to a load from this
810 // parameter.
811 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
812
813 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
814 DAG.getSrcValue(NULL));
815 } else if (ArgValue.Val == 0) {
816 if (MVT::isInteger(ObjectVT))
817 ArgValue = DAG.getConstant(0, ObjectVT);
818 else
819 ArgValue = DAG.getConstantFP(0, ObjectVT);
820 }
821 ArgValues.push_back(ArgValue);
822
823 if (ObjSize)
824 ArgOffset += ArgIncrement; // Move on to the next argument.
825 }
826
827 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
828 // arguments and the arguments after the retaddr has been pushed are aligned.
829 if ((ArgOffset & 7) == 0)
830 ArgOffset += 4;
831
832 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
833 ReturnAddrIndex = 0; // No return address slot generated yet.
834 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
835 BytesCallerReserves = 0;
836
837 // Finally, inform the code generator which regs we return values in.
838 switch (getValueType(F.getReturnType())) {
839 default: assert(0 && "Unknown type!");
840 case MVT::isVoid: break;
841 case MVT::i1:
842 case MVT::i8:
843 case MVT::i16:
844 case MVT::i32:
845 MF.addLiveOut(X86::EAX);
846 break;
847 case MVT::i64:
848 MF.addLiveOut(X86::EAX);
849 MF.addLiveOut(X86::EDX);
850 break;
851 case MVT::f32:
852 case MVT::f64:
853 MF.addLiveOut(X86::ST0);
854 break;
855 }
856 return ArgValues;
857}
858
859std::pair<SDOperand, SDOperand>
860X86TargetLowering::LowerFastCCCallTo(SDOperand Chain, const Type *RetTy,
861 bool isTailCall, SDOperand Callee,
862 ArgListTy &Args, SelectionDAG &DAG) {
863 // Count how many bytes are to be pushed on the stack.
864 unsigned NumBytes = 0;
865
866 // Keep track of the number of integer regs passed so far. This can be either
867 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
868 // used).
869 unsigned NumIntRegs = 0;
870
871 for (unsigned i = 0, e = Args.size(); i != e; ++i)
872 switch (getValueType(Args[i].second)) {
873 default: assert(0 && "Unknown value type!");
874 case MVT::i1:
875 case MVT::i8:
876 case MVT::i16:
877 case MVT::i32:
878 if (NumIntRegs < 2) {
879 ++NumIntRegs;
880 break;
881 }
882 // fall through
883 case MVT::f32:
884 NumBytes += 4;
885 break;
886 case MVT::i64:
887 if (NumIntRegs == 0) {
888 NumIntRegs = 2;
889 break;
890 } else if (NumIntRegs == 1) {
891 NumIntRegs = 2;
892 NumBytes += 4;
893 break;
894 }
895
896 // fall through
897 case MVT::f64:
898 NumBytes += 8;
899 break;
900 }
901
902 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
903 // arguments and the arguments after the retaddr has been pushed are aligned.
904 if ((NumBytes & 7) == 0)
905 NumBytes += 4;
906
907 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
908 DAG.getConstant(NumBytes, getPointerTy()));
909
910 // Arguments go on the stack in reverse order, as specified by the ABI.
911 unsigned ArgOffset = 0;
912 SDOperand StackPtr = DAG.getCopyFromReg(DAG.getEntryNode(),
913 X86::ESP, MVT::i32);
914 NumIntRegs = 0;
915 std::vector<SDOperand> Stores;
916 std::vector<SDOperand> RegValuesToPass;
917 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
918 switch (getValueType(Args[i].second)) {
919 default: assert(0 && "Unexpected ValueType for argument!");
920 case MVT::i1:
Chris Lattner82584892005-12-27 03:02:18 +0000921 Args[i].first = DAG.getNode(ISD::ANY_EXTEND, MVT::i8, Args[i].first);
922 // Fall through.
Chris Lattner76ac0682005-11-15 00:40:23 +0000923 case MVT::i8:
924 case MVT::i16:
925 case MVT::i32:
926 if (NumIntRegs < 2) {
927 RegValuesToPass.push_back(Args[i].first);
928 ++NumIntRegs;
929 break;
930 }
931 // Fall through
932 case MVT::f32: {
933 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
934 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
935 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
936 Args[i].first, PtrOff,
937 DAG.getSrcValue(NULL)));
938 ArgOffset += 4;
939 break;
940 }
941 case MVT::i64:
942 if (NumIntRegs < 2) { // Can pass part of it in regs?
943 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
944 Args[i].first, DAG.getConstant(1, MVT::i32));
945 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
946 Args[i].first, DAG.getConstant(0, MVT::i32));
947 RegValuesToPass.push_back(Lo);
948 ++NumIntRegs;
949 if (NumIntRegs < 2) { // Pass both parts in regs?
950 RegValuesToPass.push_back(Hi);
951 ++NumIntRegs;
952 } else {
953 // Pass the high part in memory.
954 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
955 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
956 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
957 Hi, PtrOff, DAG.getSrcValue(NULL)));
958 ArgOffset += 4;
959 }
960 break;
961 }
962 // Fall through
963 case MVT::f64:
964 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
965 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
966 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
967 Args[i].first, PtrOff,
968 DAG.getSrcValue(NULL)));
969 ArgOffset += 8;
970 break;
971 }
972 }
973 if (!Stores.empty())
974 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
975
976 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
977 // arguments and the arguments after the retaddr has been pushed are aligned.
978 if ((ArgOffset & 7) == 0)
979 ArgOffset += 4;
980
981 std::vector<MVT::ValueType> RetVals;
982 MVT::ValueType RetTyVT = getValueType(RetTy);
983
984 RetVals.push_back(MVT::Other);
985
986 // The result values produced have to be legal. Promote the result.
987 switch (RetTyVT) {
988 case MVT::isVoid: break;
989 default:
990 RetVals.push_back(RetTyVT);
991 break;
992 case MVT::i1:
993 case MVT::i8:
994 case MVT::i16:
995 RetVals.push_back(MVT::i32);
996 break;
997 case MVT::f32:
998 if (X86ScalarSSE)
999 RetVals.push_back(MVT::f32);
1000 else
1001 RetVals.push_back(MVT::f64);
1002 break;
1003 case MVT::i64:
1004 RetVals.push_back(MVT::i32);
1005 RetVals.push_back(MVT::i32);
1006 break;
1007 }
1008
Evan Cheng172fce72006-01-06 00:43:03 +00001009 if (X86DAGIsel) {
1010 // Build a sequence of copy-to-reg nodes chained together with token chain
1011 // and flag operands which copy the outgoing args into registers.
1012 SDOperand InFlag;
1013 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
1014 unsigned CCReg;
1015 SDOperand RegToPass = RegValuesToPass[i];
1016 switch (RegToPass.getValueType()) {
1017 default: assert(0 && "Bad thing to pass in regs");
1018 case MVT::i8:
1019 CCReg = (i == 0) ? X86::AL : X86::DL;
1020 break;
1021 case MVT::i16:
1022 CCReg = (i == 0) ? X86::AX : X86::DX;
1023 break;
1024 case MVT::i32:
1025 CCReg = (i == 0) ? X86::EAX : X86::EDX;
1026 break;
1027 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001028
Evan Cheng172fce72006-01-06 00:43:03 +00001029 Chain = DAG.getCopyToReg(Chain, CCReg, RegToPass, InFlag);
1030 InFlag = Chain.getValue(1);
1031 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001032
Evan Cheng172fce72006-01-06 00:43:03 +00001033 std::vector<MVT::ValueType> NodeTys;
1034 NodeTys.push_back(MVT::Other); // Returns a chain
1035 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Evan Cheng172fce72006-01-06 00:43:03 +00001036 std::vector<SDOperand> Ops;
1037 Ops.push_back(Chain);
1038 Ops.push_back(Callee);
1039 if (InFlag.Val)
1040 Ops.push_back(InFlag);
1041
1042 // FIXME: Do not generate X86ISD::TAILCALL for now.
1043 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
1044 InFlag = Chain.getValue(1);
1045
1046 SDOperand RetVal;
1047 if (RetTyVT != MVT::isVoid) {
1048 switch (RetTyVT) {
1049 default: assert(0 && "Unknown value type to return!");
1050 case MVT::i1:
1051 case MVT::i8:
1052 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
1053 Chain = RetVal.getValue(1);
1054 break;
1055 case MVT::i16:
1056 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1057 Chain = RetVal.getValue(1);
1058 break;
1059 case MVT::i32:
1060 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1061 Chain = RetVal.getValue(1);
1062 break;
1063 case MVT::i64: {
1064 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1065 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
1066 Lo.getValue(2));
1067 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
1068 Chain = Hi.getValue(1);
1069 break;
1070 }
Evan Cheng172fce72006-01-06 00:43:03 +00001071 case MVT::f64: {
1072 std::vector<MVT::ValueType> Tys;
1073 Tys.push_back(MVT::f64);
1074 Tys.push_back(MVT::Other);
Evan Chengbec9d722006-01-17 00:19:47 +00001075 Tys.push_back(MVT::Flag);
Evan Cheng172fce72006-01-06 00:43:03 +00001076 std::vector<SDOperand> Ops;
1077 Ops.push_back(Chain);
1078 Ops.push_back(InFlag);
1079 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
Evan Chengbec9d722006-01-17 00:19:47 +00001080 Chain = RetVal.getValue(1);
1081 InFlag = RetVal.getValue(2);
Evan Cheng172fce72006-01-06 00:43:03 +00001082 if (X86ScalarSSE) {
Evan Cheng561881f2006-01-17 00:37:42 +00001083 // FIXME:Currently the FST is flagged to the FP_GET_RESULT. This
1084 // shouldn't be necessary except for RFP cannot be live across
1085 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Evan Cheng172fce72006-01-06 00:43:03 +00001086 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
1087 MachineFunction &MF = DAG.getMachineFunction();
1088 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
1089 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1090 Tys.clear();
1091 Tys.push_back(MVT::Other);
1092 Ops.clear();
1093 Ops.push_back(Chain);
1094 Ops.push_back(RetVal);
1095 Ops.push_back(StackSlot);
1096 Ops.push_back(DAG.getValueType(RetTyVT));
Evan Chengbec9d722006-01-17 00:19:47 +00001097 Ops.push_back(InFlag);
Evan Cheng172fce72006-01-06 00:43:03 +00001098 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1099 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
1100 DAG.getSrcValue(NULL));
1101 Chain = RetVal.getValue(1);
Evan Chengbec9d722006-01-17 00:19:47 +00001102 }
Evan Cheng172fce72006-01-06 00:43:03 +00001103 break;
1104 }
1105 }
1106 }
1107
1108 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1109 DAG.getConstant(ArgOffset, getPointerTy()),
1110 DAG.getConstant(ArgOffset, getPointerTy()));
1111 return std::make_pair(RetVal, Chain);
1112 } else {
1113 std::vector<SDOperand> Ops;
1114 Ops.push_back(Chain);
1115 Ops.push_back(Callee);
1116 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1117 // Callee pops all arg values on the stack.
1118 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1119
1120 // Pass register arguments as needed.
1121 Ops.insert(Ops.end(), RegValuesToPass.begin(), RegValuesToPass.end());
1122
1123 SDOperand TheCall = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1124 RetVals, Ops);
1125 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, TheCall);
1126
1127 SDOperand ResultVal;
1128 switch (RetTyVT) {
1129 case MVT::isVoid: break;
1130 default:
1131 ResultVal = TheCall.getValue(1);
1132 break;
1133 case MVT::i1:
1134 case MVT::i8:
1135 case MVT::i16:
1136 ResultVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, TheCall.getValue(1));
1137 break;
1138 case MVT::f32:
1139 // FIXME: we would really like to remember that this FP_ROUND operation is
1140 // okay to eliminate if we allow excess FP precision.
1141 ResultVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, TheCall.getValue(1));
1142 break;
1143 case MVT::i64:
1144 ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, TheCall.getValue(1),
1145 TheCall.getValue(2));
1146 break;
1147 }
1148
1149 return std::make_pair(ResultVal, Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001150 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001151}
1152
1153SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1154 if (ReturnAddrIndex == 0) {
1155 // Set up a frame object for the return address.
1156 MachineFunction &MF = DAG.getMachineFunction();
1157 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
1158 }
1159
1160 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
1161}
1162
1163
1164
1165std::pair<SDOperand, SDOperand> X86TargetLowering::
1166LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1167 SelectionDAG &DAG) {
1168 SDOperand Result;
1169 if (Depth) // Depths > 0 not supported yet!
1170 Result = DAG.getConstant(0, getPointerTy());
1171 else {
1172 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1173 if (!isFrameAddress)
1174 // Just load the return address
1175 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
1176 DAG.getSrcValue(NULL));
1177 else
1178 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
1179 DAG.getConstant(4, MVT::i32));
1180 }
1181 return std::make_pair(Result, Chain);
1182}
1183
Evan Cheng339edad2006-01-11 00:33:36 +00001184/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1185/// which corresponds to the condition code.
1186static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1187 switch (X86CC) {
1188 default: assert(0 && "Unknown X86 conditional code!");
1189 case X86ISD::COND_A: return X86::JA;
1190 case X86ISD::COND_AE: return X86::JAE;
1191 case X86ISD::COND_B: return X86::JB;
1192 case X86ISD::COND_BE: return X86::JBE;
1193 case X86ISD::COND_E: return X86::JE;
1194 case X86ISD::COND_G: return X86::JG;
1195 case X86ISD::COND_GE: return X86::JGE;
1196 case X86ISD::COND_L: return X86::JL;
1197 case X86ISD::COND_LE: return X86::JLE;
1198 case X86ISD::COND_NE: return X86::JNE;
1199 case X86ISD::COND_NO: return X86::JNO;
1200 case X86ISD::COND_NP: return X86::JNP;
1201 case X86ISD::COND_NS: return X86::JNS;
1202 case X86ISD::COND_O: return X86::JO;
1203 case X86ISD::COND_P: return X86::JP;
1204 case X86ISD::COND_S: return X86::JS;
1205 }
1206}
Chris Lattner76ac0682005-11-15 00:40:23 +00001207
Evan Cheng339edad2006-01-11 00:33:36 +00001208/// getX86CC - do a one to one translation of a ISD::CondCode to the X86
1209/// specific condition code. It returns a X86ISD::COND_INVALID if it cannot
Evan Cheng172fce72006-01-06 00:43:03 +00001210/// do a direct translation.
Evan Cheng339edad2006-01-11 00:33:36 +00001211static unsigned getX86CC(SDOperand CC, bool isFP) {
Evan Cheng172fce72006-01-06 00:43:03 +00001212 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
1213 unsigned X86CC = X86ISD::COND_INVALID;
1214 if (!isFP) {
1215 switch (SetCCOpcode) {
1216 default: break;
1217 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1218 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1219 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1220 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1221 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1222 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1223 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1224 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1225 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1226 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1227 }
1228 } else {
1229 // On a floating point condition, the flags are set as follows:
1230 // ZF PF CF op
1231 // 0 | 0 | 0 | X > Y
1232 // 0 | 0 | 1 | X < Y
1233 // 1 | 0 | 0 | X == Y
1234 // 1 | 1 | 1 | unordered
1235 switch (SetCCOpcode) {
1236 default: break;
1237 case ISD::SETUEQ:
1238 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1239 case ISD::SETOGT:
1240 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
1241 case ISD::SETOGE:
1242 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
1243 case ISD::SETULT:
1244 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
1245 case ISD::SETULE:
1246 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1247 case ISD::SETONE:
1248 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1249 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1250 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1251 }
1252 }
1253 return X86CC;
1254}
1255
Evan Cheng339edad2006-01-11 00:33:36 +00001256/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1257/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001258/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001259static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001260 switch (X86CC) {
1261 default:
1262 return false;
1263 case X86ISD::COND_B:
1264 case X86ISD::COND_BE:
1265 case X86ISD::COND_E:
1266 case X86ISD::COND_P:
1267 case X86ISD::COND_A:
1268 case X86ISD::COND_AE:
1269 case X86ISD::COND_NE:
1270 case X86ISD::COND_NP:
1271 return true;
1272 }
1273}
1274
Evan Cheng339edad2006-01-11 00:33:36 +00001275MachineBasicBlock *
1276X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1277 MachineBasicBlock *BB) {
Evan Cheng911c68d2006-01-16 21:21:29 +00001278 switch (MI->getOpcode()) {
1279 default: assert(false && "Unexpected instr type to insert");
1280 case X86::CMOV_FR32:
1281 case X86::CMOV_FR64: {
1282 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1283 // control-flow pattern. The incoming instruction knows the destination vreg
1284 // to set, the condition code register to branch on, the true/false values to
1285 // select between, and a branch opcode to use.
1286 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1287 ilist<MachineBasicBlock>::iterator It = BB;
1288 ++It;
1289
1290 // thisMBB:
1291 // ...
1292 // TrueVal = ...
1293 // cmpTY ccX, r1, r2
1294 // bCC copy1MBB
1295 // fallthrough --> copy0MBB
1296 MachineBasicBlock *thisMBB = BB;
1297 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1298 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1299 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
1300 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
1301 MachineFunction *F = BB->getParent();
1302 F->getBasicBlockList().insert(It, copy0MBB);
1303 F->getBasicBlockList().insert(It, sinkMBB);
1304 // Update machine-CFG edges
1305 BB->addSuccessor(copy0MBB);
1306 BB->addSuccessor(sinkMBB);
1307
1308 // copy0MBB:
1309 // %FalseValue = ...
1310 // # fallthrough to sinkMBB
1311 BB = copy0MBB;
1312
1313 // Update machine-CFG edges
1314 BB->addSuccessor(sinkMBB);
1315
1316 // sinkMBB:
1317 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1318 // ...
1319 BB = sinkMBB;
1320 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
1321 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1322 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Evan Cheng339edad2006-01-11 00:33:36 +00001323
Evan Cheng911c68d2006-01-16 21:21:29 +00001324 delete MI; // The pseudo instruction is gone now.
1325 return BB;
1326 }
Evan Cheng339edad2006-01-11 00:33:36 +00001327
Evan Cheng911c68d2006-01-16 21:21:29 +00001328 case X86::FP_TO_INT16_IN_MEM:
1329 case X86::FP_TO_INT32_IN_MEM:
1330 case X86::FP_TO_INT64_IN_MEM: {
1331 // Change the floating point control register to use "round towards zero"
1332 // mode when truncating to an integer value.
1333 MachineFunction *F = BB->getParent();
1334 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
1335 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
1336
1337 // Load the old value of the high byte of the control word...
1338 unsigned OldCW =
1339 F->getSSARegMap()->createVirtualRegister(X86::R16RegisterClass);
1340 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
1341
1342 // Set the high part to be round to zero...
1343 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
1344
1345 // Reload the modified control word now...
1346 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1347
1348 // Restore the memory image of control word to original value
1349 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
1350
1351 // Get the X86 opcode to use.
1352 unsigned Opc;
1353 switch (MI->getOpcode()) {
1354 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
1355 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
1356 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
1357 }
1358
1359 X86AddressMode AM;
1360 MachineOperand &Op = MI->getOperand(0);
1361 if (Op.isRegister()) {
1362 AM.BaseType = X86AddressMode::RegBase;
1363 AM.Base.Reg = Op.getReg();
1364 } else {
1365 AM.BaseType = X86AddressMode::FrameIndexBase;
1366 AM.Base.FrameIndex = Op.getFrameIndex();
1367 }
1368 Op = MI->getOperand(1);
1369 if (Op.isImmediate())
1370 AM.Scale = Op.getImmedValue();
1371 Op = MI->getOperand(2);
1372 if (Op.isImmediate())
1373 AM.IndexReg = Op.getImmedValue();
1374 Op = MI->getOperand(3);
1375 if (Op.isGlobalAddress()) {
1376 AM.GV = Op.getGlobal();
1377 } else {
1378 AM.Disp = Op.getImmedValue();
1379 }
1380 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
1381
1382 // Reload the original control word now.
1383 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
1384
1385 delete MI; // The pseudo instruction is gone now.
1386 return BB;
1387 }
1388 }
Evan Cheng339edad2006-01-11 00:33:36 +00001389}
1390
1391
1392//===----------------------------------------------------------------------===//
1393// X86 Custom Lowering Hooks
1394//===----------------------------------------------------------------------===//
1395
Chris Lattner76ac0682005-11-15 00:40:23 +00001396/// LowerOperation - Provide custom lowering hooks for some operations.
1397///
1398SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
1399 switch (Op.getOpcode()) {
1400 default: assert(0 && "Should not custom lower this!");
Evan Cheng9c249c32006-01-09 18:33:28 +00001401 case ISD::ADD_PARTS:
1402 case ISD::SUB_PARTS: {
1403 assert(Op.getNumOperands() == 4 && Op.getValueType() == MVT::i32 &&
1404 "Not an i64 add/sub!");
1405 bool isAdd = Op.getOpcode() == ISD::ADD_PARTS;
1406 std::vector<MVT::ValueType> Tys;
1407 Tys.push_back(MVT::i32);
1408 Tys.push_back(MVT::Flag);
1409 std::vector<SDOperand> Ops;
1410 Ops.push_back(Op.getOperand(0));
1411 Ops.push_back(Op.getOperand(2));
1412 SDOperand Lo = DAG.getNode(isAdd ? X86ISD::ADD_FLAG : X86ISD::SUB_FLAG,
1413 Tys, Ops);
1414 SDOperand Hi = DAG.getNode(isAdd ? X86ISD::ADC : X86ISD::SBB, MVT::i32,
1415 Op.getOperand(1), Op.getOperand(3),
1416 Lo.getValue(1));
1417 Tys.clear();
1418 Tys.push_back(MVT::i32);
1419 Tys.push_back(MVT::i32);
1420 Ops.clear();
1421 Ops.push_back(Lo);
1422 Ops.push_back(Hi);
1423 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
1424 }
1425 case ISD::SHL_PARTS:
1426 case ISD::SRA_PARTS:
1427 case ISD::SRL_PARTS: {
1428 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1429 "Not an i64 shift!");
1430 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
1431 SDOperand ShOpLo = Op.getOperand(0);
1432 SDOperand ShOpHi = Op.getOperand(1);
1433 SDOperand ShAmt = Op.getOperand(2);
1434 SDOperand Tmp1 = isSRA ? DAG.getNode(ISD::SRA, MVT::i32, ShOpHi,
Evan Cheng12181af2006-01-09 22:29:54 +00001435 DAG.getConstant(31, MVT::i32))
Evan Cheng9c249c32006-01-09 18:33:28 +00001436 : DAG.getConstant(0, MVT::i32);
1437
1438 SDOperand Tmp2, Tmp3;
1439 if (Op.getOpcode() == ISD::SHL_PARTS) {
1440 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
1441 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
1442 } else {
1443 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
1444 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SHL, MVT::i32, ShOpHi, ShAmt);
1445 }
1446
1447 SDOperand InFlag = DAG.getNode(X86ISD::TEST, MVT::Flag,
1448 ShAmt, DAG.getConstant(32, MVT::i8));
1449
1450 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00001451 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00001452
1453 std::vector<MVT::ValueType> Tys;
1454 Tys.push_back(MVT::i32);
1455 Tys.push_back(MVT::Flag);
1456 std::vector<SDOperand> Ops;
1457 if (Op.getOpcode() == ISD::SHL_PARTS) {
1458 Ops.push_back(Tmp2);
1459 Ops.push_back(Tmp3);
1460 Ops.push_back(CC);
1461 Ops.push_back(InFlag);
1462 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1463 InFlag = Hi.getValue(1);
1464
1465 Ops.clear();
1466 Ops.push_back(Tmp3);
1467 Ops.push_back(Tmp1);
1468 Ops.push_back(CC);
1469 Ops.push_back(InFlag);
1470 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1471 } else {
1472 Ops.push_back(Tmp2);
1473 Ops.push_back(Tmp3);
1474 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00001475 Ops.push_back(InFlag);
Evan Cheng9c249c32006-01-09 18:33:28 +00001476 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1477 InFlag = Lo.getValue(1);
1478
1479 Ops.clear();
1480 Ops.push_back(Tmp3);
1481 Ops.push_back(Tmp1);
1482 Ops.push_back(CC);
1483 Ops.push_back(InFlag);
1484 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1485 }
1486
1487 Tys.clear();
1488 Tys.push_back(MVT::i32);
1489 Tys.push_back(MVT::i32);
1490 Ops.clear();
1491 Ops.push_back(Lo);
1492 Ops.push_back(Hi);
1493 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
1494 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001495 case ISD::SINT_TO_FP: {
1496 assert(Op.getValueType() == MVT::f64 &&
Evan Cheng6305e502006-01-12 22:54:21 +00001497 Op.getOperand(0).getValueType() <= MVT::i64 &&
1498 Op.getOperand(0).getValueType() >= MVT::i16 &&
Chris Lattner76ac0682005-11-15 00:40:23 +00001499 "Unknown SINT_TO_FP to lower!");
Evan Cheng6305e502006-01-12 22:54:21 +00001500
1501 SDOperand Result;
1502 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
1503 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
Chris Lattner76ac0682005-11-15 00:40:23 +00001504 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng6305e502006-01-12 22:54:21 +00001505 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Chris Lattner76ac0682005-11-15 00:40:23 +00001506 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00001507 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
1508 DAG.getEntryNode(), Op.getOperand(0),
1509 StackSlot, DAG.getSrcValue(NULL));
1510
1511 // Build the FILD
1512 std::vector<MVT::ValueType> Tys;
1513 Tys.push_back(MVT::f64);
1514 Tys.push_back(MVT::Flag);
Chris Lattner76ac0682005-11-15 00:40:23 +00001515 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00001516 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00001517 Ops.push_back(StackSlot);
Evan Cheng6305e502006-01-12 22:54:21 +00001518 Ops.push_back(DAG.getValueType(SrcVT));
1519 Result = DAG.getNode(X86ISD::FILD, Tys, Ops);
1520 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00001521 }
1522 case ISD::FP_TO_SINT: {
1523 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
1524 Op.getOperand(0).getValueType() == MVT::f64 &&
1525 "Unknown FP_TO_SINT to lower!");
1526 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
1527 // stack slot.
1528 MachineFunction &MF = DAG.getMachineFunction();
1529 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
1530 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
1531 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1532
1533 unsigned Opc;
1534 switch (Op.getValueType()) {
1535 default: assert(0 && "Invalid FP_TO_SINT to lower!");
1536 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
1537 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
1538 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
1539 }
1540
1541 // Build the FP_TO_INT*_IN_MEM
1542 std::vector<SDOperand> Ops;
1543 Ops.push_back(DAG.getEntryNode());
1544 Ops.push_back(Op.getOperand(0));
1545 Ops.push_back(StackSlot);
1546 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops);
1547
1548 // Load the result.
1549 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
1550 DAG.getSrcValue(NULL));
1551 }
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00001552 case ISD::READCYCLECOUNTER: {
Chris Lattner6df9e112005-11-20 22:01:40 +00001553 std::vector<MVT::ValueType> Tys;
1554 Tys.push_back(MVT::Other);
1555 Tys.push_back(MVT::Flag);
1556 std::vector<SDOperand> Ops;
1557 Ops.push_back(Op.getOperand(0));
1558 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, Ops);
Chris Lattner6c1ca882005-11-20 22:57:19 +00001559 Ops.clear();
1560 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
1561 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
1562 MVT::i32, Ops[0].getValue(2)));
1563 Ops.push_back(Ops[1].getValue(1));
1564 Tys[0] = Tys[1] = MVT::i32;
1565 Tys.push_back(MVT::Other);
1566 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +00001567 }
Evan Chengc1583db2005-12-21 20:21:51 +00001568 case ISD::SETCC: {
1569 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
1570 SDOperand CC = Op.getOperand(2);
1571 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
1572 Op.getOperand(0), Op.getOperand(1));
Evan Cheng172fce72006-01-06 00:43:03 +00001573 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
1574 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Cheng339edad2006-01-11 00:33:36 +00001575 unsigned X86CC = getX86CC(CC, isFP);
Evan Cheng172fce72006-01-06 00:43:03 +00001576 if (X86CC != X86ISD::COND_INVALID) {
1577 return DAG.getNode(X86ISD::SETCC, MVT::i8,
1578 DAG.getConstant(X86CC, MVT::i8), Cond);
1579 } else {
1580 assert(isFP && "Illegal integer SetCC!");
1581
1582 std::vector<MVT::ValueType> Tys;
1583 std::vector<SDOperand> Ops;
1584 switch (SetCCOpcode) {
1585 default: assert(false && "Illegal floating point SetCC!");
1586 case ISD::SETOEQ: { // !PF & ZF
1587 Tys.push_back(MVT::i8);
1588 Tys.push_back(MVT::Flag);
1589 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
1590 Ops.push_back(Cond);
1591 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1592 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1593 DAG.getConstant(X86ISD::COND_E, MVT::i8),
1594 Tmp1.getValue(1));
1595 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
1596 }
1597 case ISD::SETOLT: { // !PF & CF
1598 Tys.push_back(MVT::i8);
1599 Tys.push_back(MVT::Flag);
1600 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
1601 Ops.push_back(Cond);
1602 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1603 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1604 DAG.getConstant(X86ISD::COND_B, MVT::i8),
1605 Tmp1.getValue(1));
1606 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
1607 }
1608 case ISD::SETOLE: { // !PF & (CF || ZF)
1609 Tys.push_back(MVT::i8);
1610 Tys.push_back(MVT::Flag);
1611 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
1612 Ops.push_back(Cond);
1613 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1614 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1615 DAG.getConstant(X86ISD::COND_BE, MVT::i8),
1616 Tmp1.getValue(1));
1617 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
1618 }
1619 case ISD::SETUGT: { // PF | (!ZF & !CF)
1620 Tys.push_back(MVT::i8);
1621 Tys.push_back(MVT::Flag);
1622 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
1623 Ops.push_back(Cond);
1624 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1625 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1626 DAG.getConstant(X86ISD::COND_A, MVT::i8),
1627 Tmp1.getValue(1));
1628 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
1629 }
1630 case ISD::SETUGE: { // PF | !CF
1631 Tys.push_back(MVT::i8);
1632 Tys.push_back(MVT::Flag);
1633 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
1634 Ops.push_back(Cond);
1635 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1636 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1637 DAG.getConstant(X86ISD::COND_AE, MVT::i8),
1638 Tmp1.getValue(1));
1639 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
1640 }
1641 case ISD::SETUNE: { // PF | !ZF
1642 Tys.push_back(MVT::i8);
1643 Tys.push_back(MVT::Flag);
1644 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
1645 Ops.push_back(Cond);
1646 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1647 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1648 DAG.getConstant(X86ISD::COND_NE, MVT::i8),
1649 Tmp1.getValue(1));
1650 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
1651 }
1652 }
1653 }
Evan Chengc1583db2005-12-21 20:21:51 +00001654 }
Evan Cheng225a4d02005-12-17 01:21:05 +00001655 case ISD::SELECT: {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001656 MVT::ValueType VT = Op.getValueType();
1657 bool isFP = MVT::isFloatingPoint(VT);
1658 bool isFPStack = isFP && (X86Vector < SSE2);
1659 bool isFPSSE = isFP && (X86Vector >= SSE2);
Evan Chengfb22e862006-01-13 01:03:02 +00001660 bool addTest = false;
Evan Cheng73a1ad92006-01-10 20:26:56 +00001661 SDOperand Op0 = Op.getOperand(0);
1662 SDOperand Cond, CC;
1663 if (Op0.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00001664 // If condition flag is set by a X86ISD::CMP, then make a copy of it
1665 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
1666 // have another use it will be eliminated.
1667 // If the X86ISD::SETCC has more than one use, then it's probably better
1668 // to use a test instead of duplicating the X86ISD::CMP (for register
1669 // pressure reason).
Evan Chengd7faa4b2006-01-13 01:17:24 +00001670 if (Op0.hasOneUse() && Op0.getOperand(1).getOpcode() == X86ISD::CMP) {
Evan Chengfb22e862006-01-13 01:03:02 +00001671 CC = Op0.getOperand(0);
1672 Cond = Op0.getOperand(1);
1673 addTest =
Evan Chengd7faa4b2006-01-13 01:17:24 +00001674 isFPStack && !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chengfb22e862006-01-13 01:03:02 +00001675 } else
1676 addTest = true;
Evan Cheng73a1ad92006-01-10 20:26:56 +00001677 } else if (Op0.getOpcode() == ISD::SETCC) {
1678 CC = Op0.getOperand(2);
1679 bool isFP = MVT::isFloatingPoint(Op0.getOperand(1).getValueType());
Evan Cheng339edad2006-01-11 00:33:36 +00001680 unsigned X86CC = getX86CC(CC, isFP);
Evan Cheng172fce72006-01-06 00:43:03 +00001681 CC = DAG.getConstant(X86CC, MVT::i8);
Evan Cheng225a4d02005-12-17 01:21:05 +00001682 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
Evan Cheng73a1ad92006-01-10 20:26:56 +00001683 Op0.getOperand(0), Op0.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00001684 addTest = true;
1685 } else
1686 addTest = true;
Evan Cheng73a1ad92006-01-10 20:26:56 +00001687
Evan Cheng731423f2006-01-13 01:06:49 +00001688 if (addTest) {
Evan Chengdba84bb2006-01-13 19:51:46 +00001689 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng73a1ad92006-01-10 20:26:56 +00001690 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Op0, Op0);
Evan Cheng225a4d02005-12-17 01:21:05 +00001691 }
Evan Cheng9c249c32006-01-09 18:33:28 +00001692
1693 std::vector<MVT::ValueType> Tys;
1694 Tys.push_back(Op.getValueType());
1695 Tys.push_back(MVT::Flag);
1696 std::vector<SDOperand> Ops;
Evan Chengdba84bb2006-01-13 19:51:46 +00001697 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
1698 // condition is true.
Evan Cheng9c249c32006-01-09 18:33:28 +00001699 Ops.push_back(Op.getOperand(2));
Evan Chengdba84bb2006-01-13 19:51:46 +00001700 Ops.push_back(Op.getOperand(1));
Evan Cheng9c249c32006-01-09 18:33:28 +00001701 Ops.push_back(CC);
1702 Ops.push_back(Cond);
1703 return DAG.getNode(X86ISD::CMOV, Tys, Ops);
Evan Cheng225a4d02005-12-17 01:21:05 +00001704 }
Evan Cheng6fc31042005-12-19 23:12:38 +00001705 case ISD::BRCOND: {
Evan Chengfb22e862006-01-13 01:03:02 +00001706 bool addTest = false;
Evan Cheng6fc31042005-12-19 23:12:38 +00001707 SDOperand Cond = Op.getOperand(1);
1708 SDOperand Dest = Op.getOperand(2);
1709 SDOperand CC;
Evan Chengc1583db2005-12-21 20:21:51 +00001710 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Chengfb22e862006-01-13 01:03:02 +00001711 // If condition flag is set by a X86ISD::CMP, then make a copy of it
1712 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
1713 // have another use it will be eliminated.
1714 // If the X86ISD::SETCC has more than one use, then it's probably better
1715 // to use a test instead of duplicating the X86ISD::CMP (for register
1716 // pressure reason).
1717 if (Cond.hasOneUse() && Cond.getOperand(1).getOpcode() == X86ISD::CMP) {
1718 CC = Cond.getOperand(0);
1719 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
1720 Cond.getOperand(1).getOperand(0),
1721 Cond.getOperand(1).getOperand(1));
1722 } else
1723 addTest = true;
Evan Chengc1583db2005-12-21 20:21:51 +00001724 } else if (Cond.getOpcode() == ISD::SETCC) {
Evan Cheng6fc31042005-12-19 23:12:38 +00001725 CC = Cond.getOperand(2);
Evan Cheng172fce72006-01-06 00:43:03 +00001726 bool isFP = MVT::isFloatingPoint(Cond.getOperand(1).getValueType());
Evan Cheng339edad2006-01-11 00:33:36 +00001727 unsigned X86CC = getX86CC(CC, isFP);
Evan Cheng172fce72006-01-06 00:43:03 +00001728 CC = DAG.getConstant(X86CC, MVT::i8);
Evan Cheng6fc31042005-12-19 23:12:38 +00001729 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
1730 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00001731 } else
1732 addTest = true;
1733
1734 if (addTest) {
Evan Cheng172fce72006-01-06 00:43:03 +00001735 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng6fc31042005-12-19 23:12:38 +00001736 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Cond, Cond);
1737 }
1738 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
1739 Op.getOperand(0), Op.getOperand(2), CC, Cond);
1740 }
Evan Cheng172fce72006-01-06 00:43:03 +00001741 case ISD::RET: {
1742 // Can only be return void.
Evan Cheng9c249c32006-01-09 18:33:28 +00001743 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Cheng172fce72006-01-06 00:43:03 +00001744 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
1745 }
Evan Chengae986f12006-01-11 22:15:48 +00001746 case ISD::MEMSET: {
1747 SDOperand InFlag;
1748 SDOperand Chain = Op.getOperand(0);
1749 unsigned Align =
1750 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
1751 if (Align == 0) Align = 1;
1752
1753 MVT::ValueType AVT;
1754 SDOperand Count;
1755 if (ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2))) {
1756 unsigned ValReg;
1757 unsigned Val = ValC->getValue() & 255;
1758
1759 // If the value is a constant, then we can potentially use larger sets.
1760 switch (Align & 3) {
1761 case 2: // WORD aligned
1762 AVT = MVT::i16;
1763 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1764 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
1765 else
1766 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1767 DAG.getConstant(1, MVT::i8));
1768 Val = (Val << 8) | Val;
1769 ValReg = X86::AX;
1770 break;
1771 case 0: // DWORD aligned
1772 AVT = MVT::i32;
1773 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1774 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
1775 else
1776 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1777 DAG.getConstant(2, MVT::i8));
1778 Val = (Val << 8) | Val;
1779 Val = (Val << 16) | Val;
1780 ValReg = X86::EAX;
1781 break;
1782 default: // Byte aligned
1783 AVT = MVT::i8;
1784 Count = Op.getOperand(3);
1785 ValReg = X86::AL;
1786 break;
1787 }
1788
1789 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
1790 InFlag);
1791 InFlag = Chain.getValue(1);
1792 } else {
1793 AVT = MVT::i8;
1794 Count = Op.getOperand(3);
1795 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
1796 InFlag = Chain.getValue(1);
1797 }
1798
1799 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
1800 InFlag = Chain.getValue(1);
1801 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
1802 InFlag = Chain.getValue(1);
1803
1804 return DAG.getNode(X86ISD::REP_STOS, MVT::Other, Chain,
1805 DAG.getValueType(AVT), InFlag);
1806 }
1807 case ISD::MEMCPY: {
1808 SDOperand Chain = Op.getOperand(0);
1809 unsigned Align =
1810 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
1811 if (Align == 0) Align = 1;
1812
1813 MVT::ValueType AVT;
1814 SDOperand Count;
1815 switch (Align & 3) {
1816 case 2: // WORD aligned
1817 AVT = MVT::i16;
1818 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1819 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
1820 else
1821 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1822 DAG.getConstant(1, MVT::i8));
1823 break;
1824 case 0: // DWORD aligned
1825 AVT = MVT::i32;
1826 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1827 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
1828 else
1829 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1830 DAG.getConstant(2, MVT::i8));
1831 break;
1832 default: // Byte aligned
1833 AVT = MVT::i8;
1834 Count = Op.getOperand(3);
1835 break;
1836 }
1837
1838 SDOperand InFlag;
1839 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
1840 InFlag = Chain.getValue(1);
1841 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
1842 InFlag = Chain.getValue(1);
1843 Chain = DAG.getCopyToReg(Chain, X86::ESI, Op.getOperand(2), InFlag);
1844 InFlag = Chain.getValue(1);
1845
1846 return DAG.getNode(X86ISD::REP_MOVS, MVT::Other, Chain,
1847 DAG.getValueType(AVT), InFlag);
1848 }
Evan Cheng5c59d492005-12-23 07:31:11 +00001849 case ISD::GlobalAddress: {
Evan Chengb94db9e2006-01-12 07:56:47 +00001850 SDOperand Result;
Evan Chenga74ce622005-12-21 02:39:21 +00001851 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1852 // For Darwin, external and weak symbols are indirect, so we want to load
1853 // the value at address GV, not the value of GV itself. This means that
1854 // the GlobalAddress must be in the base or index register of the address,
1855 // not the GV offset field.
1856 if (getTargetMachine().
1857 getSubtarget<X86Subtarget>().getIndirectExternAndWeakGlobals() &&
1858 (GV->hasWeakLinkage() || GV->isExternal()))
Evan Chengb94db9e2006-01-12 07:56:47 +00001859 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(),
1860 DAG.getTargetGlobalAddress(GV, getPointerTy()),
1861 DAG.getSrcValue(NULL));
1862 return Result;
Chris Lattner76ac0682005-11-15 00:40:23 +00001863 }
Evan Cheng5c59d492005-12-23 07:31:11 +00001864 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001865}
Evan Cheng6af02632005-12-20 06:22:03 +00001866
1867const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
1868 switch (Opcode) {
1869 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00001870 case X86ISD::ADD_FLAG: return "X86ISD::ADD_FLAG";
1871 case X86ISD::SUB_FLAG: return "X86ISD::SUB_FLAG";
1872 case X86ISD::ADC: return "X86ISD::ADC";
1873 case X86ISD::SBB: return "X86ISD::SBB";
1874 case X86ISD::SHLD: return "X86ISD::SHLD";
1875 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng6305e502006-01-12 22:54:21 +00001876 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng6af02632005-12-20 06:22:03 +00001877 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
1878 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
1879 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00001880 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00001881 case X86ISD::FST: return "X86ISD::FST";
1882 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00001883 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00001884 case X86ISD::CALL: return "X86ISD::CALL";
1885 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
1886 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
1887 case X86ISD::CMP: return "X86ISD::CMP";
1888 case X86ISD::TEST: return "X86ISD::TEST";
Evan Chengc1583db2005-12-21 20:21:51 +00001889 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00001890 case X86ISD::CMOV: return "X86ISD::CMOV";
1891 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00001892 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Chengae986f12006-01-11 22:15:48 +00001893 case X86ISD::REP_STOS: return "X86ISD::RET_STOS";
1894 case X86ISD::REP_MOVS: return "X86ISD::RET_MOVS";
Evan Cheng6af02632005-12-20 06:22:03 +00001895 }
1896}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001897
1898bool X86TargetLowering::isMaskedValueZeroForTargetNode(const SDOperand &Op,
1899 uint64_t Mask) const {
1900
1901 unsigned Opc = Op.getOpcode();
1902
1903 switch (Opc) {
1904 default:
1905 assert(Opc >= ISD::BUILTIN_OP_END && "Expected a target specific node");
1906 break;
1907 case X86ISD::SETCC: return (Mask & 1) == 0;
1908 }
1909
1910 return false;
1911}