blob: 7af4e5517d514751c602506a352692950bbb33e6 [file] [log] [blame]
Daniel Sanders0d972702016-06-24 12:23:17 +00001; RUN: llc -march=mips -relocation-model=static < %s | FileCheck --check-prefixes=ALL,SYM32,O32 %s
2; RUN: llc -march=mipsel -relocation-model=static < %s | FileCheck --check-prefixes=ALL,SYM32,O32 %s
Daniel Sanders9fe0ad02014-04-16 09:59:46 +00003
Daniel Sanders0d972702016-06-24 12:23:17 +00004; RUN-TODO: llc -march=mips64 -relocation-model=static -target-abi n32 < %s | FileCheck --check-prefixes=ALL,SYM32,O32 %s
5; RUN-TODO: llc -march=mips64el -relocation-model=static -target-abi n32 < %s | FileCheck --check-prefixes=ALL,SYM32,O32 %s
Daniel Sanders9fe0ad02014-04-16 09:59:46 +00006
Daniel Sanders0d972702016-06-24 12:23:17 +00007; RUN: llc -march=mips64 -relocation-model=static -target-abi n32 < %s | FileCheck --check-prefixes=ALL,SYM32,NEW %s
8; RUN: llc -march=mips64el -relocation-model=static -target-abi n32 < %s | FileCheck --check-prefixes=ALL,SYM32,NEW %s
Daniel Sanders9fe0ad02014-04-16 09:59:46 +00009
Daniel Sanders0d972702016-06-24 12:23:17 +000010; RUN: llc -march=mips64 -relocation-model=static -target-abi n64 < %s | FileCheck --check-prefixes=ALL,SYM64,NEW %s
11; RUN: llc -march=mips64el -relocation-model=static -target-abi n64 < %s | FileCheck --check-prefixes=ALL,SYM64,NEW %s
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000012
13; Test the integer arguments for all ABI's and byte orders as specified by
14; section 5 of MD00305 (MIPS ABIs Described).
15;
16; N32/N64 are identical in this area so their checks have been combined into
17; the 'NEW' prefix (the N stands for New).
18;
19; Varargs are covered in arguments-hard-float-varargs.ll.
20
21@bytes = global [11 x i8] zeroinitializer
22@dwords = global [11 x i64] zeroinitializer
23@floats = global [11 x float] zeroinitializer
24@doubles = global [11 x double] zeroinitializer
25
Daniel Sandersc43cda82014-11-07 16:54:21 +000026define void @align_to_arg_slots(i8 signext %a, i8 signext %b, i8 signext %c,
27 i8 signext %d, i8 signext %e, i8 signext %f,
28 i8 signext %g, i8 signext %h, i8 signext %i,
29 i8 signext %j) nounwind {
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000030entry:
David Blaikie79e6c742015-02-27 19:29:02 +000031 %0 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 1
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000032 store volatile i8 %a, i8* %0
David Blaikie79e6c742015-02-27 19:29:02 +000033 %1 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 2
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000034 store volatile i8 %b, i8* %1
David Blaikie79e6c742015-02-27 19:29:02 +000035 %2 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 3
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000036 store volatile i8 %c, i8* %2
David Blaikie79e6c742015-02-27 19:29:02 +000037 %3 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 4
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000038 store volatile i8 %d, i8* %3
David Blaikie79e6c742015-02-27 19:29:02 +000039 %4 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 5
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000040 store volatile i8 %e, i8* %4
David Blaikie79e6c742015-02-27 19:29:02 +000041 %5 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 6
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000042 store volatile i8 %f, i8* %5
David Blaikie79e6c742015-02-27 19:29:02 +000043 %6 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 7
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000044 store volatile i8 %g, i8* %6
David Blaikie79e6c742015-02-27 19:29:02 +000045 %7 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 8
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000046 store volatile i8 %h, i8* %7
David Blaikie79e6c742015-02-27 19:29:02 +000047 %8 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 9
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000048 store volatile i8 %i, i8* %8
David Blaikie79e6c742015-02-27 19:29:02 +000049 %9 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 10
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000050 store volatile i8 %j, i8* %9
51 ret void
52}
53
54; ALL-LABEL: align_to_arg_slots:
55; We won't test the way the global address is calculated in this test. This is
56; just to get the register number for the other checks.
57; SYM32-DAG: addiu [[R1:\$[0-9]+]], ${{[0-9]+}}, %lo(bytes)
Toma Tabacu726f1ea2014-08-14 13:10:48 +000058; SYM64-DAG: ld [[R1:\$[0-9]+]], %got_disp(bytes)(
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000059
60; The first four arguments are the same in O32/N32/N64
61; ALL-DAG: sb $4, 1([[R1]])
62; ALL-DAG: sb $5, 2([[R1]])
63; ALL-DAG: sb $6, 3([[R1]])
64; ALL-DAG: sb $7, 4([[R1]])
65
66; N32/N64 get an extra four arguments in registers
67; O32 starts loading from the stack. The addresses start at 16 because space is
68; always reserved for the first four arguments.
69; O32-DAG: lw [[R3:\$[0-9]+]], 16($sp)
70; O32-DAG: sb [[R3]], 5([[R1]])
71; NEW-DAG: sb $8, 5([[R1]])
72; O32-DAG: lw [[R3:\$[0-9]+]], 20($sp)
73; O32-DAG: sb [[R3]], 6([[R1]])
74; NEW-DAG: sb $9, 6([[R1]])
75; O32-DAG: lw [[R3:\$[0-9]+]], 24($sp)
76; O32-DAG: sb [[R3]], 7([[R1]])
77; NEW-DAG: sb $10, 7([[R1]])
78; O32-DAG: lw [[R3:\$[0-9]+]], 28($sp)
79; O32-DAG: sb [[R3]], 8([[R1]])
80; NEW-DAG: sb $11, 8([[R1]])
81
82; O32/N32/N64 are accessing the stack at this point.
83; Unlike O32, N32/N64 do not reserve space for the arguments.
84; increase by 4 for O32 and 8 for N32/N64.
85; O32-DAG: lw [[R3:\$[0-9]+]], 32($sp)
86; O32-DAG: sb [[R3]], 9([[R1]])
Daniel Sandersc43cda82014-11-07 16:54:21 +000087; NEW-DAG: ld [[R3:\$[0-9]+]], 0($sp)
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000088; NEW-DAG: sb [[R3]], 9([[R1]])
89; O32-DAG: lw [[R3:\$[0-9]+]], 36($sp)
90; O32-DAG: sb [[R3]], 10([[R1]])
Daniel Sandersc43cda82014-11-07 16:54:21 +000091; NEW-DAG: ld [[R3:\$[0-9]+]], 8($sp)
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000092; NEW-DAG: sb [[R3]], 10([[R1]])
93
Daniel Sandersc43cda82014-11-07 16:54:21 +000094define void @slot_skipping(i8 signext %a, i64 signext %b, i8 signext %c,
95 i8 signext %d, i8 signext %e, i8 signext %f,
96 i8 signext %g, i64 signext %i, i8 signext %j) nounwind {
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000097entry:
David Blaikie79e6c742015-02-27 19:29:02 +000098 %0 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 1
Daniel Sanders9fe0ad02014-04-16 09:59:46 +000099 store volatile i8 %a, i8* %0
David Blaikie79e6c742015-02-27 19:29:02 +0000100 %1 = getelementptr [11 x i64], [11 x i64]* @dwords, i32 0, i32 1
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000101 store volatile i64 %b, i64* %1
David Blaikie79e6c742015-02-27 19:29:02 +0000102 %2 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 2
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000103 store volatile i8 %c, i8* %2
David Blaikie79e6c742015-02-27 19:29:02 +0000104 %3 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 3
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000105 store volatile i8 %d, i8* %3
David Blaikie79e6c742015-02-27 19:29:02 +0000106 %4 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 4
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000107 store volatile i8 %e, i8* %4
David Blaikie79e6c742015-02-27 19:29:02 +0000108 %5 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 5
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000109 store volatile i8 %f, i8* %5
David Blaikie79e6c742015-02-27 19:29:02 +0000110 %6 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 6
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000111 store volatile i8 %g, i8* %6
David Blaikie79e6c742015-02-27 19:29:02 +0000112 %7 = getelementptr [11 x i64], [11 x i64]* @dwords, i32 0, i32 2
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000113 store volatile i64 %i, i64* %7
David Blaikie79e6c742015-02-27 19:29:02 +0000114 %8 = getelementptr [11 x i8], [11 x i8]* @bytes, i32 0, i32 7
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000115 store volatile i8 %j, i8* %8
116 ret void
117}
118
119; ALL-LABEL: slot_skipping:
120; We won't test the way the global address is calculated in this test. This is
121; just to get the register number for the other checks.
122; SYM32-DAG: addiu [[R1:\$[0-9]+]], ${{[0-9]+}}, %lo(bytes)
Toma Tabacu726f1ea2014-08-14 13:10:48 +0000123; SYM64-DAG: ld [[R1:\$[0-9]+]], %got_disp(bytes)(
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000124; SYM32-DAG: addiu [[R2:\$[0-9]+]], ${{[0-9]+}}, %lo(dwords)
Toma Tabacu726f1ea2014-08-14 13:10:48 +0000125; SYM64-DAG: ld [[R2:\$[0-9]+]], %got_disp(dwords)(
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000126
127; The first argument is the same in O32/N32/N64.
128; ALL-DAG: sb $4, 1([[R1]])
129
130; The second slot is insufficiently aligned for i64 on O32 so it is skipped.
131; Also, i64 occupies two slots on O32 and only one for N32/N64.
132; O32-DAG: sw $6, 8([[R2]])
133; O32-DAG: sw $7, 12([[R2]])
134; NEW-DAG: sd $5, 8([[R2]])
135
136; N32/N64 get an extra four arguments in registers and still have two left from
137; the first four.
138; O32 starts loading from the stack. The addresses start at 16 because space is
139; always reserved for the first four arguments.
140; It's not clear why O32 uses lbu for this argument, but it's not wrong so we'll
141; accept it for now. The only IR difference is that this argument has
142; anyext from i8 and align 8 on it.
Daniel Sandersc43cda82014-11-07 16:54:21 +0000143; O32-DAG: lw [[R3:\$[0-9]+]], 16($sp)
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000144; O32-DAG: sb [[R3]], 2([[R1]])
145; NEW-DAG: sb $6, 2([[R1]])
146; O32-DAG: lw [[R3:\$[0-9]+]], 20($sp)
147; O32-DAG: sb [[R3]], 3([[R1]])
148; NEW-DAG: sb $7, 3([[R1]])
149; O32-DAG: lw [[R3:\$[0-9]+]], 24($sp)
150; O32-DAG: sb [[R3]], 4([[R1]])
151; NEW-DAG: sb $8, 4([[R1]])
152; O32-DAG: lw [[R3:\$[0-9]+]], 28($sp)
153; O32-DAG: sb [[R3]], 5([[R1]])
154; NEW-DAG: sb $9, 5([[R1]])
155
156; O32-DAG: lw [[R3:\$[0-9]+]], 32($sp)
157; O32-DAG: sb [[R3]], 6([[R1]])
158; NEW-DAG: sb $10, 6([[R1]])
159
160; O32-DAG: lw [[R3:\$[0-9]+]], 40($sp)
161; O32-DAG: sw [[R3]], 16([[R2]])
162; O32-DAG: lw [[R3:\$[0-9]+]], 44($sp)
163; O32-DAG: sw [[R3]], 20([[R2]])
164; NEW-DAG: sd $11, 16([[R2]])
165
166; O32/N32/N64 are accessing the stack at this point.
167; Unlike O32, N32/N64 do not reserve space for the arguments.
168; increase by 4 for O32 and 8 for N32/N64.
169; O32-DAG: lw [[R3:\$[0-9]+]], 48($sp)
170; O32-DAG: sb [[R3]], 7([[R1]])
Daniel Sandersc43cda82014-11-07 16:54:21 +0000171; NEW-DAG: ld [[R3:\$[0-9]+]], 0($sp)
Daniel Sanders9fe0ad02014-04-16 09:59:46 +0000172; NEW-DAG: sb [[R3]], 7([[R1]])