blob: c0d14c1780d2b3a6bee2aa6957bfdcf5ef932b2f [file] [log] [blame]
Dan Gohmana3624b62009-11-23 17:16:22 +00001//===-- FunctionLoweringInfo.cpp ------------------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating functions from LLVM IR into
11// Machine IR.
12//
13//===----------------------------------------------------------------------===//
14
Dan Gohmane7846162010-07-07 16:01:37 +000015#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/PostOrderIterator.h"
17#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineModuleInfo.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
David Majnemercde33032015-03-30 22:58:10 +000023#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/Instructions.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/LLVMContext.h"
31#include "llvm/IR/Module.h"
Dan Gohmana3624b62009-11-23 17:16:22 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000035#include "llvm/Support/raw_ostream.h"
Hans Wennborgacb842d2014-03-05 02:43:26 +000036#include "llvm/Target/TargetFrameLowering.h"
Chandler Carruth92051402014-03-05 10:30:38 +000037#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/Target/TargetLowering.h"
39#include "llvm/Target/TargetOptions.h"
40#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000041#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohmana3624b62009-11-23 17:16:22 +000042#include <algorithm>
43using namespace llvm;
44
Chandler Carruth1b9dde02014-04-22 02:02:50 +000045#define DEBUG_TYPE "function-lowering-info"
46
Dan Gohmana3624b62009-11-23 17:16:22 +000047/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
48/// PHI nodes or outside of the basic block that defines it, or used by a
49/// switch or atomic instruction, which may expand to multiple basic blocks.
Dan Gohman913c9982010-04-15 04:33:49 +000050static bool isUsedOutsideOfDefiningBlock(const Instruction *I) {
Dan Gohman7c845e42010-04-20 14:50:13 +000051 if (I->use_empty()) return false;
Dan Gohmana3624b62009-11-23 17:16:22 +000052 if (isa<PHINode>(I)) return true;
Dan Gohman913c9982010-04-15 04:33:49 +000053 const BasicBlock *BB = I->getParent();
Chandler Carruthcdf47882014-03-09 03:16:01 +000054 for (const User *U : I->users())
Gabor Greif52617fc2010-07-09 16:08:33 +000055 if (cast<Instruction>(U)->getParent() != BB || isa<PHINode>(U))
Dan Gohmana3624b62009-11-23 17:16:22 +000056 return true;
Chandler Carruthcdf47882014-03-09 03:16:01 +000057
Dan Gohmana3624b62009-11-23 17:16:22 +000058 return false;
59}
60
Jiangning Liuffbc6902014-09-19 05:30:35 +000061static ISD::NodeType getPreferredExtendForValue(const Value *V) {
62 // For the users of the source value being used for compare instruction, if
63 // the number of signed predicate is greater than unsigned predicate, we
64 // prefer to use SIGN_EXTEND.
65 //
66 // With this optimization, we would be able to reduce some redundant sign or
67 // zero extension instruction, and eventually more machine CSE opportunities
68 // can be exposed.
69 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
70 unsigned NumOfSigned = 0, NumOfUnsigned = 0;
71 for (const User *U : V->users()) {
72 if (const auto *CI = dyn_cast<CmpInst>(U)) {
73 NumOfSigned += CI->isSigned();
74 NumOfUnsigned += CI->isUnsigned();
75 }
76 }
77 if (NumOfSigned > NumOfUnsigned)
78 ExtendKind = ISD::SIGN_EXTEND;
79
80 return ExtendKind;
81}
82
Hans Wennborgacb842d2014-03-05 02:43:26 +000083void FunctionLoweringInfo::set(const Function &fn, MachineFunction &mf,
84 SelectionDAG *DAG) {
Dan Gohmana3624b62009-11-23 17:16:22 +000085 Fn = &fn;
86 MF = &mf;
Eric Christopher2ae2de72014-10-09 00:57:31 +000087 TLI = MF->getSubtarget().getTargetLowering();
Dan Gohmana3624b62009-11-23 17:16:22 +000088 RegInfo = &MF->getRegInfo();
David Majnemercde33032015-03-30 22:58:10 +000089 MachineModuleInfo &MMI = MF->getMMI();
Dan Gohmana3624b62009-11-23 17:16:22 +000090
Dan Gohmand7b5ce32010-07-10 09:00:22 +000091 // Check whether the function can return without sret-demotion.
92 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +000093 GetReturnInfo(Fn->getReturnType(), Fn->getAttributes(), Outs, *TLI,
94 mf.getDataLayout());
Bill Wendling8db01cb2013-06-06 00:11:39 +000095 CanLowerReturn = TLI->CanLowerReturn(Fn->getCallingConv(), *MF,
Eric Christopher2ae2de72014-10-09 00:57:31 +000096 Fn->isVarArg(), Outs, Fn->getContext());
Dan Gohmand7b5ce32010-07-10 09:00:22 +000097
Dan Gohmana3624b62009-11-23 17:16:22 +000098 // Initialize the mapping of values to registers. This is only set up for
99 // instruction values that are used outside of the block that defines
100 // them.
Dan Gohman913c9982010-04-15 04:33:49 +0000101 Function::const_iterator BB = Fn->begin(), EB = Fn->end();
Dan Gohmana3624b62009-11-23 17:16:22 +0000102 for (; BB != EB; ++BB)
Eric Christopher219d51d2012-02-24 01:59:01 +0000103 for (BasicBlock::const_iterator I = BB->begin(), E = BB->end();
104 I != E; ++I) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000105 if (const AllocaInst *AI = dyn_cast<AllocaInst>(I)) {
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000106 // Static allocas can be folded into the initial stack frame adjustment.
107 if (AI->isStaticAlloca()) {
108 const ConstantInt *CUI = cast<ConstantInt>(AI->getArraySize());
109 Type *Ty = AI->getAllocatedType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000110 uint64_t TySize = MF->getDataLayout().getTypeAllocSize(Ty);
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000111 unsigned Align =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000112 std::max((unsigned)MF->getDataLayout().getPrefTypeAlignment(Ty),
Eric Christopher2ae2de72014-10-09 00:57:31 +0000113 AI->getAlignment());
Reid Kleckner0b2bccc2014-09-02 18:42:44 +0000114
115 TySize *= CUI->getZExtValue(); // Get total allocated size.
116 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
117
118 StaticAllocaMap[AI] =
119 MF->getFrameInfo()->CreateStackObject(TySize, Align, false, AI);
120
121 } else {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000122 unsigned Align =
123 std::max((unsigned)MF->getDataLayout().getPrefTypeAlignment(
124 AI->getAllocatedType()),
125 AI->getAlignment());
Eric Christopherd9134482014-08-04 21:25:23 +0000126 unsigned StackAlign =
Eric Christopher2ae2de72014-10-09 00:57:31 +0000127 MF->getSubtarget().getFrameLowering()->getStackAlignment();
Hans Wennborgacb842d2014-03-05 02:43:26 +0000128 if (Align <= StackAlign)
129 Align = 0;
130 // Inform the Frame Information that we have variable-sized objects.
131 MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1, AI);
132 }
133 }
134
135 // Look for inline asm that clobbers the SP register.
136 if (isa<CallInst>(I) || isa<InvokeInst>(I)) {
137 ImmutableCallSite CS(I);
Hans Wennborg0c72fd22014-03-05 03:21:23 +0000138 if (isa<InlineAsm>(CS.getCalledValue())) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000139 unsigned SP = TLI->getStackPointerRegisterToSaveRestore();
Eric Christopher11e4df72015-02-26 22:38:43 +0000140 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Hans Wennborgacb842d2014-03-05 02:43:26 +0000141 std::vector<TargetLowering::AsmOperandInfo> Ops =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000142 TLI->ParseConstraints(Fn->getParent()->getDataLayout(), TRI, CS);
Hans Wennborgacb842d2014-03-05 02:43:26 +0000143 for (size_t I = 0, E = Ops.size(); I != E; ++I) {
144 TargetLowering::AsmOperandInfo &Op = Ops[I];
145 if (Op.Type == InlineAsm::isClobber) {
146 // Clobbers don't have SDValue operands, hence SDValue().
147 TLI->ComputeConstraintToUse(Op, SDValue(), DAG);
Eric Christopher2ae2de72014-10-09 00:57:31 +0000148 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
Eric Christopher11e4df72015-02-26 22:38:43 +0000149 TLI->getRegForInlineAsmConstraint(TRI, Op.ConstraintCode,
150 Op.ConstraintVT);
Hans Wennborgacb842d2014-03-05 02:43:26 +0000151 if (PhysReg.first == SP)
Reid Klecknere69bdb82015-07-07 23:45:58 +0000152 MF->getFrameInfo()->setHasOpaqueSPAdjustment(true);
Hans Wennborgacb842d2014-03-05 02:43:26 +0000153 }
154 }
155 }
156 }
157
Reid Kleckner2d9bb652014-08-22 21:59:26 +0000158 // Look for calls to the @llvm.va_start intrinsic. We can omit some
159 // prologue boilerplate for variadic functions that don't examine their
160 // arguments.
161 if (const auto *II = dyn_cast<IntrinsicInst>(I)) {
162 if (II->getIntrinsicID() == Intrinsic::vastart)
163 MF->getFrameInfo()->setHasVAStart(true);
164 }
165
Reid Kleckner16e55412014-08-29 21:42:08 +0000166 // If we have a musttail call in a variadic funciton, we need to ensure we
167 // forward implicit register parameters.
Reid Klecknerdccd0cb2014-08-29 21:42:21 +0000168 if (const auto *CI = dyn_cast<CallInst>(I)) {
Reid Kleckner16e55412014-08-29 21:42:08 +0000169 if (CI->isMustTailCall() && Fn->isVarArg())
170 MF->getFrameInfo()->setHasMustTailInVarArgFunc(true);
171 }
172
Dan Gohman1e9362772010-07-16 17:54:27 +0000173 // Mark values used outside their block as exported, by allocating
174 // a virtual register for them.
Cameron Zwarichf8b22b32011-02-22 03:24:52 +0000175 if (isUsedOutsideOfDefiningBlock(I))
Dan Gohmana3624b62009-11-23 17:16:22 +0000176 if (!isa<AllocaInst>(I) ||
177 !StaticAllocaMap.count(cast<AllocaInst>(I)))
178 InitializeRegForValue(I);
179
Dan Gohman1e9362772010-07-16 17:54:27 +0000180 // Collect llvm.dbg.declare information. This is done now instead of
181 // during the initial isel pass through the IR so that it is done
182 // in a predictable order.
183 if (const DbgDeclareInst *DI = dyn_cast<DbgDeclareInst>(I)) {
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +0000184 assert(DI->getVariable() && "Missing variable");
185 assert(DI->getDebugLoc() && "Missing location");
186 if (MMI.hasDebugInfo()) {
Dan Gohman1e9362772010-07-16 17:54:27 +0000187 // Don't handle byval struct arguments or VLAs, for example.
188 // Non-byval arguments are handled here (they refer to the stack
189 // temporary alloca at this point).
190 const Value *Address = DI->getAddress();
191 if (Address) {
192 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
193 Address = BCI->getOperand(0);
194 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
195 DenseMap<const AllocaInst *, int>::iterator SI =
196 StaticAllocaMap.find(AI);
197 if (SI != StaticAllocaMap.end()) { // Check for VLAs.
198 int FI = SI->second;
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000199 MMI.setVariableDbgInfo(DI->getVariable(), DI->getExpression(),
Dan Gohman1e9362772010-07-16 17:54:27 +0000200 FI, DI->getDebugLoc());
201 }
202 }
203 }
204 }
205 }
Jiangning Liuffbc6902014-09-19 05:30:35 +0000206
207 // Decide the preferred extend type for a value.
208 PreferredExtendType[I] = getPreferredExtendForValue(I);
Dan Gohman1e9362772010-07-16 17:54:27 +0000209 }
210
Dan Gohmana3624b62009-11-23 17:16:22 +0000211 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
212 // also creates the initial PHI MachineInstrs, though none of the input
213 // operands are populated.
Dan Gohmanf57117d2010-04-14 16:30:40 +0000214 for (BB = Fn->begin(); BB != EB; ++BB) {
Dan Gohmana3624b62009-11-23 17:16:22 +0000215 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
216 MBBMap[BB] = MBB;
217 MF->push_back(MBB);
218
219 // Transfer the address-taken flag. This is necessary because there could
220 // be multiple MachineBasicBlocks corresponding to one BasicBlock, and only
221 // the first one should be marked.
222 if (BB->hasAddressTaken())
223 MBB->setHasAddressTaken();
224
225 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
226 // appropriate.
Dan Gohman0f055d32010-04-20 14:46:25 +0000227 for (BasicBlock::const_iterator I = BB->begin();
228 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
229 if (PN->use_empty()) continue;
Dan Gohmana3624b62009-11-23 17:16:22 +0000230
Rafael Espindolae53b7d12011-05-13 15:18:06 +0000231 // Skip empty types
232 if (PN->getType()->isEmptyTy())
233 continue;
234
Dan Gohman7b7f0882010-04-20 14:48:02 +0000235 DebugLoc DL = PN->getDebugLoc();
Dan Gohmana3624b62009-11-23 17:16:22 +0000236 unsigned PHIReg = ValueMap[PN];
237 assert(PHIReg && "PHI node does not have an assigned virtual register!");
238
239 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +0000240 ComputeValueVTs(*TLI, MF->getDataLayout(), PN->getType(), ValueVTs);
Dan Gohmana3624b62009-11-23 17:16:22 +0000241 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
242 EVT VT = ValueVTs[vti];
Bill Wendling8db01cb2013-06-06 00:11:39 +0000243 unsigned NumRegisters = TLI->getNumRegisters(Fn->getContext(), VT);
Eric Christopherfc6de422014-08-05 02:39:49 +0000244 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
Dan Gohmana3624b62009-11-23 17:16:22 +0000245 for (unsigned i = 0; i != NumRegisters; ++i)
Chris Lattnerb06015a2010-02-09 19:54:29 +0000246 BuildMI(MBB, DL, TII->get(TargetOpcode::PHI), PHIReg + i);
Dan Gohmana3624b62009-11-23 17:16:22 +0000247 PHIReg += NumRegisters;
248 }
249 }
250 }
Dan Gohman69e8e322010-04-14 16:32:56 +0000251
252 // Mark landing pad blocks.
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000253 SmallVector<const LandingPadInst *, 4> LPads;
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000254 for (BB = Fn->begin(); BB != EB; ++BB) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000255 if (BB->isEHPad())
256 MBBMap[BB]->setIsEHPad();
257 const Instruction *FNP = BB->getFirstNonPHI();
258 if (const auto *LPI = dyn_cast<LandingPadInst>(FNP))
259 LPads.push_back(LPI);
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000260 }
David Majnemercde33032015-03-30 22:58:10 +0000261
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000262 // If this is an MSVC EH personality, we need to do a bit more work.
Reid Kleckner0e288232015-08-27 23:27:47 +0000263 if (!Fn->hasPersonalityFn())
264 return;
265 EHPersonality Personality = classifyEHPersonality(Fn->getPersonalityFn());
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000266 if (!isMSVCEHPersonality(Personality))
267 return;
268
Reid Klecknerf12c0302015-06-09 21:42:19 +0000269 if (Personality == EHPersonality::MSVC_Win64SEH ||
270 Personality == EHPersonality::MSVC_X86SEH) {
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000271 addSEHHandlersForLPads(LPads);
Reid Klecknerf12c0302015-06-09 21:42:19 +0000272 }
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000273
Reid Klecknerf12c0302015-06-09 21:42:19 +0000274 WinEHFuncInfo &EHInfo = MMI.getWinEHFuncInfo(&fn);
275 if (Personality == EHPersonality::MSVC_CXX) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000276 // Calculate state numbers and then map from funclet BBs to MBBs.
Reid Klecknerf12c0302015-06-09 21:42:19 +0000277 const Function *WinEHParentFn = MMI.getWinEHParent(&fn);
278 calculateWinCXXEHStateNumbers(WinEHParentFn, EHInfo);
Reid Kleckner0e288232015-08-27 23:27:47 +0000279 for (WinEHTryBlockMapEntry &TBME : EHInfo.TryBlockMap)
280 for (WinEHHandlerType &H : TBME.HandlerArray)
281 if (const auto *BB = dyn_cast<BasicBlock>(H.Handler))
282 H.HandlerMBB = MBBMap[BB];
Reid Klecknerf12c0302015-06-09 21:42:19 +0000283 }
284
285 // Copy the state numbers to LandingPadInfo for the current function, which
286 // could be a handler or the parent. This should happen for 32-bit SEH and
287 // C++ EH.
288 if (Personality == EHPersonality::MSVC_CXX ||
289 Personality == EHPersonality::MSVC_X86SEH) {
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000290 for (const LandingPadInst *LP : LPads) {
291 MachineBasicBlock *LPadMBB = MBBMap[LP->getParent()];
David Majnemer0ad363e2015-08-18 19:07:12 +0000292 MMI.addWinEHState(LPadMBB, EHInfo.EHPadStateMap[LP]);
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000293 }
David Majnemera225a192015-03-31 22:35:44 +0000294 }
David Majnemercde33032015-03-30 22:58:10 +0000295}
296
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000297void FunctionLoweringInfo::addSEHHandlersForLPads(
298 ArrayRef<const LandingPadInst *> LPads) {
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000299 MachineModuleInfo &MMI = MF->getMMI();
300
301 // Iterate over all landing pads with llvm.eh.actions calls.
Reid Klecknercfbfe6f2015-04-24 20:25:05 +0000302 for (const LandingPadInst *LP : LPads) {
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000303 const IntrinsicInst *ActionsCall =
304 dyn_cast<IntrinsicInst>(LP->getNextNode());
305 if (!ActionsCall ||
306 ActionsCall->getIntrinsicID() != Intrinsic::eh_actions)
307 continue;
308
309 // Parse the llvm.eh.actions call we found.
310 MachineBasicBlock *LPadMBB = MBBMap[LP->getParent()];
Benjamin Kramera48e0652015-05-16 15:40:03 +0000311 SmallVector<std::unique_ptr<ActionHandler>, 4> Actions;
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000312 parseEHActions(ActionsCall, Actions);
313
314 // Iterate EH actions from most to least precedence, which means
315 // iterating in reverse.
316 for (auto I = Actions.rbegin(), E = Actions.rend(); I != E; ++I) {
Benjamin Kramera48e0652015-05-16 15:40:03 +0000317 ActionHandler *Action = I->get();
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000318 if (auto *CH = dyn_cast<CatchHandler>(Action)) {
319 const auto *Filter =
320 dyn_cast<Function>(CH->getSelector()->stripPointerCasts());
321 assert((Filter || CH->getSelector()->isNullValue()) &&
322 "expected function or catch-all");
323 const auto *RecoverBA =
324 cast<BlockAddress>(CH->getHandlerBlockOrFunc());
325 MMI.addSEHCatchHandler(LPadMBB, Filter, RecoverBA);
326 } else {
327 assert(isa<CleanupHandler>(Action));
328 const auto *Fini = cast<Function>(Action->getHandlerBlockOrFunc());
329 MMI.addSEHCleanupHandler(LPadMBB, Fini);
330 }
331 }
Reid Klecknerd2a1a512015-04-21 18:23:57 +0000332 }
333}
334
Dan Gohmana3624b62009-11-23 17:16:22 +0000335/// clear - Clear out all the function-specific state. This returns this
336/// FunctionLoweringInfo to an empty state, ready to be used for a
337/// different function.
338void FunctionLoweringInfo::clear() {
Dan Gohmanad0b3ea2010-04-14 17:11:23 +0000339 assert(CatchInfoFound.size() == CatchInfoLost.size() &&
340 "Not all catch info was assigned to a landing pad!");
341
Dan Gohmana3624b62009-11-23 17:16:22 +0000342 MBBMap.clear();
343 ValueMap.clear();
344 StaticAllocaMap.clear();
345#ifndef NDEBUG
346 CatchInfoLost.clear();
347 CatchInfoFound.clear();
348#endif
349 LiveOutRegInfo.clear();
Cameron Zwarich988faf92011-02-24 10:00:13 +0000350 VisitedBBs.clear();
Evan Cheng6e822452010-04-28 23:08:54 +0000351 ArgDbgValues.clear();
Devang Patel86ec8b32010-08-31 22:22:42 +0000352 ByValArgFrameIndexMap.clear();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000353 RegFixups.clear();
Philip Reames1a1bdb22014-12-02 18:50:36 +0000354 StatepointStackSlots.clear();
Igor Laevsky423bc9ec2015-05-20 11:37:25 +0000355 StatepointRelocatedValues.clear();
Jiangning Liu3b096172014-09-24 03:22:56 +0000356 PreferredExtendType.clear();
Dan Gohmana3624b62009-11-23 17:16:22 +0000357}
358
Dan Gohman93f59202010-07-02 00:10:16 +0000359/// CreateReg - Allocate a single virtual register for the given type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000360unsigned FunctionLoweringInfo::CreateReg(MVT VT) {
Eric Christopherd9134482014-08-04 21:25:23 +0000361 return RegInfo->createVirtualRegister(
Eric Christopher2ae2de72014-10-09 00:57:31 +0000362 MF->getSubtarget().getTargetLowering()->getRegClassFor(VT));
Dan Gohmana3624b62009-11-23 17:16:22 +0000363}
364
Dan Gohman93f59202010-07-02 00:10:16 +0000365/// CreateRegs - Allocate the appropriate number of virtual registers of
Dan Gohmana3624b62009-11-23 17:16:22 +0000366/// the correctly promoted or expanded types. Assign these registers
367/// consecutive vreg numbers and return the first assigned number.
368///
369/// In the case that the given value has struct or array type, this function
370/// will assign registers for each member or element.
371///
Chris Lattner229907c2011-07-18 04:54:35 +0000372unsigned FunctionLoweringInfo::CreateRegs(Type *Ty) {
Eric Christopher2ae2de72014-10-09 00:57:31 +0000373 const TargetLowering *TLI = MF->getSubtarget().getTargetLowering();
Bill Wendling0ccf3102013-06-19 20:32:16 +0000374
Dan Gohmana3624b62009-11-23 17:16:22 +0000375 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +0000376 ComputeValueVTs(*TLI, MF->getDataLayout(), Ty, ValueVTs);
Dan Gohmana3624b62009-11-23 17:16:22 +0000377
378 unsigned FirstReg = 0;
379 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
380 EVT ValueVT = ValueVTs[Value];
Bill Wendling8db01cb2013-06-06 00:11:39 +0000381 MVT RegisterVT = TLI->getRegisterType(Ty->getContext(), ValueVT);
Dan Gohmana3624b62009-11-23 17:16:22 +0000382
Bill Wendling8db01cb2013-06-06 00:11:39 +0000383 unsigned NumRegs = TLI->getNumRegisters(Ty->getContext(), ValueVT);
Dan Gohmana3624b62009-11-23 17:16:22 +0000384 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman93f59202010-07-02 00:10:16 +0000385 unsigned R = CreateReg(RegisterVT);
Dan Gohmana3624b62009-11-23 17:16:22 +0000386 if (!FirstReg) FirstReg = R;
387 }
388 }
389 return FirstReg;
390}
Dan Gohmanad97b3d2009-11-23 17:42:46 +0000391
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000392/// GetLiveOutRegInfo - Gets LiveOutInfo for a register, returning NULL if the
393/// register is a PHI destination and the PHI's LiveOutInfo is not valid. If
394/// the register's LiveOutInfo is for a smaller bit width, it is extended to
395/// the larger bit width by zero extension. The bit width must be no smaller
396/// than the LiveOutInfo's existing bit width.
397const FunctionLoweringInfo::LiveOutInfo *
398FunctionLoweringInfo::GetLiveOutRegInfo(unsigned Reg, unsigned BitWidth) {
399 if (!LiveOutRegInfo.inBounds(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +0000400 return nullptr;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000401
402 LiveOutInfo *LOI = &LiveOutRegInfo[Reg];
403 if (!LOI->IsValid)
Craig Topperc0196b12014-04-14 00:51:57 +0000404 return nullptr;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000405
Cameron Zwarichd2f30412011-02-25 01:10:55 +0000406 if (BitWidth > LOI->KnownZero.getBitWidth()) {
Cameron Zwarich4c82cd22011-02-25 01:11:01 +0000407 LOI->NumSignBits = 1;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000408 LOI->KnownZero = LOI->KnownZero.zextOrTrunc(BitWidth);
409 LOI->KnownOne = LOI->KnownOne.zextOrTrunc(BitWidth);
410 }
411
412 return LOI;
413}
414
415/// ComputePHILiveOutRegInfo - Compute LiveOutInfo for a PHI's destination
416/// register based on the LiveOutInfo of its operands.
417void FunctionLoweringInfo::ComputePHILiveOutRegInfo(const PHINode *PN) {
Chris Lattner229907c2011-07-18 04:54:35 +0000418 Type *Ty = PN->getType();
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000419 if (!Ty->isIntegerTy() || Ty->isVectorTy())
420 return;
421
422 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +0000423 ComputeValueVTs(*TLI, MF->getDataLayout(), Ty, ValueVTs);
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000424 assert(ValueVTs.size() == 1 &&
425 "PHIs with non-vector integer types should have a single VT.");
426 EVT IntVT = ValueVTs[0];
427
Bill Wendling8db01cb2013-06-06 00:11:39 +0000428 if (TLI->getNumRegisters(PN->getContext(), IntVT) != 1)
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000429 return;
Bill Wendling8db01cb2013-06-06 00:11:39 +0000430 IntVT = TLI->getTypeToTransformTo(PN->getContext(), IntVT);
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000431 unsigned BitWidth = IntVT.getSizeInBits();
432
433 unsigned DestReg = ValueMap[PN];
434 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
435 return;
436 LiveOutRegInfo.grow(DestReg);
437 LiveOutInfo &DestLOI = LiveOutRegInfo[DestReg];
438
439 Value *V = PN->getIncomingValue(0);
440 if (isa<UndefValue>(V) || isa<ConstantExpr>(V)) {
441 DestLOI.NumSignBits = 1;
442 APInt Zero(BitWidth, 0);
443 DestLOI.KnownZero = Zero;
444 DestLOI.KnownOne = Zero;
445 return;
446 }
447
448 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
449 APInt Val = CI->getValue().zextOrTrunc(BitWidth);
450 DestLOI.NumSignBits = Val.getNumSignBits();
451 DestLOI.KnownZero = ~Val;
452 DestLOI.KnownOne = Val;
453 } else {
454 assert(ValueMap.count(V) && "V should have been placed in ValueMap when its"
455 "CopyToReg node was created.");
456 unsigned SrcReg = ValueMap[V];
457 if (!TargetRegisterInfo::isVirtualRegister(SrcReg)) {
458 DestLOI.IsValid = false;
459 return;
460 }
461 const LiveOutInfo *SrcLOI = GetLiveOutRegInfo(SrcReg, BitWidth);
462 if (!SrcLOI) {
463 DestLOI.IsValid = false;
464 return;
465 }
466 DestLOI = *SrcLOI;
467 }
468
469 assert(DestLOI.KnownZero.getBitWidth() == BitWidth &&
470 DestLOI.KnownOne.getBitWidth() == BitWidth &&
471 "Masks should have the same bit width as the type.");
472
473 for (unsigned i = 1, e = PN->getNumIncomingValues(); i != e; ++i) {
474 Value *V = PN->getIncomingValue(i);
475 if (isa<UndefValue>(V) || isa<ConstantExpr>(V)) {
476 DestLOI.NumSignBits = 1;
477 APInt Zero(BitWidth, 0);
478 DestLOI.KnownZero = Zero;
479 DestLOI.KnownOne = Zero;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000480 return;
Cameron Zwaricha62fc892011-02-24 10:00:25 +0000481 }
482
483 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
484 APInt Val = CI->getValue().zextOrTrunc(BitWidth);
485 DestLOI.NumSignBits = std::min(DestLOI.NumSignBits, Val.getNumSignBits());
486 DestLOI.KnownZero &= ~Val;
487 DestLOI.KnownOne &= Val;
488 continue;
489 }
490
491 assert(ValueMap.count(V) && "V should have been placed in ValueMap when "
492 "its CopyToReg node was created.");
493 unsigned SrcReg = ValueMap[V];
494 if (!TargetRegisterInfo::isVirtualRegister(SrcReg)) {
495 DestLOI.IsValid = false;
496 return;
497 }
498 const LiveOutInfo *SrcLOI = GetLiveOutRegInfo(SrcReg, BitWidth);
499 if (!SrcLOI) {
500 DestLOI.IsValid = false;
501 return;
502 }
503 DestLOI.NumSignBits = std::min(DestLOI.NumSignBits, SrcLOI->NumSignBits);
504 DestLOI.KnownZero &= SrcLOI->KnownZero;
505 DestLOI.KnownOne &= SrcLOI->KnownOne;
506 }
507}
508
Devang Patel9d904e12011-09-08 22:59:09 +0000509/// setArgumentFrameIndex - Record frame index for the byval
Devang Patel86ec8b32010-08-31 22:22:42 +0000510/// argument. This overrides previous frame index entry for this argument,
511/// if any.
Devang Patel9d904e12011-09-08 22:59:09 +0000512void FunctionLoweringInfo::setArgumentFrameIndex(const Argument *A,
Eric Christopher219d51d2012-02-24 01:59:01 +0000513 int FI) {
Devang Patel86ec8b32010-08-31 22:22:42 +0000514 ByValArgFrameIndexMap[A] = FI;
515}
Eric Christopher0713a9d2011-06-08 23:55:35 +0000516
Devang Patel9d904e12011-09-08 22:59:09 +0000517/// getArgumentFrameIndex - Get frame index for the byval argument.
Devang Patel86ec8b32010-08-31 22:22:42 +0000518/// If the argument does not have any assigned frame index then 0 is
519/// returned.
Devang Patel9d904e12011-09-08 22:59:09 +0000520int FunctionLoweringInfo::getArgumentFrameIndex(const Argument *A) {
Eric Christopher0713a9d2011-06-08 23:55:35 +0000521 DenseMap<const Argument *, int>::iterator I =
Devang Patel86ec8b32010-08-31 22:22:42 +0000522 ByValArgFrameIndexMap.find(A);
523 if (I != ByValArgFrameIndexMap.end())
524 return I->second;
Eric Christopher18c6be72012-02-23 03:39:43 +0000525 DEBUG(dbgs() << "Argument does not have assigned frame index!\n");
Devang Patel86ec8b32010-08-31 22:22:42 +0000526 return 0;
527}
528
Michael J. Spencer8b98bf22012-02-22 19:06:13 +0000529/// ComputeUsesVAFloatArgument - Determine if any floating-point values are
530/// being passed to this variadic function, and set the MachineModuleInfo's
531/// usesVAFloatArgument flag if so. This flag is used to emit an undefined
532/// reference to _fltused on Windows, which will link in MSVCRT's
533/// floating-point support.
534void llvm::ComputeUsesVAFloatArgument(const CallInst &I,
535 MachineModuleInfo *MMI)
536{
537 FunctionType *FT = cast<FunctionType>(
538 I.getCalledValue()->getType()->getContainedType(0));
539 if (FT->isVarArg() && !MMI->usesVAFloatArgument()) {
540 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
541 Type* T = I.getArgOperand(i)->getType();
Daniel Berlin25db4f42015-04-15 17:41:42 +0000542 for (auto i : post_order(T)) {
Michael J. Spencer8b98bf22012-02-22 19:06:13 +0000543 if (i->isFloatingPointTy()) {
544 MMI->setUsesVAFloatArgument(true);
545 return;
546 }
547 }
548 }
549 }
550}
551
Bill Wendling247fd3b2011-08-17 21:56:44 +0000552/// AddLandingPadInfo - Extract the exception handling information from the
553/// landingpad instruction and add them to the specified machine module info.
554void llvm::AddLandingPadInfo(const LandingPadInst &I, MachineModuleInfo &MMI,
555 MachineBasicBlock *MBB) {
David Majnemer7fddecc2015-06-17 20:52:32 +0000556 MMI.addPersonality(
557 MBB,
558 cast<Function>(
559 I.getParent()->getParent()->getPersonalityFn()->stripPointerCasts()));
Bill Wendling247fd3b2011-08-17 21:56:44 +0000560
561 if (I.isCleanup())
562 MMI.addCleanup(MBB);
563
564 // FIXME: New EH - Add the clauses in reverse order. This isn't 100% correct,
565 // but we need to do it this way because of how the DWARF EH emitter
566 // processes the clauses.
567 for (unsigned i = I.getNumClauses(); i != 0; --i) {
568 Value *Val = I.getClause(i - 1);
569 if (I.isCatch(i - 1)) {
570 MMI.addCatchTypeInfo(MBB,
Reid Kleckner283bc2e2014-11-14 00:35:50 +0000571 dyn_cast<GlobalValue>(Val->stripPointerCasts()));
Bill Wendling247fd3b2011-08-17 21:56:44 +0000572 } else {
573 // Add filters in a list.
574 Constant *CVal = cast<Constant>(Val);
Reid Kleckner283bc2e2014-11-14 00:35:50 +0000575 SmallVector<const GlobalValue*, 4> FilterList;
Bill Wendling247fd3b2011-08-17 21:56:44 +0000576 for (User::op_iterator
577 II = CVal->op_begin(), IE = CVal->op_end(); II != IE; ++II)
Reid Kleckner283bc2e2014-11-14 00:35:50 +0000578 FilterList.push_back(cast<GlobalValue>((*II)->stripPointerCasts()));
Bill Wendling247fd3b2011-08-17 21:56:44 +0000579
580 MMI.addFilterTypeInfo(MBB, FilterList);
581 }
582 }
583}