blob: 21bc5fa8279f98564c21a6a2e355d34e7fe85db4 [file] [log] [blame]
Evan Cheng0fc80842010-11-12 22:42:47 +00001; RUN: llc < %s -mtriple=arm-apple-darwin -mcpu=cortex-a8 | FileCheck %s -check-prefix=ARM
2; RUN: llc < %s -mtriple=thumb-apple-darwin -mcpu=cortex-a8 | FileCheck %s -check-prefix=T2
3; rdar://8662825
Evan Cheng5fcb5a52007-06-21 07:40:00 +00004
Chris Lattner7b87e542009-03-12 05:56:37 +00005define i32 @t1(i32 %a, i32 %b, i32 %c) nounwind {
Evan Cheng0fc80842010-11-12 22:42:47 +00006; ARM: t1:
7; ARM: sub r0, r1, #6, 2
8; ARM: movgt r0, r1
9
10; T2: t1:
11; T2: sub.w r0, r1, #-2147483648
12; T2: movgt r0, r1
13 %tmp1 = icmp sgt i32 %c, 10
14 %tmp2 = select i1 %tmp1, i32 0, i32 2147483647
15 %tmp3 = add i32 %tmp2, %b
16 ret i32 %tmp3
Evan Cheng5fcb5a52007-06-21 07:40:00 +000017}
18
Chris Lattner7b87e542009-03-12 05:56:37 +000019define i32 @t2(i32 %a, i32 %b, i32 %c, i32 %d) nounwind {
Evan Cheng0fc80842010-11-12 22:42:47 +000020; ARM: t2:
21; ARM: sub r0, r1, #10
22; ARM: movgt r0, r1
23
24; T2: t2:
25; T2: sub.w r0, r1, #10
26; T2: movgt r0, r1
27 %tmp1 = icmp sgt i32 %c, 10
28 %tmp2 = select i1 %tmp1, i32 0, i32 10
29 %tmp3 = sub i32 %b, %tmp2
30 ret i32 %tmp3
31}
32
33define i32 @t3(i32 %a, i32 %b, i32 %x, i32 %y) nounwind {
34; ARM: t3:
35; ARM: mvnlt r2, #0
36; ARM: and r0, r2, r3
37
38; T2: t3:
39; T2: movlt.w r2, #-1
40; T2: and.w r0, r2, r3
41 %cond = icmp slt i32 %a, %b
42 %z = select i1 %cond, i32 -1, i32 %x
43 %s = and i32 %z, %y
44 ret i32 %s
45}
46
47define i32 @t4(i32 %a, i32 %b, i32 %x, i32 %y) nounwind {
48; ARM: t4:
49; ARM: movlt r2, #0
50; ARM: orr r0, r2, r3
51
52; T2: t4:
53; T2: movlt r2, #0
54; T2: orr.w r0, r2, r3
55 %cond = icmp slt i32 %a, %b
56 %z = select i1 %cond, i32 0, i32 %x
57 %s = or i32 %z, %y
58 ret i32 %s
Evan Cheng5fcb5a52007-06-21 07:40:00 +000059}