blob: dcd88f25d25c8fc2916eb12a1efc922ac6f98ecf [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsCallingConv.td - Calling Conventions for Mips --*- tablegen -*-===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00002//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009// This describes the calling conventions for Mips architecture.
Akira Hatanakae2489122011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011
12/// CCIfSubtarget - Match if the current subtarget has a feature F.
Daniel Sanders24b65722014-09-10 12:02:27 +000013class CCIfSubtarget<string F, CCAction A, string Invert = "">
14 : CCIf<!strconcat(Invert,
15 "static_cast<const MipsSubtarget&>"
Eric Christopherb5217502014-08-06 18:45:26 +000016 "(State.getMachineFunction().getSubtarget()).",
17 F),
18 A>;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000019
Daniel Sanders24b65722014-09-10 12:02:27 +000020// The inverse of CCIfSubtarget
21class CCIfSubtargetNot<string F, CCAction A> : CCIfSubtarget<F, A, "!">;
22
Daniel Sandersc8a040c2014-12-08 15:40:09 +000023/// Match if the original argument (before lowering) was a float.
24/// For example, this is true for i32's that were lowered from soft-float.
25class CCIfOrigArgWasNotFloat<CCAction A>
26 : CCIf<"!static_cast<MipsCCState *>(&State)->WasOriginalArgFloat(ValNo)",
27 A>;
28
29/// Match if the original argument (before lowering) was a 128-bit float (i.e.
30/// long double).
31class CCIfOrigArgWasF128<CCAction A>
32 : CCIf<"static_cast<MipsCCState *>(&State)->WasOriginalArgF128(ValNo)", A>;
33
34/// Match if this specific argument is a vararg.
35/// This is slightly different fro CCIfIsVarArg which matches if any argument is
36/// a vararg.
37class CCIfArgIsVarArg<CCAction A>
38 : CCIf<"!static_cast<MipsCCState *>(&State)->IsCallOperandFixed(ValNo)", A>;
39
40
41/// Match if the special calling conv is the specified value.
42class CCIfSpecialCallingConv<string CC, CCAction A>
43 : CCIf<"static_cast<MipsCCState *>(&State)->getSpecialCallingConv() == "
44 "MipsCCState::" # CC, A>;
45
Daniel Sandersb3ca3382014-09-26 10:06:12 +000046// For soft-float, f128 values are returned in A0_64 rather than V1_64.
47def RetCC_F128SoftFloat : CallingConv<[
48 CCAssignToReg<[V0_64, A0_64]>
49]>;
50
51// For hard-float, f128 values are returned as a pair of f64's rather than a
52// pair of i64's.
53def RetCC_F128HardFloat : CallingConv<[
54 CCBitConvertToType<f64>,
Daniel Sandersf3fe49a2014-10-07 09:29:59 +000055
56 // Contrary to the ABI documentation, a struct containing a long double is
57 // returned in $f0, and $f1 instead of the usual $f0, and $f2. This is to
58 // match the de facto ABI as implemented by GCC.
59 CCIfInReg<CCAssignToReg<[D0_64, D1_64]>>,
60
Daniel Sandersb3ca3382014-09-26 10:06:12 +000061 CCAssignToReg<[D0_64, D2_64]>
62]>;
63
64// Handle F128 specially since we can't identify the original type during the
65// tablegen-erated code.
66def RetCC_F128 : CallingConv<[
67 CCIfSubtarget<"abiUsesSoftFloat()",
68 CCIfType<[i64], CCDelegateTo<RetCC_F128SoftFloat>>>,
69 CCIfSubtargetNot<"abiUsesSoftFloat()",
70 CCIfType<[i64], CCDelegateTo<RetCC_F128HardFloat>>>
71]>;
72
Akira Hatanakae2489122011-04-15 21:51:11 +000073//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000074// Mips O32 Calling Convention
Akira Hatanakae2489122011-04-15 21:51:11 +000075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000076
Reed Kotlerd5c41962014-11-13 23:37:45 +000077def CC_MipsO32 : CallingConv<[
78 // Promote i8/i16 arguments to i32.
79 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
80
81 // Integer values get stored in stack slots that are 4 bytes in
82 // size and 4-byte aligned.
83 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
84
85 // Integer values get stored in stack slots that are 8 bytes in
86 // size and 8-byte aligned.
87 CCIfType<[f64], CCAssignToStack<8, 8>>
88]>;
89
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000090// Only the return rules are defined here for O32. The rules for argument
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +000091// passing are defined in MipsISelLowering.cpp.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000092def RetCC_MipsO32 : CallingConv<[
Akira Hatanaka27029882011-06-21 01:28:11 +000093 // i32 are returned in registers V0, V1, A0, A1
94 CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>,
Bruno Cardoso Lopes3e667cf2008-08-03 15:37:43 +000095
Bruno Cardoso Lopes2f5c8e32010-01-19 12:37:35 +000096 // f32 are returned in registers F0, F2
97 CCIfType<[f32], CCAssignToReg<[F0, F2]>>,
Bruno Cardoso Lopes3e667cf2008-08-03 15:37:43 +000098
Zoran Jovanovicf34b4542014-07-10 22:23:30 +000099 // f64 arguments are returned in D0_64 and D2_64 in FP64bit mode or
Akira Hatanakabfb66242013-08-20 23:38:40 +0000100 // in D0 and D1 in FP32bit mode.
Zoran Jovanovicf34b4542014-07-10 22:23:30 +0000101 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCAssignToReg<[D0_64, D2_64]>>>,
Daniel Sanders24b65722014-09-10 12:02:27 +0000102 CCIfType<[f64], CCIfSubtargetNot<"isFP64bit()", CCAssignToReg<[D0, D1]>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000103]>;
104
Daniel Sandersca80f1a2014-11-01 17:38:22 +0000105def CC_MipsO32_FP32 : CustomCallingConv;
106def CC_MipsO32_FP64 : CustomCallingConv;
107
108def CC_MipsO32_FP : CallingConv<[
109 CCIfSubtargetNot<"isFP64bit()", CCDelegateTo<CC_MipsO32_FP32>>,
110 CCIfSubtarget<"isFP64bit()", CCDelegateTo<CC_MipsO32_FP64>>
111]>;
112
Akira Hatanakae2489122011-04-15 21:51:11 +0000113//===----------------------------------------------------------------------===//
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000114// Mips N32/64 Calling Convention
115//===----------------------------------------------------------------------===//
116
Daniel Sandersc43cda82014-11-07 16:54:21 +0000117def CC_MipsN_SoftFloat : CallingConv<[
118 CCAssignToRegWithShadow<[A0, A1, A2, A3,
119 T0, T1, T2, T3],
120 [D12_64, D13_64, D14_64, D15_64,
121 D16_64, D17_64, D18_64, D19_64]>,
122 CCAssignToStack<4, 8>
123]>;
124
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000125def CC_MipsN : CallingConv<[
Petar Jovanovicb592a752015-03-16 15:01:09 +0000126 CCIfType<[i8, i16, i32, i64],
Daniel Sandersc43cda82014-11-07 16:54:21 +0000127 CCIfSubtargetNot<"isLittle()",
128 CCIfInReg<CCPromoteToUpperBitsInType<i64>>>>,
129
130 // All integers (except soft-float integers) are promoted to 64-bit.
Daniel Sandersc8a040c2014-12-08 15:40:09 +0000131 CCIfType<[i8, i16, i32], CCIfOrigArgWasNotFloat<CCPromoteToType<i64>>>,
Daniel Sandersc43cda82014-11-07 16:54:21 +0000132
133 // The only i32's we have left are soft-float arguments.
134 CCIfSubtarget<"abiUsesSoftFloat()", CCIfType<[i32], CCDelegateTo<CC_MipsN_SoftFloat>>>,
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000135
136 // Integer arguments are passed in integer registers.
137 CCIfType<[i64], CCAssignToRegWithShadow<[A0_64, A1_64, A2_64, A3_64,
138 T0_64, T1_64, T2_64, T3_64],
139 [D12_64, D13_64, D14_64, D15_64,
140 D16_64, D17_64, D18_64, D19_64]>>,
141
142 // f32 arguments are passed in single precision FP registers.
143 CCIfType<[f32], CCAssignToRegWithShadow<[F12, F13, F14, F15,
144 F16, F17, F18, F19],
145 [A0_64, A1_64, A2_64, A3_64,
146 T0_64, T1_64, T2_64, T3_64]>>,
147
148 // f64 arguments are passed in double precision FP registers.
149 CCIfType<[f64], CCAssignToRegWithShadow<[D12_64, D13_64, D14_64, D15_64,
150 D16_64, D17_64, D18_64, D19_64],
151 [A0_64, A1_64, A2_64, A3_64,
152 T0_64, T1_64, T2_64, T3_64]>>,
153
154 // All stack parameter slots become 64-bit doublewords and are 8-byte aligned.
Daniel Sandersc43cda82014-11-07 16:54:21 +0000155 CCIfType<[f32], CCAssignToStack<4, 8>>,
Akira Hatanakad608bac2012-02-17 02:20:26 +0000156 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000157]>;
158
Akira Hatanaka0b8bc002011-11-14 19:02:54 +0000159// N32/64 variable arguments.
160// All arguments are passed in integer registers.
161def CC_MipsN_VarArg : CallingConv<[
Petar Jovanovic90ec1b12015-02-26 18:35:15 +0000162 CCIfType<[i8, i16, i32, i64],
163 CCIfSubtargetNot<"isLittle()",
164 CCIfInReg<CCPromoteToUpperBitsInType<i64>>>>,
165
Daniel Sandersc43cda82014-11-07 16:54:21 +0000166 // All integers are promoted to 64-bit.
167 CCIfType<[i8, i16, i32], CCPromoteToType<i64>>,
Akira Hatanakad608bac2012-02-17 02:20:26 +0000168
Daniel Sandersc43cda82014-11-07 16:54:21 +0000169 CCIfType<[f32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>,
Akira Hatanaka0b8bc002011-11-14 19:02:54 +0000170
171 CCIfType<[i64, f64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64,
172 T0_64, T1_64, T2_64, T3_64]>>,
173
Akira Hatanaka0b8bc002011-11-14 19:02:54 +0000174 // All stack parameter slots become 64-bit doublewords and are 8-byte aligned.
Daniel Sandersc43cda82014-11-07 16:54:21 +0000175 CCIfType<[f32], CCAssignToStack<4, 8>>,
Akira Hatanakad608bac2012-02-17 02:20:26 +0000176 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
Akira Hatanaka0b8bc002011-11-14 19:02:54 +0000177]>;
178
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000179def RetCC_MipsN : CallingConv<[
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000180 // f128 needs to be handled similarly to f32 and f64. However, f128 is not
181 // legal and is lowered to i128 which is further lowered to a pair of i64's.
182 // This presents us with a problem for the calling convention since hard-float
183 // still needs to pass them in FPU registers, and soft-float needs to use $v0,
184 // and $a0 instead of the usual $v0, and $v1. We therefore resort to a
185 // pre-analyze (see PreAnalyzeReturnForF128()) step to pass information on
186 // whether the result was originally an f128 into the tablegen-erated code.
187 //
188 // f128 should only occur for the N64 ABI where long double is 128-bit. On
189 // N32, long double is equivalent to double.
Daniel Sandersc8a040c2014-12-08 15:40:09 +0000190 CCIfType<[i64], CCIfOrigArgWasF128<CCDelegateTo<RetCC_F128>>>,
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000191
Daniel Sandersae275e32014-09-25 12:15:05 +0000192 // Aggregate returns are positioned at the lowest address in the slot for
193 // both little and big-endian targets. When passing in registers, this
194 // requires that big-endian targets shift the value into the upper bits.
195 CCIfSubtarget<"isLittle()",
Daniel Sanders19f01652014-10-24 13:09:19 +0000196 CCIfType<[i8, i16, i32, i64], CCIfInReg<CCPromoteToType<i64>>>>,
Daniel Sandersae275e32014-09-25 12:15:05 +0000197 CCIfSubtargetNot<"isLittle()",
Daniel Sandersf815c132014-10-24 14:46:00 +0000198 CCIfType<[i8, i16, i32, i64],
199 CCIfInReg<CCPromoteToUpperBitsInType<i64>>>>,
Daniel Sandersae275e32014-09-25 12:15:05 +0000200
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000201 // i64 are returned in registers V0_64, V1_64
202 CCIfType<[i64], CCAssignToReg<[V0_64, V1_64]>>,
203
204 // f32 are returned in registers F0, F2
205 CCIfType<[f32], CCAssignToReg<[F0, F2]>>,
206
207 // f64 are returned in registers D0, D2
208 CCIfType<[f64], CCAssignToReg<[D0_64, D2_64]>>
209]>;
210
211//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000212// Mips EABI Calling Convention
Akira Hatanakae2489122011-04-15 21:51:11 +0000213//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +0000214
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000215def CC_MipsEABI : CallingConv<[
216 // Promote i8/i16 arguments to i32.
217 CCIfType<[i8, i16], CCPromoteToType<i32>>,
218
219 // Integer arguments are passed in integer registers.
220 CCIfType<[i32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>,
221
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000222 // Single fp arguments are passed in pairs within 32-bit mode
223 CCIfType<[f32], CCIfSubtarget<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000224 CCAssignToReg<[F12, F13, F14, F15, F16, F17, F18, F19]>>>,
225
Daniel Sanders24b65722014-09-10 12:02:27 +0000226 CCIfType<[f32], CCIfSubtargetNot<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000227 CCAssignToReg<[F12, F14, F16, F18]>>>,
228
Duncan Sands56ca6292011-04-25 06:21:43 +0000229 // The first 4 double fp arguments are passed in single fp registers.
Daniel Sanders24b65722014-09-10 12:02:27 +0000230 CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000231 CCAssignToReg<[D6, D7, D8, D9]>>>,
232
233 // Integer values get stored in stack slots that are 4 bytes in
234 // size and 4-byte aligned.
235 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
236
237 // Integer values get stored in stack slots that are 8 bytes in
238 // size and 8-byte aligned.
Daniel Sanders24b65722014-09-10 12:02:27 +0000239 CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", CCAssignToStack<8, 8>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000240]>;
241
242def RetCC_MipsEABI : CallingConv<[
243 // i32 are returned in registers V0, V1
244 CCIfType<[i32], CCAssignToReg<[V0, V1]>>,
245
246 // f32 are returned in registers F0, F1
247 CCIfType<[f32], CCAssignToReg<[F0, F1]>>,
248
249 // f64 are returned in register D0
Daniel Sanders24b65722014-09-10 12:02:27 +0000250 CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", CCAssignToReg<[D0]>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000251]>;
252
Akira Hatanakae2489122011-04-15 21:51:11 +0000253//===----------------------------------------------------------------------===//
Akira Hatanakaf0273602012-06-13 18:06:00 +0000254// Mips FastCC Calling Convention
255//===----------------------------------------------------------------------===//
256def CC_MipsO32_FastCC : CallingConv<[
257 // f64 arguments are passed in double-precision floating pointer registers.
Daniel Sanders24b65722014-09-10 12:02:27 +0000258 CCIfType<[f64], CCIfSubtargetNot<"isFP64bit()",
259 CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6,
260 D7, D8, D9]>>>,
Sasa Stankovic86ebfe22014-08-22 09:23:22 +0000261 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCIfSubtarget<"useOddSPReg()",
Akira Hatanakabfb66242013-08-20 23:38:40 +0000262 CCAssignToReg<[D0_64, D1_64, D2_64, D3_64,
263 D4_64, D5_64, D6_64, D7_64,
264 D8_64, D9_64, D10_64, D11_64,
265 D12_64, D13_64, D14_64, D15_64,
266 D16_64, D17_64, D18_64,
Sasa Stankovic86ebfe22014-08-22 09:23:22 +0000267 D19_64]>>>>,
268 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCIfSubtarget<"noOddSPReg()",
269 CCAssignToReg<[D0_64, D2_64, D4_64, D6_64,
270 D8_64, D10_64, D12_64, D14_64,
271 D16_64, D18_64]>>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000272
273 // Stack parameter slots for f64 are 64-bit doublewords and 8-byte aligned.
274 CCIfType<[f64], CCAssignToStack<8, 8>>
275]>;
276
277def CC_MipsN_FastCC : CallingConv<[
278 // Integer arguments are passed in integer registers.
279 CCIfType<[i64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64, T0_64, T1_64,
280 T2_64, T3_64, T4_64, T5_64, T6_64, T7_64,
281 T8_64, V1_64]>>,
282
283 // f64 arguments are passed in double-precision floating pointer registers.
284 CCIfType<[f64], CCAssignToReg<[D0_64, D1_64, D2_64, D3_64, D4_64, D5_64,
285 D6_64, D7_64, D8_64, D9_64, D10_64, D11_64,
286 D12_64, D13_64, D14_64, D15_64, D16_64, D17_64,
287 D18_64, D19_64]>>,
288
289 // Stack parameter slots for i64 and f64 are 64-bit doublewords and
290 // 8-byte aligned.
291 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
292]>;
293
294def CC_Mips_FastCC : CallingConv<[
295 // Handles byval parameters.
296 CCIfByVal<CCPassByVal<4, 4>>,
297
298 // Promote i8/i16 arguments to i32.
299 CCIfType<[i8, i16], CCPromoteToType<i32>>,
300
301 // Integer arguments are passed in integer registers. All scratch registers,
302 // except for AT, V0 and T9, are available to be used as argument registers.
Daniel Sanders24b65722014-09-10 12:02:27 +0000303 CCIfType<[i32], CCIfSubtargetNot<"isTargetNaCl()",
Sasa Stankovic4c80bda2014-02-07 17:16:40 +0000304 CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, V1]>>>,
305
306 // In NaCl, T6, T7 and T8 are reserved and not available as argument
307 // registers for fastcc. T6 contains the mask for sandboxing control flow
308 // (indirect jumps and calls). T7 contains the mask for sandboxing memory
309 // accesses (loads and stores). T8 contains the thread pointer.
310 CCIfType<[i32], CCIfSubtarget<"isTargetNaCl()",
311 CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, V1]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000312
313 // f32 arguments are passed in single-precision floating pointer registers.
Sasa Stankovicf4a9e3b2014-07-29 14:39:24 +0000314 CCIfType<[f32], CCIfSubtarget<"useOddSPReg()",
315 CCAssignToReg<[F0, F1, F2, F3, F4, F5, F6, F7, F8, F9, F10, F11, F12, F13,
316 F14, F15, F16, F17, F18, F19]>>>,
317
318 // Don't use odd numbered single-precision registers for -mno-odd-spreg.
319 CCIfType<[f32], CCIfSubtarget<"noOddSPReg()",
320 CCAssignToReg<[F0, F2, F4, F6, F8, F10, F12, F14, F16, F18]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000321
322 // Stack parameter slots for i32 and f32 are 32-bit words and 4-byte aligned.
323 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
324
325 CCIfSubtarget<"isABI_EABI()", CCDelegateTo<CC_MipsEABI>>,
326 CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FastCC>>,
327 CCDelegateTo<CC_MipsN_FastCC>
328]>;
329
330//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000331// Mips Calling Convention Dispatch
Akira Hatanakae2489122011-04-15 21:51:11 +0000332//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000333
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000334def RetCC_Mips : CallingConv<[
335 CCIfSubtarget<"isABI_EABI()", CCDelegateTo<RetCC_MipsEABI>>,
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000336 CCIfSubtarget<"isABI_N32()", CCDelegateTo<RetCC_MipsN>>,
337 CCIfSubtarget<"isABI_N64()", CCDelegateTo<RetCC_MipsN>>,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000338 CCDelegateTo<RetCC_MipsO32>
339]>;
Akira Hatanaka5350c242012-03-01 22:27:29 +0000340
Daniel Sanders23e98772014-11-02 16:09:29 +0000341def CC_Mips_ByVal : CallingConv<[
342 CCIfSubtarget<"isABI_O32()", CCIfByVal<CCPassByVal<4, 4>>>,
343 CCIfByVal<CCPassByVal<8, 8>>
344]>;
345
Daniel Sanders41a64c42014-11-07 11:10:48 +0000346def CC_Mips16RetHelper : CallingConv<[
347 CCIfByVal<CCDelegateTo<CC_Mips_ByVal>>,
348
349 // Integer arguments are passed in integer registers.
350 CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>
351]>;
352
Daniel Sandersca80f1a2014-11-01 17:38:22 +0000353def CC_Mips_FixedArg : CallingConv<[
Daniel Sanders41a64c42014-11-07 11:10:48 +0000354 // Mips16 needs special handling on some functions.
355 CCIf<"State.getCallingConv() != CallingConv::Fast",
Daniel Sandersc8a040c2014-12-08 15:40:09 +0000356 CCIfSpecialCallingConv<"Mips16RetHelperConv",
Daniel Sanders41a64c42014-11-07 11:10:48 +0000357 CCDelegateTo<CC_Mips16RetHelper>>>,
358
Daniel Sanders23e98772014-11-02 16:09:29 +0000359 CCIfByVal<CCDelegateTo<CC_Mips_ByVal>>,
360
361 // f128 needs to be handled similarly to f32 and f64 on hard-float. However,
362 // f128 is not legal and is lowered to i128 which is further lowered to a pair
363 // of i64's.
364 // This presents us with a problem for the calling convention since hard-float
365 // still needs to pass them in FPU registers. We therefore resort to a
366 // pre-analyze (see PreAnalyzeFormalArgsForF128()) step to pass information on
367 // whether the argument was originally an f128 into the tablegen-erated code.
368 //
369 // f128 should only occur for the N64 ABI where long double is 128-bit. On
370 // N32, long double is equivalent to double.
371 CCIfType<[i64],
372 CCIfSubtargetNot<"abiUsesSoftFloat()",
Daniel Sandersc8a040c2014-12-08 15:40:09 +0000373 CCIfOrigArgWasF128<CCBitConvertToType<f64>>>>,
Daniel Sanders23e98772014-11-02 16:09:29 +0000374
Daniel Sandersca80f1a2014-11-01 17:38:22 +0000375 CCIfCC<"CallingConv::Fast", CCDelegateTo<CC_Mips_FastCC>>,
376
377 // FIXME: There wasn't an EABI case in the original code and it seems unlikely
378 // that it's the same as CC_MipsN
379 CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FP>>,
380 CCDelegateTo<CC_MipsN>
381]>;
382
383def CC_Mips_VarArg : CallingConv<[
Daniel Sanders23e98772014-11-02 16:09:29 +0000384 CCIfByVal<CCDelegateTo<CC_Mips_ByVal>>,
385
Daniel Sandersca80f1a2014-11-01 17:38:22 +0000386 // FIXME: There wasn't an EABI case in the original code and it seems unlikely
387 // that it's the same as CC_MipsN_VarArg
388 CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FP>>,
389 CCDelegateTo<CC_MipsN_VarArg>
390]>;
391
Daniel Sanderscfad1e32014-11-07 11:43:49 +0000392def CC_Mips : CallingConv<[
Daniel Sandersc8a040c2014-12-08 15:40:09 +0000393 CCIfVarArg<CCIfArgIsVarArg<CCDelegateTo<CC_Mips_VarArg>>>,
Daniel Sanderscfad1e32014-11-07 11:43:49 +0000394 CCDelegateTo<CC_Mips_FixedArg>
395]>;
396
Akira Hatanaka5350c242012-03-01 22:27:29 +0000397//===----------------------------------------------------------------------===//
398// Callee-saved register lists.
399//===----------------------------------------------------------------------===//
400
401def CSR_SingleFloatOnly : CalleeSavedRegs<(add (sequence "F%u", 31, 20), RA, FP,
402 (sequence "S%u", 7, 0))>;
403
Zoran Jovanovic255d00d2014-07-10 15:36:12 +0000404def CSR_O32_FPXX : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP,
405 (sequence "S%u", 7, 0))> {
406 let OtherPreserved = (add (decimate (sequence "F%u", 30, 20), 2));
407}
408
Akira Hatanaka5350c242012-03-01 22:27:29 +0000409def CSR_O32 : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP,
410 (sequence "S%u", 7, 0))>;
411
Zoran Jovanovicf34b4542014-07-10 22:23:30 +0000412def CSR_O32_FP64 :
413 CalleeSavedRegs<(add (decimate (sequence "D%u_64", 30, 20), 2), RA, FP,
414 (sequence "S%u", 7, 0))>;
Akira Hatanakabfb66242013-08-20 23:38:40 +0000415
Daniel Sanders11c0c062014-04-16 10:23:37 +0000416def CSR_N32 : CalleeSavedRegs<(add D20_64, D22_64, D24_64, D26_64, D28_64,
417 D30_64, RA_64, FP_64, GP_64,
Akira Hatanaka5350c242012-03-01 22:27:29 +0000418 (sequence "S%u_64", 7, 0))>;
419
420def CSR_N64 : CalleeSavedRegs<(add (sequence "D%u_64", 31, 24), RA_64, FP_64,
421 GP_64, (sequence "S%u_64", 7, 0))>;
Reed Kotler783c7942013-05-10 22:25:39 +0000422
Jack Carter59817112013-05-16 20:08:49 +0000423def CSR_Mips16RetHelper :
Reed Kotler5c29d632013-12-15 20:49:30 +0000424 CalleeSavedRegs<(add V0, V1, FP,
425 (sequence "A%u", 3, 0), (sequence "S%u", 7, 0),
426 (sequence "D%u", 15, 10))>;