blob: b1cd3c35782f2537579c5845418dab94aa9b4812 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsCallingConv.td - Calling Conventions for Mips --*- tablegen -*-===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00002//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009// This describes the calling conventions for Mips architecture.
Akira Hatanakae2489122011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011
12/// CCIfSubtarget - Match if the current subtarget has a feature F.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000013class CCIfSubtarget<string F, CCAction A>:
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014 CCIf<!strconcat("State.getTarget().getSubtarget<MipsSubtarget>().", F), A>;
15
Akira Hatanakae2489122011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000017// Mips O32 Calling Convention
Akira Hatanakae2489122011-04-15 21:51:11 +000018//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000019
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000020// Only the return rules are defined here for O32. The rules for argument
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +000021// passing are defined in MipsISelLowering.cpp.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000022def RetCC_MipsO32 : CallingConv<[
Akira Hatanaka27029882011-06-21 01:28:11 +000023 // i32 are returned in registers V0, V1, A0, A1
24 CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>,
Bruno Cardoso Lopes3e667cf2008-08-03 15:37:43 +000025
Bruno Cardoso Lopes2f5c8e32010-01-19 12:37:35 +000026 // f32 are returned in registers F0, F2
27 CCIfType<[f32], CCAssignToReg<[F0, F2]>>,
Bruno Cardoso Lopes3e667cf2008-08-03 15:37:43 +000028
Zoran Jovanovicf34b4542014-07-10 22:23:30 +000029 // f64 arguments are returned in D0_64 and D2_64 in FP64bit mode or
Akira Hatanakabfb66242013-08-20 23:38:40 +000030 // in D0 and D1 in FP32bit mode.
Zoran Jovanovicf34b4542014-07-10 22:23:30 +000031 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCAssignToReg<[D0_64, D2_64]>>>,
Akira Hatanakabfb66242013-08-20 23:38:40 +000032 CCIfType<[f64], CCIfSubtarget<"isNotFP64bit()", CCAssignToReg<[D0, D1]>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000033]>;
34
Akira Hatanakae2489122011-04-15 21:51:11 +000035//===----------------------------------------------------------------------===//
Akira Hatanakad6af2c62011-09-23 19:08:15 +000036// Mips N32/64 Calling Convention
37//===----------------------------------------------------------------------===//
38
39def CC_MipsN : CallingConv<[
Akira Hatanakad608bac2012-02-17 02:20:26 +000040 // Promote i8/i16 arguments to i32.
41 CCIfType<[i8, i16], CCPromoteToType<i32>>,
Akira Hatanakad6af2c62011-09-23 19:08:15 +000042
43 // Integer arguments are passed in integer registers.
Akira Hatanakad608bac2012-02-17 02:20:26 +000044 CCIfType<[i32], CCAssignToRegWithShadow<[A0, A1, A2, A3,
45 T0, T1, T2, T3],
46 [F12, F13, F14, F15,
47 F16, F17, F18, F19]>>,
48
Akira Hatanakad6af2c62011-09-23 19:08:15 +000049 CCIfType<[i64], CCAssignToRegWithShadow<[A0_64, A1_64, A2_64, A3_64,
50 T0_64, T1_64, T2_64, T3_64],
51 [D12_64, D13_64, D14_64, D15_64,
52 D16_64, D17_64, D18_64, D19_64]>>,
53
54 // f32 arguments are passed in single precision FP registers.
55 CCIfType<[f32], CCAssignToRegWithShadow<[F12, F13, F14, F15,
56 F16, F17, F18, F19],
57 [A0_64, A1_64, A2_64, A3_64,
58 T0_64, T1_64, T2_64, T3_64]>>,
59
60 // f64 arguments are passed in double precision FP registers.
61 CCIfType<[f64], CCAssignToRegWithShadow<[D12_64, D13_64, D14_64, D15_64,
62 D16_64, D17_64, D18_64, D19_64],
63 [A0_64, A1_64, A2_64, A3_64,
64 T0_64, T1_64, T2_64, T3_64]>>,
65
66 // All stack parameter slots become 64-bit doublewords and are 8-byte aligned.
Akira Hatanakad608bac2012-02-17 02:20:26 +000067 CCIfType<[i32, f32], CCAssignToStack<4, 8>>,
68 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
Akira Hatanakad6af2c62011-09-23 19:08:15 +000069]>;
70
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000071// N32/64 variable arguments.
72// All arguments are passed in integer registers.
73def CC_MipsN_VarArg : CallingConv<[
Akira Hatanakad608bac2012-02-17 02:20:26 +000074 // Promote i8/i16 arguments to i32.
75 CCIfType<[i8, i16], CCPromoteToType<i32>>,
76
77 CCIfType<[i32, f32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>,
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000078
79 CCIfType<[i64, f64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64,
80 T0_64, T1_64, T2_64, T3_64]>>,
81
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000082 // All stack parameter slots become 64-bit doublewords and are 8-byte aligned.
Akira Hatanakad608bac2012-02-17 02:20:26 +000083 CCIfType<[i32, f32], CCAssignToStack<4, 8>>,
84 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000085]>;
86
Akira Hatanakad6af2c62011-09-23 19:08:15 +000087def RetCC_MipsN : CallingConv<[
Akira Hatanakad6af2c62011-09-23 19:08:15 +000088 // i32 are returned in registers V0, V1
89 CCIfType<[i32], CCAssignToReg<[V0, V1]>>,
90
91 // i64 are returned in registers V0_64, V1_64
92 CCIfType<[i64], CCAssignToReg<[V0_64, V1_64]>>,
93
94 // f32 are returned in registers F0, F2
95 CCIfType<[f32], CCAssignToReg<[F0, F2]>>,
96
97 // f64 are returned in registers D0, D2
98 CCIfType<[f64], CCAssignToReg<[D0_64, D2_64]>>
99]>;
100
Akira Hatanakae092f722013-03-05 22:54:59 +0000101// In soft-mode, register A0_64, instead of V1_64, is used to return a long
102// double value.
103def RetCC_F128Soft : CallingConv<[
104 CCIfType<[i64], CCAssignToReg<[V0_64, A0_64]>>
105]>;
106
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000107//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000108// Mips EABI Calling Convention
Akira Hatanakae2489122011-04-15 21:51:11 +0000109//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +0000110
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000111def CC_MipsEABI : CallingConv<[
112 // Promote i8/i16 arguments to i32.
113 CCIfType<[i8, i16], CCPromoteToType<i32>>,
114
115 // Integer arguments are passed in integer registers.
116 CCIfType<[i32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>,
117
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000118 // Single fp arguments are passed in pairs within 32-bit mode
119 CCIfType<[f32], CCIfSubtarget<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000120 CCAssignToReg<[F12, F13, F14, F15, F16, F17, F18, F19]>>>,
121
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000122 CCIfType<[f32], CCIfSubtarget<"isNotSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000123 CCAssignToReg<[F12, F14, F16, F18]>>>,
124
Duncan Sands56ca6292011-04-25 06:21:43 +0000125 // The first 4 double fp arguments are passed in single fp registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000126 CCIfType<[f64], CCIfSubtarget<"isNotSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000127 CCAssignToReg<[D6, D7, D8, D9]>>>,
128
129 // Integer values get stored in stack slots that are 4 bytes in
130 // size and 4-byte aligned.
131 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
132
133 // Integer values get stored in stack slots that are 8 bytes in
134 // size and 8-byte aligned.
135 CCIfType<[f64], CCIfSubtarget<"isNotSingleFloat()", CCAssignToStack<8, 8>>>
136]>;
137
138def RetCC_MipsEABI : CallingConv<[
139 // i32 are returned in registers V0, V1
140 CCIfType<[i32], CCAssignToReg<[V0, V1]>>,
141
142 // f32 are returned in registers F0, F1
143 CCIfType<[f32], CCAssignToReg<[F0, F1]>>,
144
145 // f64 are returned in register D0
146 CCIfType<[f64], CCIfSubtarget<"isNotSingleFloat()", CCAssignToReg<[D0]>>>
147]>;
148
Akira Hatanakae2489122011-04-15 21:51:11 +0000149//===----------------------------------------------------------------------===//
Akira Hatanakaf0273602012-06-13 18:06:00 +0000150// Mips FastCC Calling Convention
151//===----------------------------------------------------------------------===//
152def CC_MipsO32_FastCC : CallingConv<[
153 // f64 arguments are passed in double-precision floating pointer registers.
Akira Hatanakabfb66242013-08-20 23:38:40 +0000154 CCIfType<[f64], CCIfSubtarget<"isNotFP64bit()",
155 CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7,
156 D8, D9]>>>,
157 CCIfType<[f64], CCIfSubtarget<"isFP64bit()",
158 CCAssignToReg<[D0_64, D1_64, D2_64, D3_64,
159 D4_64, D5_64, D6_64, D7_64,
160 D8_64, D9_64, D10_64, D11_64,
161 D12_64, D13_64, D14_64, D15_64,
162 D16_64, D17_64, D18_64,
163 D19_64]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000164
165 // Stack parameter slots for f64 are 64-bit doublewords and 8-byte aligned.
166 CCIfType<[f64], CCAssignToStack<8, 8>>
167]>;
168
169def CC_MipsN_FastCC : CallingConv<[
170 // Integer arguments are passed in integer registers.
171 CCIfType<[i64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64, T0_64, T1_64,
172 T2_64, T3_64, T4_64, T5_64, T6_64, T7_64,
173 T8_64, V1_64]>>,
174
175 // f64 arguments are passed in double-precision floating pointer registers.
176 CCIfType<[f64], CCAssignToReg<[D0_64, D1_64, D2_64, D3_64, D4_64, D5_64,
177 D6_64, D7_64, D8_64, D9_64, D10_64, D11_64,
178 D12_64, D13_64, D14_64, D15_64, D16_64, D17_64,
179 D18_64, D19_64]>>,
180
181 // Stack parameter slots for i64 and f64 are 64-bit doublewords and
182 // 8-byte aligned.
183 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
184]>;
185
186def CC_Mips_FastCC : CallingConv<[
187 // Handles byval parameters.
188 CCIfByVal<CCPassByVal<4, 4>>,
189
190 // Promote i8/i16 arguments to i32.
191 CCIfType<[i8, i16], CCPromoteToType<i32>>,
192
193 // Integer arguments are passed in integer registers. All scratch registers,
194 // except for AT, V0 and T9, are available to be used as argument registers.
Sasa Stankovic4c80bda2014-02-07 17:16:40 +0000195 CCIfType<[i32], CCIfSubtarget<"isNotTargetNaCl()",
196 CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, V1]>>>,
197
198 // In NaCl, T6, T7 and T8 are reserved and not available as argument
199 // registers for fastcc. T6 contains the mask for sandboxing control flow
200 // (indirect jumps and calls). T7 contains the mask for sandboxing memory
201 // accesses (loads and stores). T8 contains the thread pointer.
202 CCIfType<[i32], CCIfSubtarget<"isTargetNaCl()",
203 CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, V1]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000204
205 // f32 arguments are passed in single-precision floating pointer registers.
Sasa Stankovicf4a9e3b2014-07-29 14:39:24 +0000206 CCIfType<[f32], CCIfSubtarget<"useOddSPReg()",
207 CCAssignToReg<[F0, F1, F2, F3, F4, F5, F6, F7, F8, F9, F10, F11, F12, F13,
208 F14, F15, F16, F17, F18, F19]>>>,
209
210 // Don't use odd numbered single-precision registers for -mno-odd-spreg.
211 CCIfType<[f32], CCIfSubtarget<"noOddSPReg()",
212 CCAssignToReg<[F0, F2, F4, F6, F8, F10, F12, F14, F16, F18]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000213
214 // Stack parameter slots for i32 and f32 are 32-bit words and 4-byte aligned.
215 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
216
217 CCIfSubtarget<"isABI_EABI()", CCDelegateTo<CC_MipsEABI>>,
218 CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FastCC>>,
219 CCDelegateTo<CC_MipsN_FastCC>
220]>;
221
Reed Kotler783c7942013-05-10 22:25:39 +0000222//==
223
224def CC_Mips16RetHelper : CallingConv<[
225 // Integer arguments are passed in integer registers.
226 CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>
227]>;
228
Akira Hatanakaf0273602012-06-13 18:06:00 +0000229//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000230// Mips Calling Convention Dispatch
Akira Hatanakae2489122011-04-15 21:51:11 +0000231//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000232
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000233def RetCC_Mips : CallingConv<[
234 CCIfSubtarget<"isABI_EABI()", CCDelegateTo<RetCC_MipsEABI>>,
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000235 CCIfSubtarget<"isABI_N32()", CCDelegateTo<RetCC_MipsN>>,
236 CCIfSubtarget<"isABI_N64()", CCDelegateTo<RetCC_MipsN>>,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000237 CCDelegateTo<RetCC_MipsO32>
238]>;
Akira Hatanaka5350c242012-03-01 22:27:29 +0000239
240//===----------------------------------------------------------------------===//
241// Callee-saved register lists.
242//===----------------------------------------------------------------------===//
243
244def CSR_SingleFloatOnly : CalleeSavedRegs<(add (sequence "F%u", 31, 20), RA, FP,
245 (sequence "S%u", 7, 0))>;
246
Zoran Jovanovic255d00d2014-07-10 15:36:12 +0000247def CSR_O32_FPXX : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP,
248 (sequence "S%u", 7, 0))> {
249 let OtherPreserved = (add (decimate (sequence "F%u", 30, 20), 2));
250}
251
Akira Hatanaka5350c242012-03-01 22:27:29 +0000252def CSR_O32 : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP,
253 (sequence "S%u", 7, 0))>;
254
Zoran Jovanovicf34b4542014-07-10 22:23:30 +0000255def CSR_O32_FP64 :
256 CalleeSavedRegs<(add (decimate (sequence "D%u_64", 30, 20), 2), RA, FP,
257 (sequence "S%u", 7, 0))>;
Akira Hatanakabfb66242013-08-20 23:38:40 +0000258
Daniel Sanders11c0c062014-04-16 10:23:37 +0000259def CSR_N32 : CalleeSavedRegs<(add D20_64, D22_64, D24_64, D26_64, D28_64,
260 D30_64, RA_64, FP_64, GP_64,
Akira Hatanaka5350c242012-03-01 22:27:29 +0000261 (sequence "S%u_64", 7, 0))>;
262
263def CSR_N64 : CalleeSavedRegs<(add (sequence "D%u_64", 31, 24), RA_64, FP_64,
264 GP_64, (sequence "S%u_64", 7, 0))>;
Reed Kotler783c7942013-05-10 22:25:39 +0000265
Jack Carter59817112013-05-16 20:08:49 +0000266def CSR_Mips16RetHelper :
Reed Kotler5c29d632013-12-15 20:49:30 +0000267 CalleeSavedRegs<(add V0, V1, FP,
268 (sequence "A%u", 3, 0), (sequence "S%u", 7, 0),
269 (sequence "D%u", 15, 10))>;