blob: 388cb65c99cb4b995b731f75a7b4f78b8f9db4f1 [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000050 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000051 uint64_t &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000052 bool MatchingInlineAsm) override;
53 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000054 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000055 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000056 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000057
David Blaikie960ea3f2014-06-08 16:18:35 +000058 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000059 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000060
61 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000062 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
63
64 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000065
66 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000067 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
68 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000069
David Blaikie960ea3f2014-06-08 16:18:35 +000070 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000071
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000072 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000073 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
74 unsigned &RegKind);
75
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000076 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000077 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000078
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000079 bool is64Bit() const { return STI.getTargetTriple().startswith("sparcv9"); }
James Y Knightc49e7882015-05-18 16:43:33 +000080
81 void expandSET(MCInst &Inst, SMLoc IDLoc,
82 SmallVectorImpl<MCInst> &Instructions);
83
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000084public:
85 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000086 const MCInstrInfo &MII,
87 const MCTargetOptions &Options)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000088 : MCTargetAsmParser(), STI(sti), Parser(parser) {
89 // Initialize the set of available features.
90 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
91 }
92
93};
94
95 static unsigned IntRegs[32] = {
96 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
97 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
98 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
99 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
100 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
101 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
102 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
103 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
104
105 static unsigned FloatRegs[32] = {
106 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
107 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
108 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
109 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
110 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
111 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
112 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
113 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
114
115 static unsigned DoubleRegs[32] = {
116 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
117 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
118 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
119 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
120 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
121 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
122 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
123 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
124
125 static unsigned QuadFPRegs[32] = {
126 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
127 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000128 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000129 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
130
James Y Knight807563d2015-05-18 16:29:48 +0000131 static unsigned ASRRegs[32] = {
132 SP::Y, SP::ASR1, SP::ASR2, SP::ASR3,
133 SP::ASR4, SP::ASR5, SP::ASR6, SP::ASR7,
134 SP::ASR8, SP::ASR9, SP::ASR10, SP::ASR11,
135 SP::ASR12, SP::ASR13, SP::ASR14, SP::ASR15,
136 SP::ASR16, SP::ASR17, SP::ASR18, SP::ASR19,
137 SP::ASR20, SP::ASR21, SP::ASR22, SP::ASR23,
138 SP::ASR24, SP::ASR25, SP::ASR26, SP::ASR27,
139 SP::ASR28, SP::ASR29, SP::ASR30, SP::ASR31};
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000140
141/// SparcOperand - Instances of this class represent a parsed Sparc machine
142/// instruction.
143class SparcOperand : public MCParsedAsmOperand {
144public:
145 enum RegisterKind {
146 rk_None,
147 rk_IntReg,
148 rk_FloatReg,
149 rk_DoubleReg,
150 rk_QuadReg,
James Y Knightf7e70172015-05-18 16:38:47 +0000151 rk_Special,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000152 };
James Y Knightf7e70172015-05-18 16:38:47 +0000153
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000154private:
155 enum KindTy {
156 k_Token,
157 k_Register,
158 k_Immediate,
159 k_MemoryReg,
160 k_MemoryImm
161 } Kind;
162
163 SMLoc StartLoc, EndLoc;
164
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000165 struct Token {
166 const char *Data;
167 unsigned Length;
168 };
169
170 struct RegOp {
171 unsigned RegNum;
172 RegisterKind Kind;
173 };
174
175 struct ImmOp {
176 const MCExpr *Val;
177 };
178
179 struct MemOp {
180 unsigned Base;
181 unsigned OffsetReg;
182 const MCExpr *Off;
183 };
184
185 union {
186 struct Token Tok;
187 struct RegOp Reg;
188 struct ImmOp Imm;
189 struct MemOp Mem;
190 };
191public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000192 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
193
Craig Topperb0c941b2014-04-29 07:57:13 +0000194 bool isToken() const override { return Kind == k_Token; }
195 bool isReg() const override { return Kind == k_Register; }
196 bool isImm() const override { return Kind == k_Immediate; }
197 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000198 bool isMEMrr() const { return Kind == k_MemoryReg; }
199 bool isMEMri() const { return Kind == k_MemoryImm; }
200
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000201 bool isFloatReg() const {
202 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
203 }
204
205 bool isFloatOrDoubleReg() const {
206 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
207 || Reg.Kind == rk_DoubleReg));
208 }
209
210
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000211 StringRef getToken() const {
212 assert(Kind == k_Token && "Invalid access!");
213 return StringRef(Tok.Data, Tok.Length);
214 }
215
Craig Topperb0c941b2014-04-29 07:57:13 +0000216 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000217 assert((Kind == k_Register) && "Invalid access!");
218 return Reg.RegNum;
219 }
220
221 const MCExpr *getImm() const {
222 assert((Kind == k_Immediate) && "Invalid access!");
223 return Imm.Val;
224 }
225
226 unsigned getMemBase() const {
227 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
228 return Mem.Base;
229 }
230
231 unsigned getMemOffsetReg() const {
232 assert((Kind == k_MemoryReg) && "Invalid access!");
233 return Mem.OffsetReg;
234 }
235
236 const MCExpr *getMemOff() const {
237 assert((Kind == k_MemoryImm) && "Invalid access!");
238 return Mem.Off;
239 }
240
241 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000242 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000243 return StartLoc;
244 }
245 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000246 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000247 return EndLoc;
248 }
249
Craig Topperb0c941b2014-04-29 07:57:13 +0000250 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000251 switch (Kind) {
252 case k_Token: OS << "Token: " << getToken() << "\n"; break;
253 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
254 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
255 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
256 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000257 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000258 OS << "Mem: " << getMemBase()
259 << "+" << *getMemOff()
260 << "\n"; break;
261 }
262 }
263
264 void addRegOperands(MCInst &Inst, unsigned N) const {
265 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000266 Inst.addOperand(MCOperand::createReg(getReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000267 }
268
269 void addImmOperands(MCInst &Inst, unsigned N) const {
270 assert(N == 1 && "Invalid number of operands!");
271 const MCExpr *Expr = getImm();
272 addExpr(Inst, Expr);
273 }
274
275 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
276 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000277 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +0000278 Inst.addOperand(MCOperand::createImm(0));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000279 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +0000280 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000281 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000282 Inst.addOperand(MCOperand::createExpr(Expr));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000283 }
284
285 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
286 assert(N == 2 && "Invalid number of operands!");
287
Jim Grosbache9119e42015-05-13 18:37:00 +0000288 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000289
290 assert(getMemOffsetReg() != 0 && "Invalid offset");
Jim Grosbache9119e42015-05-13 18:37:00 +0000291 Inst.addOperand(MCOperand::createReg(getMemOffsetReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000292 }
293
294 void addMEMriOperands(MCInst &Inst, unsigned N) const {
295 assert(N == 2 && "Invalid number of operands!");
296
Jim Grosbache9119e42015-05-13 18:37:00 +0000297 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000298
299 const MCExpr *Expr = getMemOff();
300 addExpr(Inst, Expr);
301 }
302
David Blaikie960ea3f2014-06-08 16:18:35 +0000303 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
304 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000305 Op->Tok.Data = Str.data();
306 Op->Tok.Length = Str.size();
307 Op->StartLoc = S;
308 Op->EndLoc = S;
309 return Op;
310 }
311
David Blaikie960ea3f2014-06-08 16:18:35 +0000312 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
313 SMLoc S, SMLoc E) {
314 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000315 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000316 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000317 Op->StartLoc = S;
318 Op->EndLoc = E;
319 return Op;
320 }
321
David Blaikie960ea3f2014-06-08 16:18:35 +0000322 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
323 SMLoc E) {
324 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000325 Op->Imm.Val = Val;
326 Op->StartLoc = S;
327 Op->EndLoc = E;
328 return Op;
329 }
330
David Blaikie960ea3f2014-06-08 16:18:35 +0000331 static bool MorphToDoubleReg(SparcOperand &Op) {
332 unsigned Reg = Op.getReg();
333 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000334 unsigned regIdx = Reg - Sparc::F0;
335 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000336 return false;
337 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
338 Op.Reg.Kind = rk_DoubleReg;
339 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000340 }
341
David Blaikie960ea3f2014-06-08 16:18:35 +0000342 static bool MorphToQuadReg(SparcOperand &Op) {
343 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000344 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000345 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000346 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000347 case rk_FloatReg:
348 regIdx = Reg - Sparc::F0;
349 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000350 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000351 Reg = QuadFPRegs[regIdx / 4];
352 break;
353 case rk_DoubleReg:
354 regIdx = Reg - Sparc::D0;
355 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000356 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000357 Reg = QuadFPRegs[regIdx / 2];
358 break;
359 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000360 Op.Reg.RegNum = Reg;
361 Op.Reg.Kind = rk_QuadReg;
362 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000363 }
364
David Blaikie960ea3f2014-06-08 16:18:35 +0000365 static std::unique_ptr<SparcOperand>
366 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000367 unsigned offsetReg = Op->getReg();
368 Op->Kind = k_MemoryReg;
369 Op->Mem.Base = Base;
370 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000371 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000372 return Op;
373 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000374
David Blaikie960ea3f2014-06-08 16:18:35 +0000375 static std::unique_ptr<SparcOperand>
James Y Knightc09bdfa2015-04-29 14:54:44 +0000376 CreateMEMr(unsigned Base, SMLoc S, SMLoc E) {
377 auto Op = make_unique<SparcOperand>(k_MemoryReg);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000378 Op->Mem.Base = Base;
James Y Knightc09bdfa2015-04-29 14:54:44 +0000379 Op->Mem.OffsetReg = Sparc::G0; // always 0
380 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000381 Op->StartLoc = S;
382 Op->EndLoc = E;
383 return Op;
384 }
385
David Blaikie960ea3f2014-06-08 16:18:35 +0000386 static std::unique_ptr<SparcOperand>
387 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000388 const MCExpr *Imm = Op->getImm();
389 Op->Kind = k_MemoryImm;
390 Op->Mem.Base = Base;
391 Op->Mem.OffsetReg = 0;
392 Op->Mem.Off = Imm;
393 return Op;
394 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000395};
396
397} // end namespace
398
James Y Knightc49e7882015-05-18 16:43:33 +0000399void SparcAsmParser::expandSET(MCInst &Inst, SMLoc IDLoc,
400 SmallVectorImpl<MCInst> &Instructions) {
401 MCOperand MCRegOp = Inst.getOperand(0);
402 MCOperand MCValOp = Inst.getOperand(1);
403 assert(MCRegOp.isReg());
404 assert(MCValOp.isImm() || MCValOp.isExpr());
405
406 // the imm operand can be either an expression or an immediate.
407 bool IsImm = Inst.getOperand(1).isImm();
408 uint64_t ImmValue = IsImm ? MCValOp.getImm() : 0;
409 const MCExpr *ValExpr;
410 if (IsImm)
411 ValExpr = MCConstantExpr::Create(ImmValue, getContext());
412 else
413 ValExpr = MCValOp.getExpr();
414
415 MCOperand PrevReg = MCOperand::createReg(Sparc::G0);
416
417 if (!IsImm || (ImmValue & ~0x1fff)) {
418 MCInst TmpInst;
419 const MCExpr *Expr =
420 SparcMCExpr::Create(SparcMCExpr::VK_Sparc_HI, ValExpr, getContext());
421 TmpInst.setLoc(IDLoc);
422 TmpInst.setOpcode(SP::SETHIi);
423 TmpInst.addOperand(MCRegOp);
424 TmpInst.addOperand(MCOperand::createExpr(Expr));
425 Instructions.push_back(TmpInst);
426 PrevReg = MCRegOp;
427 }
428
429 if (!IsImm || ((ImmValue & 0x1fff) != 0 || ImmValue == 0)) {
430 MCInst TmpInst;
431 const MCExpr *Expr =
432 SparcMCExpr::Create(SparcMCExpr::VK_Sparc_LO, ValExpr, getContext());
433 TmpInst.setLoc(IDLoc);
434 TmpInst.setOpcode(SP::ORri);
435 TmpInst.addOperand(MCRegOp);
436 TmpInst.addOperand(PrevReg);
437 TmpInst.addOperand(MCOperand::createExpr(Expr));
438 Instructions.push_back(TmpInst);
439 }
440}
441
David Blaikie960ea3f2014-06-08 16:18:35 +0000442bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
443 OperandVector &Operands,
444 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000445 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +0000446 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000447 MCInst Inst;
448 SmallVector<MCInst, 8> Instructions;
449 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
450 MatchingInlineAsm);
451 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000452 case Match_Success: {
James Y Knightc49e7882015-05-18 16:43:33 +0000453 switch (Inst.getOpcode()) {
454 default:
455 Inst.setLoc(IDLoc);
456 Instructions.push_back(Inst);
457 break;
458 case SP::SET:
459 expandSET(Inst, IDLoc, Instructions);
460 break;
461 }
462
463 for (const MCInst &I : Instructions) {
464 Out.EmitInstruction(I, STI);
465 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000466 return false;
467 }
468
469 case Match_MissingFeature:
470 return Error(IDLoc,
471 "instruction requires a CPU feature not currently enabled");
472
473 case Match_InvalidOperand: {
474 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000475 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000476 if (ErrorInfo >= Operands.size())
477 return Error(IDLoc, "too few operands for instruction");
478
David Blaikie960ea3f2014-06-08 16:18:35 +0000479 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000480 if (ErrorLoc == SMLoc())
481 ErrorLoc = IDLoc;
482 }
483
484 return Error(ErrorLoc, "invalid operand for instruction");
485 }
486 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000487 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000488 }
Craig Topper589ceee2015-01-03 08:16:34 +0000489 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000490}
491
492bool SparcAsmParser::
493ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
494{
495 const AsmToken &Tok = Parser.getTok();
496 StartLoc = Tok.getLoc();
497 EndLoc = Tok.getEndLoc();
498 RegNo = 0;
499 if (getLexer().getKind() != AsmToken::Percent)
500 return false;
501 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000502 unsigned regKind = SparcOperand::rk_None;
503 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000504 Parser.Lex();
505 return false;
506 }
507
508 return Error(StartLoc, "invalid register name");
509}
510
Tim Northover26bb14e2014-08-18 11:49:42 +0000511static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000512 unsigned VariantID);
513
David Blaikie960ea3f2014-06-08 16:18:35 +0000514bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
515 StringRef Name, SMLoc NameLoc,
516 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000517
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000518 // First operand in MCInst is instruction mnemonic.
519 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
520
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000521 // apply mnemonic aliases, if any, so that we can parse operands correctly.
522 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
523
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000524 if (getLexer().isNot(AsmToken::EndOfStatement)) {
525 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000526 if (getLexer().is(AsmToken::Comma)) {
527 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
528 SMLoc Loc = getLexer().getLoc();
529 Parser.eatToEndOfStatement();
530 return Error(Loc, "unexpected token");
531 }
532 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000533 if (parseOperand(Operands, Name) != MatchOperand_Success) {
534 SMLoc Loc = getLexer().getLoc();
535 Parser.eatToEndOfStatement();
536 return Error(Loc, "unexpected token");
537 }
538
539 while (getLexer().is(AsmToken::Comma)) {
540 Parser.Lex(); // Eat the comma.
541 // Parse and remember the operand.
542 if (parseOperand(Operands, Name) != MatchOperand_Success) {
543 SMLoc Loc = getLexer().getLoc();
544 Parser.eatToEndOfStatement();
545 return Error(Loc, "unexpected token");
546 }
547 }
548 }
549 if (getLexer().isNot(AsmToken::EndOfStatement)) {
550 SMLoc Loc = getLexer().getLoc();
551 Parser.eatToEndOfStatement();
552 return Error(Loc, "unexpected token");
553 }
554 Parser.Lex(); // Consume the EndOfStatement.
555 return false;
556}
557
558bool SparcAsmParser::
559ParseDirective(AsmToken DirectiveID)
560{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000561 StringRef IDVal = DirectiveID.getString();
562
563 if (IDVal == ".byte")
564 return parseDirectiveWord(1, DirectiveID.getLoc());
565
566 if (IDVal == ".half")
567 return parseDirectiveWord(2, DirectiveID.getLoc());
568
569 if (IDVal == ".word")
570 return parseDirectiveWord(4, DirectiveID.getLoc());
571
572 if (IDVal == ".nword")
573 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
574
575 if (is64Bit() && IDVal == ".xword")
576 return parseDirectiveWord(8, DirectiveID.getLoc());
577
578 if (IDVal == ".register") {
579 // For now, ignore .register directive.
580 Parser.eatToEndOfStatement();
581 return false;
582 }
583
584 // Let the MC layer to handle other directives.
585 return true;
586}
587
588bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
589 if (getLexer().isNot(AsmToken::EndOfStatement)) {
590 for (;;) {
591 const MCExpr *Value;
592 if (getParser().parseExpression(Value))
593 return true;
594
595 getParser().getStreamer().EmitValue(Value, Size);
596
597 if (getLexer().is(AsmToken::EndOfStatement))
598 break;
599
600 // FIXME: Improve diagnostic.
601 if (getLexer().isNot(AsmToken::Comma))
602 return Error(L, "unexpected token in directive");
603 Parser.Lex();
604 }
605 }
606 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000607 return false;
608}
609
David Blaikie960ea3f2014-06-08 16:18:35 +0000610SparcAsmParser::OperandMatchResultTy
611SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000612
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000613 SMLoc S, E;
614 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000615
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000616 if (ParseRegister(BaseReg, S, E)) {
617 return MatchOperand_NoMatch;
618 }
619
620 switch (getLexer().getKind()) {
621 default: return MatchOperand_NoMatch;
622
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000623 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000624 case AsmToken::RBrac:
625 case AsmToken::EndOfStatement:
James Y Knightc09bdfa2015-04-29 14:54:44 +0000626 Operands.push_back(SparcOperand::CreateMEMr(BaseReg, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000627 return MatchOperand_Success;
628
629 case AsmToken:: Plus:
630 Parser.Lex(); // Eat the '+'
631 break;
632 case AsmToken::Minus:
633 break;
634 }
635
David Blaikie960ea3f2014-06-08 16:18:35 +0000636 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000637 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
638 if (ResTy != MatchOperand_Success || !Offset)
639 return MatchOperand_NoMatch;
640
David Blaikie960ea3f2014-06-08 16:18:35 +0000641 Operands.push_back(
642 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
643 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000644
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000645 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000646}
647
David Blaikie960ea3f2014-06-08 16:18:35 +0000648SparcAsmParser::OperandMatchResultTy
649SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000650
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000651 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000652
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000653 // If there wasn't a custom match, try the generic matcher below. Otherwise,
654 // there was a match, but an error occurred, in which case, just return that
655 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000656 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000657 return ResTy;
658
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000659 if (getLexer().is(AsmToken::LBrac)) {
660 // Memory operand
661 Operands.push_back(SparcOperand::CreateToken("[",
662 Parser.getTok().getLoc()));
663 Parser.Lex(); // Eat the [
664
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000665 if (Mnemonic == "cas" || Mnemonic == "casx") {
666 SMLoc S = Parser.getTok().getLoc();
667 if (getLexer().getKind() != AsmToken::Percent)
668 return MatchOperand_NoMatch;
669 Parser.Lex(); // eat %
670
671 unsigned RegNo, RegKind;
672 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
673 return MatchOperand_NoMatch;
674
675 Parser.Lex(); // Eat the identifier token.
676 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
677 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
678 ResTy = MatchOperand_Success;
679 } else {
680 ResTy = parseMEMOperand(Operands);
681 }
682
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000683 if (ResTy != MatchOperand_Success)
684 return ResTy;
685
686 if (!getLexer().is(AsmToken::RBrac))
687 return MatchOperand_ParseFail;
688
689 Operands.push_back(SparcOperand::CreateToken("]",
690 Parser.getTok().getLoc()));
691 Parser.Lex(); // Eat the ]
James Y Knight24060be2015-05-18 16:35:04 +0000692
693 // Parse an optional address-space identifier after the address.
694 if (getLexer().is(AsmToken::Integer)) {
695 std::unique_ptr<SparcOperand> Op;
696 ResTy = parseSparcAsmOperand(Op, false);
697 if (ResTy != MatchOperand_Success || !Op)
698 return MatchOperand_ParseFail;
699 Operands.push_back(std::move(Op));
700 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000701 return MatchOperand_Success;
702 }
703
David Blaikie960ea3f2014-06-08 16:18:35 +0000704 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000705
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000706 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000707 if (ResTy != MatchOperand_Success || !Op)
708 return MatchOperand_ParseFail;
709
710 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000711 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000712
713 return MatchOperand_Success;
714}
715
716SparcAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000717SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
718 bool isCall) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000719
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000720 SMLoc S = Parser.getTok().getLoc();
721 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
722 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000723
Craig Topper062a2ba2014-04-25 05:30:21 +0000724 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000725 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000726 default: break;
727
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000728 case AsmToken::Percent:
729 Parser.Lex(); // Eat the '%'.
730 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000731 unsigned RegKind;
732 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000733 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000734 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000735 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000736 switch (RegNo) {
737 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000738 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000739 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000740 case Sparc::PSR:
741 Op = SparcOperand::CreateToken("%psr", S);
742 break;
743 case Sparc::WIM:
744 Op = SparcOperand::CreateToken("%wim", S);
745 break;
746 case Sparc::TBR:
747 Op = SparcOperand::CreateToken("%tbr", S);
748 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000749 case Sparc::ICC:
750 if (name == "xcc")
751 Op = SparcOperand::CreateToken("%xcc", S);
752 else
753 Op = SparcOperand::CreateToken("%icc", S);
754 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000755 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000756 break;
757 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000758 if (matchSparcAsmModifiers(EVal, E)) {
759 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
760 Op = SparcOperand::CreateImm(EVal, S, E);
761 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000762 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000763
764 case AsmToken::Minus:
765 case AsmToken::Integer:
Douglas Katzman9cb88b72015-04-29 18:48:29 +0000766 case AsmToken::LParen:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000767 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000768 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000769 break;
770
771 case AsmToken::Identifier: {
772 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000773 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000774 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jim Grosbach6f482002015-05-18 18:43:14 +0000775 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000776
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000777 const MCExpr *Res = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_None,
778 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000779 if (isCall &&
780 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
781 Res = SparcMCExpr::Create(SparcMCExpr::VK_Sparc_WPLT30, Res,
782 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000783 Op = SparcOperand::CreateImm(Res, S, E);
784 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000785 break;
786 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000787 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000788 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000789}
790
David Blaikie960ea3f2014-06-08 16:18:35 +0000791SparcAsmParser::OperandMatchResultTy
792SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000793
794 // parse (,a|,pn|,pt)+
795
796 while (getLexer().is(AsmToken::Comma)) {
797
798 Parser.Lex(); // Eat the comma
799
800 if (!getLexer().is(AsmToken::Identifier))
801 return MatchOperand_ParseFail;
802 StringRef modName = Parser.getTok().getString();
803 if (modName == "a" || modName == "pn" || modName == "pt") {
804 Operands.push_back(SparcOperand::CreateToken(modName,
805 Parser.getTok().getLoc()));
806 Parser.Lex(); // eat the identifier.
807 }
808 }
809 return MatchOperand_Success;
810}
811
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000812bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
813 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000814 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000815{
816 int64_t intVal = 0;
817 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000818 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000819 if (Tok.is(AsmToken::Identifier)) {
820 StringRef name = Tok.getString();
821
822 // %fp
823 if (name.equals("fp")) {
824 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000825 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000826 return true;
827 }
828 // %sp
829 if (name.equals("sp")) {
830 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000831 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000832 return true;
833 }
834
835 if (name.equals("y")) {
836 RegNo = Sparc::Y;
James Y Knightf7e70172015-05-18 16:38:47 +0000837 RegKind = SparcOperand::rk_Special;
James Y Knight807563d2015-05-18 16:29:48 +0000838 return true;
839 }
840
841 if (name.substr(0, 3).equals_lower("asr")
842 && !name.substr(3).getAsInteger(10, intVal)
843 && intVal > 0 && intVal < 32) {
844 RegNo = ASRRegs[intVal];
James Y Knightf7e70172015-05-18 16:38:47 +0000845 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000846 return true;
847 }
848
849 if (name.equals("icc")) {
850 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000851 RegKind = SparcOperand::rk_Special;
852 return true;
853 }
854
855 if (name.equals("psr")) {
856 RegNo = Sparc::PSR;
857 RegKind = SparcOperand::rk_Special;
858 return true;
859 }
860
861 if (name.equals("wim")) {
862 RegNo = Sparc::WIM;
863 RegKind = SparcOperand::rk_Special;
864 return true;
865 }
866
867 if (name.equals("tbr")) {
868 RegNo = Sparc::TBR;
869 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000870 return true;
871 }
872
873 if (name.equals("xcc")) {
874 // FIXME:: check 64bit.
875 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000876 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000877 return true;
878 }
879
880 // %fcc0 - %fcc3
881 if (name.substr(0, 3).equals_lower("fcc")
882 && !name.substr(3).getAsInteger(10, intVal)
883 && intVal < 4) {
884 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000885 RegNo = Sparc::FCC0 + intVal;
James Y Knightf7e70172015-05-18 16:38:47 +0000886 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000887 return true;
888 }
889
890 // %g0 - %g7
891 if (name.substr(0, 1).equals_lower("g")
892 && !name.substr(1).getAsInteger(10, intVal)
893 && intVal < 8) {
894 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000895 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000896 return true;
897 }
898 // %o0 - %o7
899 if (name.substr(0, 1).equals_lower("o")
900 && !name.substr(1).getAsInteger(10, intVal)
901 && intVal < 8) {
902 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000903 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000904 return true;
905 }
906 if (name.substr(0, 1).equals_lower("l")
907 && !name.substr(1).getAsInteger(10, intVal)
908 && intVal < 8) {
909 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000910 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000911 return true;
912 }
913 if (name.substr(0, 1).equals_lower("i")
914 && !name.substr(1).getAsInteger(10, intVal)
915 && intVal < 8) {
916 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000917 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000918 return true;
919 }
920 // %f0 - %f31
921 if (name.substr(0, 1).equals_lower("f")
922 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000923 RegNo = FloatRegs[intVal];
924 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000925 return true;
926 }
927 // %f32 - %f62
928 if (name.substr(0, 1).equals_lower("f")
929 && !name.substr(1, 2).getAsInteger(10, intVal)
930 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000931 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +0000932 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000933 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000934 return true;
935 }
936
937 // %r0 - %r31
938 if (name.substr(0, 1).equals_lower("r")
939 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
940 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000941 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000942 return true;
943 }
944 }
945 return false;
946}
947
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000948static bool hasGOTReference(const MCExpr *Expr) {
949 switch (Expr->getKind()) {
950 case MCExpr::Target:
951 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
952 return hasGOTReference(SE->getSubExpr());
953 break;
954
955 case MCExpr::Constant:
956 break;
957
958 case MCExpr::Binary: {
959 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
960 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
961 }
962
963 case MCExpr::SymbolRef: {
964 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
965 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
966 }
967
968 case MCExpr::Unary:
969 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
970 }
971 return false;
972}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000973
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000974bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
975 SMLoc &EndLoc)
976{
977 AsmToken Tok = Parser.getTok();
978 if (!Tok.is(AsmToken::Identifier))
979 return false;
980
981 StringRef name = Tok.getString();
982
983 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
984
985 if (VK == SparcMCExpr::VK_Sparc_None)
986 return false;
987
988 Parser.Lex(); // Eat the identifier.
989 if (Parser.getTok().getKind() != AsmToken::LParen)
990 return false;
991
992 Parser.Lex(); // Eat the LParen token.
993 const MCExpr *subExpr;
994 if (Parser.parseParenExpression(subExpr, EndLoc))
995 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000996
997 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
998
999 switch(VK) {
1000 default: break;
1001 case SparcMCExpr::VK_Sparc_LO:
1002 VK = (hasGOTReference(subExpr)
1003 ? SparcMCExpr::VK_Sparc_PC10
1004 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
1005 break;
1006 case SparcMCExpr::VK_Sparc_HI:
1007 VK = (hasGOTReference(subExpr)
1008 ? SparcMCExpr::VK_Sparc_PC22
1009 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
1010 break;
1011 }
1012
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001013 EVal = SparcMCExpr::Create(VK, subExpr, getContext());
1014 return true;
1015}
1016
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001017extern "C" void LLVMInitializeSparcAsmParser() {
1018 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
1019 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +00001020 RegisterMCAsmParser<SparcAsmParser> C(TheSparcelTarget);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001021}
1022
1023#define GET_REGISTER_MATCHER
1024#define GET_MATCHER_IMPLEMENTATION
1025#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001026
David Blaikie960ea3f2014-06-08 16:18:35 +00001027unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
1028 unsigned Kind) {
1029 SparcOperand &Op = (SparcOperand &)GOp;
1030 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001031 switch (Kind) {
1032 default: break;
1033 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +00001034 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001035 return MCTargetAsmParser::Match_Success;
1036 break;
1037 case MCK_QFPRegs:
1038 if (SparcOperand::MorphToQuadReg(Op))
1039 return MCTargetAsmParser::Match_Success;
1040 break;
1041 }
1042 }
1043 return Match_InvalidOperand;
1044}