blob: d917009604c2159433fbbbc767b4fa9c49613f93 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachd0d13292010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000017#include "ARM.h"
Amara Emersond9104c02013-05-03 23:57:17 +000018#include "ARMBuildAttrs.h"
Evan Chenge45d6852011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Dan Gohmanef3d4572009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Constants.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/Mangler.h"
54#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner1ef9cd42006-12-19 22:59:26 +000058namespace {
Rafael Espindola0ed15432010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kim85b0af12011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindola0ed15432010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola752913d2010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindola0ed15432010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kim85b0af12011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Toppere55c5562012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kim85b0af12011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer20baffb2011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kim85b0af12011-02-07 00:49:53 +000090 break;
Renato Golinec0fc7d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
Amara Emersond9104c02013-05-03 23:57:17 +000093 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer20baffb2011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach05dec8b12011-09-02 18:46:15 +000095 break;
Jason W Kim85b0af12011-02-07 00:49:53 +000096 }
97 }
Rafael Espindola0ed15432010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golinfaff5122011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindola0ed15432010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindola0ed15432010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golinfaff5122011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindola0ed15432010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golinfaff5122011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindola0ed15432010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golinfaff5122011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000163 }
164
Jason W Kim85b0af12011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golinfaff5122011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kim85b0af12011-02-07 00:49:53 +0000177 }
178
Rafael Espindola0ed15432010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindola0ed15432010-10-25 17:50:35 +0000182
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
Eric Christophere3ab3d02013-01-09 01:57:54 +0000187 Streamer.EmitBytes(CurrentVendor);
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000192
Renato Golinfaff5122011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
Eric Christopherbf7bc492013-01-09 03:52:05 +0000197 Streamer.EmitULEB128IntValue(item.Tag);
Renato Golinfaff5122011-08-09 09:50:10 +0000198 switch (item.Type) {
Craig Toppere55c5562012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golinfaff5122011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
Eric Christopherbf7bc492013-01-09 03:52:05 +0000201 Streamer.EmitULEB128IntValue(item.IntValue);
Renato Golinfaff5122011-08-09 09:50:10 +0000202 break;
203 case AttributeItemType::TextAttribute:
Eric Christophere3ab3d02013-01-09 01:57:54 +0000204 Streamer.EmitBytes(item.StringValue.upper());
Renato Golinfaff5122011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golinfaff5122011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindola0ed15432010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Devang Patel3712c142011-04-21 22:48:26 +0000216/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patele3745fd2011-04-27 20:29:27 +0000217void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel3712c142011-04-21 22:48:26 +0000218 const TargetRegisterInfo *RI = TM.getRegisterInfo();
David Blaikie141b2ac2013-06-18 18:03:17 +0000219 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1) {
Devang Patele3745fd2011-04-27 20:29:27 +0000220 AsmPrinter::EmitDwarfRegOp(MLoc);
David Blaikie141b2ac2013-06-18 18:03:17 +0000221 return;
222 }
223 assert(MLoc.isReg() &&
224 "This doesn't support offset/indirection - implement it if needed");
225 unsigned Reg = MLoc.getReg();
226 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
227 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
228 // S registers are described as bit-pieces of a register
229 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
230 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000231
David Blaikie141b2ac2013-06-18 18:03:17 +0000232 unsigned SReg = Reg - ARM::S0;
233 bool odd = SReg & 0x1;
234 unsigned Rx = 256 + (SReg >> 1);
Devang Patel3712c142011-04-21 22:48:26 +0000235
David Blaikie141b2ac2013-06-18 18:03:17 +0000236 OutStreamer.AddComment("DW_OP_regx for S register");
237 EmitInt8(dwarf::DW_OP_regx);
Devang Patel3712c142011-04-21 22:48:26 +0000238
David Blaikie141b2ac2013-06-18 18:03:17 +0000239 OutStreamer.AddComment(Twine(SReg));
240 EmitULEB128(Rx);
Devang Patel3712c142011-04-21 22:48:26 +0000241
David Blaikie141b2ac2013-06-18 18:03:17 +0000242 if (odd) {
243 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
244 EmitInt8(dwarf::DW_OP_bit_piece);
245 EmitULEB128(32);
246 EmitULEB128(32);
247 } else {
248 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
249 EmitInt8(dwarf::DW_OP_bit_piece);
250 EmitULEB128(32);
251 EmitULEB128(0);
Devang Patel3712c142011-04-21 22:48:26 +0000252 }
David Blaikie141b2ac2013-06-18 18:03:17 +0000253 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
254 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
255 // Q registers Q0-Q15 are described by composing two D registers together.
256 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
257 // DW_OP_piece(8)
258
259 unsigned QReg = Reg - ARM::Q0;
260 unsigned D1 = 256 + 2 * QReg;
261 unsigned D2 = D1 + 1;
262
263 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
264 EmitInt8(dwarf::DW_OP_regx);
265 EmitULEB128(D1);
266 OutStreamer.AddComment("DW_OP_piece 8");
267 EmitInt8(dwarf::DW_OP_piece);
268 EmitULEB128(8);
269
270 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
271 EmitInt8(dwarf::DW_OP_regx);
272 EmitULEB128(D2);
273 OutStreamer.AddComment("DW_OP_piece 8");
274 EmitInt8(dwarf::DW_OP_piece);
275 EmitULEB128(8);
Devang Patel3712c142011-04-21 22:48:26 +0000276 }
277}
278
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000279void ARMAsmPrinter::EmitFunctionBodyEnd() {
280 // Make sure to terminate any constant pools that were at the end
281 // of the function.
282 if (!InConstantPool)
283 return;
284 InConstantPool = false;
285 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
286}
Owen Anderson0ca562e2011-10-04 23:26:17 +0000287
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000288void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +0000289 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +0000290 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +0000291 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +0000292 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000293
Chris Lattner56db8c32010-01-27 23:58:11 +0000294 OutStreamer.EmitLabel(CurrentFnSym);
295}
296
James Molloy6685c082012-01-26 09:25:43 +0000297void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000298 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +0000299 assert(Size && "C++ constructor pointer had zero size!");
300
Bill Wendlingdfb45f42012-02-15 09:14:08 +0000301 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +0000302 assert(GV && "C++ constructor pointer was not a GlobalValue!");
303
304 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
305 (Subtarget->isTargetDarwin()
306 ? MCSymbolRefExpr::VK_None
307 : MCSymbolRefExpr::VK_ARM_TARGET1),
308 OutContext);
309
310 OutStreamer.EmitValue(E, Size);
311}
312
Jim Grosbach080fdf42010-09-30 01:57:53 +0000313/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000314/// method to print assembly for each instruction.
315///
316bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000317 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000318 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000319
Chris Lattner73de5fb2010-01-28 01:28:58 +0000320 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000321}
322
Evan Chengb23b50d2009-06-29 07:51:04 +0000323void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000324 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000325 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000326 unsigned TF = MO.getTargetFlags();
327
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000328 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000329 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000330 case MachineOperand::MO_Register: {
331 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000332 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000333 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000334 if(ARM::GPRPairRegClass.contains(Reg)) {
335 const MachineFunction &MF = *MI->getParent()->getParent();
336 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
337 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
338 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000339 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000340 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000341 }
Evan Cheng10043e22007-01-19 07:51:42 +0000342 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000343 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000344 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000345 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000346 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000347 O << ":lower16:";
348 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000349 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000350 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000351 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000352 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000353 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000354 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000355 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000356 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000357 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000358 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000359 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
360 (TF & ARMII::MO_LO16))
361 O << ":lower16:";
362 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
363 (TF & ARMII::MO_HI16))
364 O << ":upper16:";
Chris Lattner0b822ab2010-03-12 21:19:23 +0000365 O << *Mang->getSymbol(GV);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000366
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000367 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000368 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000369 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000370 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000371 }
Evan Cheng10043e22007-01-19 07:51:42 +0000372 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner8b5d55e2010-01-17 21:43:43 +0000373 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbachf49540c2010-10-06 21:36:43 +0000374 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000375 O << "(PLT)";
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000376 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000377 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000378 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000379 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000380 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000381 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000382 O << *GetJTISymbol(MO.getIndex());
Evan Cheng10043e22007-01-19 07:51:42 +0000383 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000384 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000385}
386
Evan Chengb23b50d2009-06-29 07:51:04 +0000387//===--------------------------------------------------------------------===//
388
Chris Lattner68d64aa2010-01-25 19:51:38 +0000389MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000390GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
391 SmallString<60> Name;
392 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000393 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000394 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000395}
396
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000397
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000398MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000399 SmallString<60> Name;
400 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
401 << getFunctionNumber();
402 return OutContext.GetOrCreateSymbol(Name.str());
403}
404
Evan Chengb23b50d2009-06-29 07:51:04 +0000405bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000406 unsigned AsmVariant, const char *ExtraCode,
407 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000408 // Does this asm operand have a single letter operand modifier?
409 if (ExtraCode && ExtraCode[0]) {
410 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000411
Evan Cheng10043e22007-01-19 07:51:42 +0000412 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000413 default:
414 // See if this is a generic print operand
415 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000416 case 'a': // Print as a memory address.
417 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000418 O << "["
419 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
420 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000421 return false;
422 }
423 // Fallthrough
424 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000425 if (!MI->getOperand(OpNum).isImm())
426 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000427 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000428 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000429 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000430 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000431 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000432 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000433 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000434 if (MI->getOperand(OpNum).isReg()) {
435 unsigned Reg = MI->getOperand(OpNum).getReg();
436 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000437 // Find the 'd' register that has this 's' register as a sub-register,
438 // and determine the lane number.
439 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
440 if (!ARM::DPRRegClass.contains(*SR))
441 continue;
442 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
443 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
444 return false;
445 }
Eric Christopher76178832011-05-24 22:10:34 +0000446 }
Eric Christopher1b724942011-05-24 23:27:13 +0000447 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000448 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000449 if (!MI->getOperand(OpNum).isImm())
450 return true;
451 O << ~(MI->getOperand(OpNum).getImm());
452 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000453 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000454 if (!MI->getOperand(OpNum).isImm())
455 return true;
456 O << (MI->getOperand(OpNum).getImm() & 0xffff);
457 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000458 case 'M': { // A register range suitable for LDM/STM.
459 if (!MI->getOperand(OpNum).isReg())
460 return true;
461 const MachineOperand &MO = MI->getOperand(OpNum);
462 unsigned RegBegin = MO.getReg();
463 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
464 // already got the operands in registers that are operands to the
465 // inline asm statement.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000466
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000467 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000468
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000469 // FIXME: The register allocator not only may not have given us the
470 // registers in sequence, but may not be in ascending registers. This
471 // will require changes in the register allocator that'll need to be
472 // propagated down here if the operands change.
473 unsigned RegOps = OpNum + 1;
474 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000475 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000476 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
477 RegOps++;
478 }
479
480 O << "}";
481
482 return false;
483 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000484 case 'R': // The most significant register of a pair.
485 case 'Q': { // The least significant register of a pair.
486 if (OpNum == 0)
487 return true;
488 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
489 if (!FlagsOP.isImm())
490 return true;
491 unsigned Flags = FlagsOP.getImm();
492 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
493 if (NumVals != 2)
494 return true;
495 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
496 if (RegOp >= MI->getNumOperands())
497 return true;
498 const MachineOperand &MO = MI->getOperand(RegOp);
499 if (!MO.isReg())
500 return true;
501 unsigned Reg = MO.getReg();
502 O << ARMInstPrinter::getRegisterName(Reg);
503 return false;
504 }
505
Eric Christopherd4562562011-05-24 22:27:43 +0000506 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000507 case 'f': { // The high doubleword register of a NEON quad register.
508 if (!MI->getOperand(OpNum).isReg())
509 return true;
510 unsigned Reg = MI->getOperand(OpNum).getReg();
511 if (!ARM::QPRRegClass.contains(Reg))
512 return true;
513 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
514 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
515 ARM::dsub_0 : ARM::dsub_1);
516 O << ARMInstPrinter::getRegisterName(SubReg);
517 return false;
518 }
519
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000520 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000521 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000522 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000523 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000524 const MachineOperand &MO = MI->getOperand(OpNum);
525 if (!MO.isReg())
526 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000527 const MachineFunction &MF = *MI->getParent()->getParent();
528 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000529 unsigned Reg = MO.getReg();
530 if(!ARM::GPRPairRegClass.contains(Reg))
531 return false;
532 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000533 O << ARMInstPrinter::getRegisterName(Reg);
534 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000535 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000536 }
Evan Cheng10043e22007-01-19 07:51:42 +0000537 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000538
Chris Lattner76c564b2010-04-04 04:47:45 +0000539 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000540 return false;
541}
542
Bob Wilsona2c462b2009-05-19 05:53:42 +0000543bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000544 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000545 const char *ExtraCode,
546 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000547 // Does this asm operand have a single letter operand modifier?
548 if (ExtraCode && ExtraCode[0]) {
549 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000550
Eric Christopher8c5e4192011-05-25 20:51:58 +0000551 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000552 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000553 default: return true; // Unknown modifier.
554 case 'm': // The base register of a memory operand.
555 if (!MI->getOperand(OpNum).isReg())
556 return true;
557 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
558 return false;
559 }
560 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000561
Bob Wilson3b515602009-10-13 20:50:28 +0000562 const MachineOperand &MO = MI->getOperand(OpNum);
563 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000564 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000565 return false;
566}
567
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000568void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000569 if (Subtarget->isTargetDarwin()) {
570 Reloc::Model RelocM = TM.getRelocationModel();
571 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
572 // Declare all the text sections up front (before the DWARF sections
573 // emitted by AsmPrinter::doInitialization) so the assembler will keep
574 // them together at the beginning of the object file. This helps
575 // avoid out-of-range branches that are due a fundamental limitation of
576 // the way symbol offsets are encoded with the current Darwin ARM
577 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000578 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000579 static_cast<const TargetLoweringObjectFileMachO &>(
580 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000581
582 // Collect the set of sections our functions will go into.
583 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
584 SmallPtrSet<const MCSection *, 8> > TextSections;
585 // Default text section comes first.
586 TextSections.insert(TLOFMacho.getTextSection());
587 // Now any user defined text sections from function attributes.
588 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
589 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
590 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
591 // Now the coalescable sections.
592 TextSections.insert(TLOFMacho.getTextCoalSection());
593 TextSections.insert(TLOFMacho.getConstTextCoalSection());
594
595 // Emit the sections in the .s file header to fix the order.
596 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
597 OutStreamer.SwitchSection(TextSections[i]);
598
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000599 if (RelocM == Reloc::DynamicNoPIC) {
600 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000601 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
602 MCSectionMachO::S_SYMBOL_STUBS,
603 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000604 OutStreamer.SwitchSection(sect);
605 } else {
606 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000607 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
608 MCSectionMachO::S_SYMBOL_STUBS,
609 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000610 OutStreamer.SwitchSection(sect);
611 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000612 const MCSection *StaticInitSect =
613 OutContext.getMachOSection("__TEXT", "__StaticInit",
614 MCSectionMachO::S_REGULAR |
615 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
616 SectionKind::getText());
617 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000618 }
619 }
620
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000621 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000622 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000623
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000624 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000625 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000626 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000627}
628
Anton Korobeynikov04083522008-08-07 09:54:23 +0000629
Chris Lattneree9399a2009-10-19 17:59:19 +0000630void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng1199c2d2007-01-19 19:25:36 +0000631 if (Subtarget->isTargetDarwin()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000632 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000633 const TargetLoweringObjectFileMachO &TLOFMacho =
634 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000635 MachineModuleInfoMachO &MMIMacho =
636 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000637
Evan Cheng10043e22007-01-19 07:51:42 +0000638 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000639 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000640
Chris Lattner6462adc2009-10-19 18:38:33 +0000641 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000642 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000643 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000644 EmitAlignment(2);
Chris Lattner6462adc2009-10-19 18:38:33 +0000645 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingf1eae222010-03-09 00:40:17 +0000646 // L_foo$stub:
647 OutStreamer.EmitLabel(Stubs[i].first);
648 // .indirect_symbol _foo
Bill Wendlinge8e79522010-03-11 01:18:13 +0000649 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
650 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000651
Bill Wendlinge8e79522010-03-11 01:18:13 +0000652 if (MCSym.getInt())
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000653 // External to current translation unit.
Eric Christopherbf7bc492013-01-09 03:52:05 +0000654 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000655 else
656 // Internal to current translation unit.
Bill Wendling866f5762010-03-31 18:47:10 +0000657 //
Jim Grosbach754e1ef2010-09-22 16:45:13 +0000658 // When we place the LSDA into the TEXT section, the type info
659 // pointers need to be indirect and pc-rel. We accomplish this by
660 // using NLPs; however, sometimes the types are local to the file.
661 // We need to fill in the value for the NLP in those cases.
Bill Wendlinge8e79522010-03-11 01:18:13 +0000662 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
663 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000664 4/*size*/);
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000665 }
Bill Wendlingf1eae222010-03-09 00:40:17 +0000666
667 Stubs.clear();
668 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000669 }
670
Chris Lattner3334deb2009-10-19 18:44:38 +0000671 Stubs = MMIMacho.GetHiddenGVStubList();
672 if (!Stubs.empty()) {
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000673 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000674 EmitAlignment(2);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000675 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
676 // L_foo$stub:
677 OutStreamer.EmitLabel(Stubs[i].first);
678 // .long _foo
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000679 OutStreamer.EmitValue(MCSymbolRefExpr::
680 Create(Stubs[i].second.getPointer(),
681 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000682 4/*size*/);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000683 }
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000684
685 Stubs.clear();
686 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000687 }
688
Evan Cheng10043e22007-01-19 07:51:42 +0000689 // Funny Darwin hack: This flag tells the linker that no global symbols
690 // contain code that falls through to other global symbols (e.g. the obvious
691 // implementation of multiple entry points). If this doesn't occur, the
692 // linker can safely perform dead code stripping. Since LLVM never
693 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000694 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000695 }
Jack Carter718da0b2013-01-30 02:24:33 +0000696 // FIXME: This should eventually end up somewhere else where more
697 // intelligent flag decisions can be made. For now we are just maintaining
698 // the status quo for ARM and setting EF_ARM_EABI_VER5 as the default.
Chandler Carruthe5d8d0d2013-01-31 23:43:14 +0000699 if (MCELFStreamer *MES = dyn_cast<MCELFStreamer>(&OutStreamer))
700 MES->getAssembler().setELFHeaderEFlags(ELF::EF_ARM_EABI_VER5);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000701}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000702
Chris Lattner71eb0772009-10-19 20:20:46 +0000703//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000704// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
705// FIXME:
706// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000707// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000708// Instead of subclassing the MCELFStreamer, we do the work here.
709
710void ARMAsmPrinter::emitAttributes() {
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000711
Jason W Kim109ff292010-10-11 23:01:44 +0000712 emitARMAttributeSection();
713
Renato Golinec0fc7d2011-02-28 22:04:27 +0000714 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
715 bool emitFPU = false;
Rafael Espindola0ed15432010-10-25 17:50:35 +0000716 AttributeEmitter *AttrEmitter;
Renato Golinec0fc7d2011-02-28 22:04:27 +0000717 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindola0ed15432010-10-25 17:50:35 +0000718 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000719 emitFPU = true;
720 } else {
Rafael Espindola0ed15432010-10-25 17:50:35 +0000721 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
722 AttrEmitter = new ObjectAttributeEmitter(O);
723 }
724
725 AttrEmitter->MaybeSwitchVendor("aeabi");
726
Jason W Kimbff84d42010-10-06 22:36:46 +0000727 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000728
729 if (CPUString == "cortex-a8" ||
730 Subtarget->isCortexA8()) {
Jason W Kime5ce4c92011-02-07 19:07:11 +0000731 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kim85b0af12011-02-07 00:49:53 +0000732 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
733 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
734 ARMBuildAttrs::ApplicationProfile);
735 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
736 ARMBuildAttrs::Allowed);
737 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
738 ARMBuildAttrs::AllowThumb32);
739 // Fixme: figure out when this is emitted.
740 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
741 // ARMBuildAttrs::AllowWMMXv1);
742 //
743
744 /// ADD additional Else-cases here!
Rafael Espindola652bfdb2011-05-20 20:10:34 +0000745 } else if (CPUString == "xscale") {
746 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
748 ARMBuildAttrs::Allowed);
749 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
750 ARMBuildAttrs::Allowed);
Jason W Kim85b0af12011-02-07 00:49:53 +0000751 } else if (CPUString == "generic") {
Amara Emersonec2cd562012-11-08 09:51:45 +0000752 // For a generic CPU, we assume a standard v7a architecture in Subtarget.
753 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
754 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
755 ARMBuildAttrs::ApplicationProfile);
Jason W Kim85b0af12011-02-07 00:49:53 +0000756 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
757 ARMBuildAttrs::Allowed);
758 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emersonec2cd562012-11-08 09:51:45 +0000759 ARMBuildAttrs::AllowThumb32);
760 } else if (Subtarget->hasV7Ops()) {
761 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
762 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
763 ARMBuildAttrs::AllowThumb32);
764 } else if (Subtarget->hasV6T2Ops())
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
766 else if (Subtarget->hasV6Ops())
767 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
768 else if (Subtarget->hasV5TEOps())
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
770 else if (Subtarget->hasV5TOps())
771 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
772 else if (Subtarget->hasV4TOps())
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimbff84d42010-10-06 22:36:46 +0000774
Renato Goline84af172011-03-02 21:20:09 +0000775 if (Subtarget->hasNEON() && emitFPU) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000776 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000777 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Cheng48346c12012-04-11 05:33:07 +0000778 if (Subtarget->hasVFP4())
Jim Grosbach0c509fa2012-04-06 23:43:50 +0000779 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
780 "neon-vfpv4");
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000781 else
Sebastian Pop957a6582012-03-05 17:39:52 +0000782 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golinec0fc7d2011-02-28 22:04:27 +0000783 /* If emitted for NEON, omit from VFP below, since you can have both
784 * NEON and VFP in build attributes but only one .fpu */
785 emitFPU = false;
786 }
787
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000788 /* VFPv4 + .fpu */
789 if (Subtarget->hasVFP4()) {
Amara Emersond9104c02013-05-03 23:57:17 +0000790 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000791 ARMBuildAttrs::AllowFPv4A);
792 if (emitFPU)
Amara Emersond9104c02013-05-03 23:57:17 +0000793 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000794
Renato Golinec0fc7d2011-02-28 22:04:27 +0000795 /* VFPv3 + .fpu */
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000796 } else if (Subtarget->hasVFP3()) {
Amara Emersond9104c02013-05-03 23:57:17 +0000797 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Renato Golinec0fc7d2011-02-28 22:04:27 +0000798 ARMBuildAttrs::AllowFPv3A);
799 if (emitFPU)
Amara Emersond9104c02013-05-03 23:57:17 +0000800 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
Renato Golinec0fc7d2011-02-28 22:04:27 +0000801
802 /* VFPv2 + .fpu */
803 } else if (Subtarget->hasVFP2()) {
Amara Emersond9104c02013-05-03 23:57:17 +0000804 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Jason W Kim85b0af12011-02-07 00:49:53 +0000805 ARMBuildAttrs::AllowFPv2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000806 if (emitFPU)
Amara Emersond9104c02013-05-03 23:57:17 +0000807 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
Renato Golinec0fc7d2011-02-28 22:04:27 +0000808 }
809
810 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich14822032011-07-07 08:28:52 +0000811 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golinec0fc7d2011-02-28 22:04:27 +0000812 if (Subtarget->hasNEON()) {
813 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
814 ARMBuildAttrs::Allowed);
815 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000816
817 // Signal various FP modes.
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000818 if (!TM.Options.UnsafeFPMath) {
Jason W Kim85b0af12011-02-07 00:49:53 +0000819 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
820 ARMBuildAttrs::Allowed);
821 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
822 ARMBuildAttrs::Allowed);
Jason W Kimbff84d42010-10-06 22:36:46 +0000823 }
824
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000825 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kim85b0af12011-02-07 00:49:53 +0000826 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
827 ARMBuildAttrs::Allowed);
Jason W Kimbff84d42010-10-06 22:36:46 +0000828 else
Jason W Kim85b0af12011-02-07 00:49:53 +0000829 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
830 ARMBuildAttrs::AllowIEE754);
Jason W Kimbff84d42010-10-06 22:36:46 +0000831
Jason W Kim85b0af12011-02-07 00:49:53 +0000832 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000833 // 8-bytes alignment stuff.
Rafael Espindola0ed15432010-10-25 17:50:35 +0000834 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
835 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000836
837 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000838 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindola0ed15432010-10-25 17:50:35 +0000839 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
840 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000841 }
842 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000843
Jason W Kim85b0af12011-02-07 00:49:53 +0000844 if (Subtarget->hasDivide())
845 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000846
847 AttrEmitter->Finish();
848 delete AttrEmitter;
Jason W Kimbff84d42010-10-06 22:36:46 +0000849}
850
Jason W Kim109ff292010-10-11 23:01:44 +0000851void ARMAsmPrinter::emitARMAttributeSection() {
852 // <format-version>
853 // [ <section-length> "vendor-name"
854 // [ <file-tag> <size> <attribute>*
855 // | <section-tag> <size> <section-number>* 0 <attribute>*
856 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
857 // ]+
858 // ]*
859
860 if (OutStreamer.hasRawTextSupport())
861 return;
862
863 const ARMElfTargetObjectFile &TLOFELF =
864 static_cast<const ARMElfTargetObjectFile &>
865 (getObjFileLowering());
866
867 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim109ff292010-10-11 23:01:44 +0000868
Rafael Espindola0ed15432010-10-25 17:50:35 +0000869 // Format version
870 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim109ff292010-10-11 23:01:44 +0000871}
872
Jason W Kimbff84d42010-10-06 22:36:46 +0000873//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000874
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000875static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
876 unsigned LabelId, MCContext &Ctx) {
877
878 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
879 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
880 return Label;
881}
882
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000883static MCSymbolRefExpr::VariantKind
884getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
885 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000886 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
887 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
888 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
889 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
890 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
891 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
892 }
David Blaikie46a9f012012-01-20 21:51:11 +0000893 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000894}
895
Evan Chengdfce83c2011-01-17 08:03:18 +0000896MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
897 bool isIndirect = Subtarget->isTargetDarwin() &&
898 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
899 if (!isIndirect)
900 return Mang->getSymbol(GV);
901
902 // FIXME: Remove this when Darwin transition to @GOT like syntax.
903 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
904 MachineModuleInfoMachO &MMIMachO =
905 MMI->getObjFileInfo<MachineModuleInfoMachO>();
906 MachineModuleInfoImpl::StubValueTy &StubSym =
907 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
908 MMIMachO.getGVStubEntry(MCSym);
909 if (StubSym.getPointer() == 0)
910 StubSym = MachineModuleInfoImpl::
911 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
912 return MCSym;
913}
914
Jim Grosbach38f8e762010-11-09 18:45:04 +0000915void ARMAsmPrinter::
916EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000917 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000918
919 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000920
Jim Grosbachca21cd72010-11-10 17:59:10 +0000921 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000922 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000923 SmallString<128> Str;
924 raw_svector_ostream OS(Str);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000925 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000926 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000927 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000928 const BlockAddress *BA =
929 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
930 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000931 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000932 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Chengdfce83c2011-01-17 08:03:18 +0000933 MCSym = GetARMGVSymbol(GV);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000934 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000935 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000936 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000937 } else {
938 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000939 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
940 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000941 }
942
943 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000944 const MCExpr *Expr =
945 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
946 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000947
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000948 if (ACPV->getPCAdjustment()) {
949 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
950 getFunctionNumber(),
951 ACPV->getLabelId(),
952 OutContext);
953 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
954 PCRelExpr =
955 MCBinaryExpr::CreateAdd(PCRelExpr,
956 MCConstantExpr::Create(ACPV->getPCAdjustment(),
957 OutContext),
958 OutContext);
959 if (ACPV->mustAddCurrentAddress()) {
960 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
961 // label, so just emit a local label end reference that instead.
962 MCSymbol *DotSym = OutContext.CreateTempSymbol();
963 OutStreamer.EmitLabel(DotSym);
964 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
965 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000966 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000967 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000968 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000969 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000970}
971
Jim Grosbach284eebc2010-09-22 17:39:48 +0000972void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
973 unsigned Opcode = MI->getOpcode();
974 int OpNum = 1;
975 if (Opcode == ARM::BR_JTadd)
976 OpNum = 2;
977 else if (Opcode == ARM::BR_JTm)
978 OpNum = 3;
979
980 const MachineOperand &MO1 = MI->getOperand(OpNum);
981 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
982 unsigned JTI = MO1.getIndex();
983
984 // Emit a label for the jump table.
985 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
986 OutStreamer.EmitLabel(JTISymbol);
987
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000988 // Mark the jump table as data-in-code.
989 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
990
Jim Grosbach284eebc2010-09-22 17:39:48 +0000991 // Emit each entry of the table.
992 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
993 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
994 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
995
996 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
997 MachineBasicBlock *MBB = JTBBs[i];
998 // Construct an MCExpr for the entry. We want a value of the form:
999 // (BasicBlockAddr - TableBeginAddr)
1000 //
1001 // For example, a table with entries jumping to basic blocks BB0 and BB1
1002 // would look like:
1003 // LJTI_0_0:
1004 // .word (LBB0 - LJTI_0_0)
1005 // .word (LBB1 - LJTI_0_0)
1006 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1007
1008 if (TM.getRelocationModel() == Reloc::PIC_)
1009 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1010 OutContext),
1011 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001012 // If we're generating a table of Thumb addresses in static relocation
1013 // model, we need to add one to keep interworking correctly.
1014 else if (AFI->isThumbFunction())
1015 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1016 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001017 OutStreamer.EmitValue(Expr, 4);
1018 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001019 // Mark the end of jump table data-in-code region.
1020 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001021}
1022
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001023void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1024 unsigned Opcode = MI->getOpcode();
1025 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1026 const MachineOperand &MO1 = MI->getOperand(OpNum);
1027 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1028 unsigned JTI = MO1.getIndex();
1029
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001030 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1031 OutStreamer.EmitLabel(JTISymbol);
1032
1033 // Emit each entry of the table.
1034 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1035 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1036 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +00001037 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001038 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001039 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001040 // Mark the jump table as data-in-code.
1041 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1042 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001043 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001044 // Mark the jump table as data-in-code.
1045 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1046 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001047
1048 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1049 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001050 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1051 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001052 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001053 if (OffsetWidth == 4) {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001054 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001055 .addExpr(MBBSymbolExpr)
1056 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001057 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001058 continue;
1059 }
1060 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001061 // MCExpr for the entry. We want a value of the form:
1062 // (BasicBlockAddr - TableBeginAddr) / 2
1063 //
1064 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1065 // would look like:
1066 // LJTI_0_0:
1067 // .byte (LBB0 - LJTI_0_0) / 2
1068 // .byte (LBB1 - LJTI_0_0) / 2
1069 const MCExpr *Expr =
1070 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1071 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1072 OutContext);
1073 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1074 OutContext);
1075 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001076 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001077 // Mark the end of jump table data-in-code region. 32-bit offsets use
1078 // actual branch instructions here, so we don't mark those as a data-region
1079 // at all.
1080 if (OffsetWidth != 4)
1081 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001082}
1083
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001084void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1085 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1086 "Only instruction which are involved into frame setup code are allowed");
1087
1088 const MachineFunction &MF = *MI->getParent()->getParent();
1089 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001090 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001091
1092 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001093 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001094 unsigned SrcReg, DstReg;
1095
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001096 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1097 // Two special cases:
1098 // 1) tPUSH does not have src/dst regs.
1099 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1100 // load. Yes, this is pretty fragile, but for now I don't see better
1101 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001102 SrcReg = DstReg = ARM::SP;
1103 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001104 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001105 DstReg = MI->getOperand(0).getReg();
1106 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001107
1108 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001109 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001110 // Register saves.
1111 assert(DstReg == ARM::SP &&
1112 "Only stack pointer as a destination reg is supported");
1113
1114 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001115 // Skip src & dst reg, and pred ops.
1116 unsigned StartOp = 2 + 2;
1117 // Use all the operands.
1118 unsigned NumOffset = 0;
1119
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001120 switch (Opc) {
1121 default:
1122 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001123 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001124 case ARM::tPUSH:
1125 // Special case here: no src & dst reg, but two extra imp ops.
1126 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001127 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001128 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001129 case ARM::VSTMDDB_UPD:
1130 assert(SrcReg == ARM::SP &&
1131 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001132 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001133 i != NumOps; ++i) {
1134 const MachineOperand &MO = MI->getOperand(i);
1135 // Actually, there should never be any impdef stuff here. Skip it
1136 // temporary to workaround PR11902.
1137 if (MO.isImplicit())
1138 continue;
1139 RegList.push_back(MO.getReg());
1140 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001141 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001142 case ARM::STR_PRE_IMM:
1143 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001144 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001145 assert(MI->getOperand(2).getReg() == ARM::SP &&
1146 "Only stack pointer as a source reg is supported");
1147 RegList.push_back(SrcReg);
1148 break;
1149 }
1150 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1151 } else {
1152 // Changes of stack / frame pointer.
1153 if (SrcReg == ARM::SP) {
1154 int64_t Offset = 0;
1155 switch (Opc) {
1156 default:
1157 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001158 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001159 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001160 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001161 Offset = 0;
1162 break;
1163 case ARM::ADDri:
1164 Offset = -MI->getOperand(2).getImm();
1165 break;
1166 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001167 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001168 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001169 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001170 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001171 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001172 break;
1173 case ARM::tADDspi:
1174 case ARM::tADDrSPi:
1175 Offset = -MI->getOperand(2).getImm()*4;
1176 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001177 case ARM::tLDRpci: {
1178 // Grab the constpool index and check, whether it corresponds to
1179 // original or cloned constpool entry.
1180 unsigned CPI = MI->getOperand(1).getIndex();
1181 const MachineConstantPool *MCP = MF.getConstantPool();
1182 if (CPI >= MCP->getConstants().size())
1183 CPI = AFI.getOriginalCPIdx(CPI);
1184 assert(CPI != -1U && "Invalid constpool index");
1185
1186 // Derive the actual offset.
1187 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1188 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1189 // FIXME: Check for user, it should be "add" instruction!
1190 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001191 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001192 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001193 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001194
1195 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001196 // Set-up of the frame pointer. Positive values correspond to "add"
1197 // instruction.
1198 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001199 else if (DstReg == ARM::SP) {
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001200 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001201 // instruction.
1202 OutStreamer.EmitPad(Offset);
1203 } else {
1204 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001205 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001206 }
1207 } else if (DstReg == ARM::SP) {
1208 // FIXME: .movsp goes here
1209 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001210 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001211 }
1212 else {
1213 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001214 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001215 }
1216 }
1217}
1218
Chandler Carruthed975232012-01-24 00:30:17 +00001219extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001220
Jim Grosbach95dee402011-07-08 17:40:42 +00001221// Simple pseudo-instructions have their lowering (with expansion to real
1222// instructions) auto-generated.
1223#include "ARMGenMCPseudoLowering.inc"
1224
Jim Grosbach05eccf02010-09-29 15:23:40 +00001225void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001226 // If we just ended a constant pool, mark it as such.
1227 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1228 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1229 InConstantPool = false;
1230 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001231
Jim Grosbach51b55422011-08-23 21:32:34 +00001232 // Emit unwinding stuff for frame-related instructions
Chandler Carruthed975232012-01-24 00:30:17 +00001233 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001234 EmitUnwindingInstruction(MI);
1235
Jim Grosbach95dee402011-07-08 17:40:42 +00001236 // Do any auto-generated pseudo lowerings.
1237 if (emitPseudoExpansionLowering(OutStreamer, MI))
1238 return;
1239
Andrew Trick924123a2011-09-21 02:20:46 +00001240 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1241 "Pseudo flag setting opcode should be expanded early");
1242
Jim Grosbach95dee402011-07-08 17:40:42 +00001243 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001244 unsigned Opc = MI->getOpcode();
1245 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001246 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001247 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001248 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001249 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001250 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001251 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001252 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001253 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1254 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001255 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1256 : ARM::ADR))
1257 .addReg(MI->getOperand(0).getReg())
1258 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1259 // Add predicate operands.
1260 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001261 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001262 return;
1263 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001264 case ARM::LEApcrelJT:
1265 case ARM::tLEApcrelJT:
1266 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001267 MCSymbol *JTIPICSymbol =
1268 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1269 MI->getOperand(2).getImm());
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001270 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1271 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001272 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1273 : ARM::ADR))
1274 .addReg(MI->getOperand(0).getReg())
1275 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1276 // Add predicate operands.
1277 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001278 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001279 return;
1280 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001281 // Darwin call instructions are just normal call instructions with different
1282 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001283 case ARM::BX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001284 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001285 .addReg(ARM::LR)
1286 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001287 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001288 .addImm(ARMCC::AL)
1289 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001290 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001291 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001292
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001293 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1294 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001295 return;
1296 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001297 case ARM::tBX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001298 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001299 .addReg(ARM::LR)
1300 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001301 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001302 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001303 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001304
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001305 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001306 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001307 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001308 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001309 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001310 return;
1311 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001312 case ARM::BMOVPCRX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001313 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001314 .addReg(ARM::LR)
1315 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001316 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001317 .addImm(ARMCC::AL)
1318 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001319 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001320 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001321
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001322 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001323 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001324 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001325 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001326 .addImm(ARMCC::AL)
1327 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001328 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001329 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001330 return;
1331 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001332 case ARM::BMOVPCB_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001333 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001334 .addReg(ARM::LR)
1335 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001336 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001337 .addImm(ARMCC::AL)
1338 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001339 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001340 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001341
1342 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1343 MCSymbol *GVSym = Mang->getSymbol(GV);
1344 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001345 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001346 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001347 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001348 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001349 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001350 return;
1351 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001352 case ARM::MOVi16_ga_pcrel:
1353 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001354 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001355 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001356 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1357
Evan Cheng2f2435d2011-01-21 18:55:51 +00001358 unsigned TF = MI->getOperand(1).getTargetFlags();
1359 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Chengdfce83c2011-01-17 08:03:18 +00001360 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1361 MCSymbol *GVSym = GetARMGVSymbol(GV);
1362 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001363 if (isPIC) {
1364 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1365 getFunctionNumber(),
1366 MI->getOperand(2).getImm(), OutContext);
1367 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1368 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1369 const MCExpr *PCRelExpr =
1370 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1371 MCBinaryExpr::CreateAdd(LabelSymExpr,
1372 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001373 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001374 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1375 } else {
1376 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1377 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1378 }
1379
Evan Chengdfce83c2011-01-17 08:03:18 +00001380 // Add predicate operands.
1381 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1382 TmpInst.addOperand(MCOperand::CreateReg(0));
1383 // Add 's' bit operand (always reg0 for this)
1384 TmpInst.addOperand(MCOperand::CreateReg(0));
1385 OutStreamer.EmitInstruction(TmpInst);
1386 return;
1387 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001388 case ARM::MOVTi16_ga_pcrel:
1389 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001390 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001391 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1392 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001393 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1394 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1395
Evan Cheng2f2435d2011-01-21 18:55:51 +00001396 unsigned TF = MI->getOperand(2).getTargetFlags();
1397 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Chengdfce83c2011-01-17 08:03:18 +00001398 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1399 MCSymbol *GVSym = GetARMGVSymbol(GV);
1400 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001401 if (isPIC) {
1402 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1403 getFunctionNumber(),
1404 MI->getOperand(3).getImm(), OutContext);
1405 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1406 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1407 const MCExpr *PCRelExpr =
1408 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1409 MCBinaryExpr::CreateAdd(LabelSymExpr,
1410 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001411 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001412 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1413 } else {
1414 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1415 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1416 }
Evan Chengdfce83c2011-01-17 08:03:18 +00001417 // Add predicate operands.
1418 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1419 TmpInst.addOperand(MCOperand::CreateReg(0));
1420 // Add 's' bit operand (always reg0 for this)
1421 TmpInst.addOperand(MCOperand::CreateReg(0));
1422 OutStreamer.EmitInstruction(TmpInst);
1423 return;
1424 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001425 case ARM::tPICADD: {
1426 // This is a pseudo op for a label + instruction sequence, which looks like:
1427 // LPC0:
1428 // add r0, pc
1429 // This adds the address of LPC0 to r0.
1430
1431 // Emit the label.
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001432 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1433 getFunctionNumber(), MI->getOperand(2).getImm(),
1434 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001435
1436 // Form and emit the add.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001437 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001438 .addReg(MI->getOperand(0).getReg())
1439 .addReg(MI->getOperand(0).getReg())
1440 .addReg(ARM::PC)
1441 // Add predicate operands.
1442 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001443 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001444 return;
1445 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001446 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001447 // This is a pseudo op for a label + instruction sequence, which looks like:
1448 // LPC0:
1449 // add r0, pc, r0
1450 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001451
Chris Lattneradd57492009-10-19 22:23:04 +00001452 // Emit the label.
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001453 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1454 getFunctionNumber(), MI->getOperand(2).getImm(),
1455 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001456
Jim Grosbach7ae94222010-09-14 21:05:34 +00001457 // Form and emit the add.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001458 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001459 .addReg(MI->getOperand(0).getReg())
1460 .addReg(ARM::PC)
1461 .addReg(MI->getOperand(1).getReg())
1462 // Add predicate operands.
1463 .addImm(MI->getOperand(3).getImm())
1464 .addReg(MI->getOperand(4).getReg())
1465 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001466 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001467 return;
1468 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001469 case ARM::PICSTR:
1470 case ARM::PICSTRB:
1471 case ARM::PICSTRH:
1472 case ARM::PICLDR:
1473 case ARM::PICLDRB:
1474 case ARM::PICLDRH:
1475 case ARM::PICLDRSB:
1476 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001477 // This is a pseudo op for a label + instruction sequence, which looks like:
1478 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001479 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001480 // The LCP0 label is referenced by a constant pool entry in order to get
1481 // a PC-relative address at the ldr instruction.
1482
1483 // Emit the label.
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001484 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1485 getFunctionNumber(), MI->getOperand(2).getImm(),
1486 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001487
1488 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001489 unsigned Opcode;
1490 switch (MI->getOpcode()) {
1491 default:
1492 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001493 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1494 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001495 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001496 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001497 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001498 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1499 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1500 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1501 }
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001502 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001503 .addReg(MI->getOperand(0).getReg())
1504 .addReg(ARM::PC)
1505 .addReg(MI->getOperand(1).getReg())
1506 .addImm(0)
1507 // Add predicate operands.
1508 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001509 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001510
1511 return;
1512 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001513 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001514 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1515 /// in the function. The first operand is the ID# for this instruction, the
1516 /// second is the index into the MachineConstantPool that this is, the third
1517 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001518 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001519 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1520 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1521
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001522 // If this is the first entry of the pool, mark it.
1523 if (!InConstantPool) {
1524 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1525 InConstantPool = true;
1526 }
1527
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001528 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001529
1530 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1531 if (MCPE.isMachineConstantPoolEntry())
1532 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1533 else
1534 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001535 return;
1536 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001537 case ARM::t2BR_JT: {
1538 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001539 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001540 .addReg(ARM::PC)
1541 .addReg(MI->getOperand(0).getReg())
1542 // Add predicate operands.
1543 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001544 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001545
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001546 // Output the data for the jump table itself
1547 EmitJump2Table(MI);
1548 return;
1549 }
1550 case ARM::t2TBB_JT: {
1551 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001552 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001553 .addReg(ARM::PC)
1554 .addReg(MI->getOperand(0).getReg())
1555 // Add predicate operands.
1556 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001557 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001558
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001559 // Output the data for the jump table itself
1560 EmitJump2Table(MI);
1561 // Make sure the next instruction is 2-byte aligned.
1562 EmitAlignment(1);
1563 return;
1564 }
1565 case ARM::t2TBH_JT: {
1566 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001567 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001568 .addReg(ARM::PC)
1569 .addReg(MI->getOperand(0).getReg())
1570 // Add predicate operands.
1571 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001572 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001573
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001574 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001575 EmitJump2Table(MI);
1576 return;
1577 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001578 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001579 case ARM::BR_JTr: {
1580 // Lower and emit the instruction itself, then the jump table following it.
1581 // mov pc, target
1582 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001583 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001584 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001585 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001586 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1587 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1588 // Add predicate operands.
1589 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1590 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001591 // Add 's' bit operand (always reg0 for this)
1592 if (Opc == ARM::MOVr)
1593 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001594 OutStreamer.EmitInstruction(TmpInst);
1595
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001596 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001597 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001598 EmitAlignment(2);
1599
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001600 // Output the data for the jump table itself
1601 EmitJumpTable(MI);
1602 return;
1603 }
1604 case ARM::BR_JTm: {
1605 // Lower and emit the instruction itself, then the jump table following it.
1606 // ldr pc, target
1607 MCInst TmpInst;
1608 if (MI->getOperand(1).getReg() == 0) {
1609 // literal offset
1610 TmpInst.setOpcode(ARM::LDRi12);
1611 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1612 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1613 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1614 } else {
1615 TmpInst.setOpcode(ARM::LDRrs);
1616 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1617 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1618 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1619 TmpInst.addOperand(MCOperand::CreateImm(0));
1620 }
1621 // Add predicate operands.
1622 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1623 TmpInst.addOperand(MCOperand::CreateReg(0));
1624 OutStreamer.EmitInstruction(TmpInst);
1625
1626 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001627 EmitJumpTable(MI);
1628 return;
1629 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001630 case ARM::BR_JTadd: {
1631 // Lower and emit the instruction itself, then the jump table following it.
1632 // add pc, target, idx
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001633 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001634 .addReg(ARM::PC)
1635 .addReg(MI->getOperand(0).getReg())
1636 .addReg(MI->getOperand(1).getReg())
1637 // Add predicate operands.
1638 .addImm(ARMCC::AL)
1639 .addReg(0)
1640 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001641 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001642
1643 // Output the data for the jump table itself
1644 EmitJumpTable(MI);
1645 return;
1646 }
Jim Grosbach85030542010-09-23 18:05:37 +00001647 case ARM::TRAP: {
1648 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1649 // FIXME: Remove this special case when they do.
1650 if (!Subtarget->isTargetDarwin()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001651 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001652 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001653 OutStreamer.AddComment("trap");
1654 OutStreamer.EmitIntValue(Val, 4);
1655 return;
1656 }
1657 break;
1658 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001659 case ARM::TRAPNaCl: {
1660 //.long 0xe7fedef0 @ trap
1661 uint32_t Val = 0xe7fedef0UL;
1662 OutStreamer.AddComment("trap");
1663 OutStreamer.EmitIntValue(Val, 4);
1664 return;
1665 }
Jim Grosbach85030542010-09-23 18:05:37 +00001666 case ARM::tTRAP: {
1667 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1668 // FIXME: Remove this special case when they do.
1669 if (!Subtarget->isTargetDarwin()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001670 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001671 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001672 OutStreamer.AddComment("trap");
1673 OutStreamer.EmitIntValue(Val, 2);
1674 return;
1675 }
1676 break;
1677 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001678 case ARM::t2Int_eh_sjlj_setjmp:
1679 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001680 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001681 // Two incoming args: GPR:$src, GPR:$val
1682 // mov $val, pc
1683 // adds $val, #7
1684 // str $val, [$src, #4]
1685 // movs r0, #0
1686 // b 1f
1687 // movs r0, #1
1688 // 1:
1689 unsigned SrcReg = MI->getOperand(0).getReg();
1690 unsigned ValReg = MI->getOperand(1).getReg();
1691 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001692 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001693 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001694 .addReg(ValReg)
1695 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001696 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001697 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001698 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001699
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001700 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001701 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001702 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001703 .addReg(ARM::CPSR)
1704 .addReg(ValReg)
1705 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001706 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001707 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001708 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001709
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001710 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001711 .addReg(ValReg)
1712 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001713 // The offset immediate is #4. The operand value is scaled by 4 for the
1714 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001715 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001716 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001717 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001718 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001719
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001720 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001721 .addReg(ARM::R0)
1722 .addReg(ARM::CPSR)
1723 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001724 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001725 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001726 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001727
1728 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001729 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001730 .addExpr(SymbolExpr)
1731 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001732 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001733
1734 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001735 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001736 .addReg(ARM::R0)
1737 .addReg(ARM::CPSR)
1738 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001739 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001740 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001741 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001742
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001743 OutStreamer.EmitLabel(Label);
1744 return;
1745 }
1746
Jim Grosbachc0aed712010-09-23 23:33:56 +00001747 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001748 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001749 // Two incoming args: GPR:$src, GPR:$val
1750 // add $val, pc, #8
1751 // str $val, [$src, #+4]
1752 // mov r0, #0
1753 // add pc, pc, #0
1754 // mov r0, #1
1755 unsigned SrcReg = MI->getOperand(0).getReg();
1756 unsigned ValReg = MI->getOperand(1).getReg();
1757
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001759 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760 .addReg(ValReg)
1761 .addReg(ARM::PC)
1762 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001763 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764 .addImm(ARMCC::AL)
1765 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001766 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001767 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001768
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001769 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770 .addReg(ValReg)
1771 .addReg(SrcReg)
1772 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001773 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001774 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001775 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001777 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778 .addReg(ARM::R0)
1779 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001780 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addImm(ARMCC::AL)
1782 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001783 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001784 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001786 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addReg(ARM::PC)
1788 .addReg(ARM::PC)
1789 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001790 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791 .addImm(ARMCC::AL)
1792 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001793 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001794 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795
1796 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001797 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addReg(ARM::R0)
1799 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001800 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801 .addImm(ARMCC::AL)
1802 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001803 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001804 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001805 return;
1806 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001807 case ARM::Int_eh_sjlj_longjmp: {
1808 // ldr sp, [$src, #8]
1809 // ldr $scratch, [$src, #4]
1810 // ldr r7, [$src]
1811 // bx $scratch
1812 unsigned SrcReg = MI->getOperand(0).getReg();
1813 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001814 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addReg(ARM::SP)
1816 .addReg(SrcReg)
1817 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001818 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001819 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001820 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001821
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001822 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001823 .addReg(ScratchReg)
1824 .addReg(SrcReg)
1825 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001826 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001827 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001828 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001829
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001830 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831 .addReg(ARM::R7)
1832 .addReg(SrcReg)
1833 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001834 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001836 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001838 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001839 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001840 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001841 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001842 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001843 return;
1844 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001845 case ARM::tInt_eh_sjlj_longjmp: {
1846 // ldr $scratch, [$src, #8]
1847 // mov sp, $scratch
1848 // ldr $scratch, [$src, #4]
1849 // ldr r7, [$src]
1850 // bx $scratch
1851 unsigned SrcReg = MI->getOperand(0).getReg();
1852 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001853 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001854 .addReg(ScratchReg)
1855 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001856 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001857 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001858 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001859 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001860 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001861 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001862
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001863 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001864 .addReg(ARM::SP)
1865 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001866 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001867 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001868 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001869
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001870 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addReg(ScratchReg)
1872 .addReg(SrcReg)
1873 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001874 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001876 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001878 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addReg(ARM::R7)
1880 .addReg(SrcReg)
1881 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001882 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001884 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001885
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001886 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001887 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001888 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001890 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001891 return;
1892 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001893 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001894
Chris Lattner71eb0772009-10-19 20:20:46 +00001895 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001896 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001897
Chris Lattner6f1f8652010-02-03 01:16:28 +00001898 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001899}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001900
1901//===----------------------------------------------------------------------===//
1902// Target Registry Stuff
1903//===----------------------------------------------------------------------===//
1904
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001905// Force static initialization.
1906extern "C" void LLVMInitializeARMAsmPrinter() {
1907 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1908 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001909}