blob: 21a20c1c62e3c8718635ec2c52cb29876d7e1d9b [file] [log] [blame]
Eli Friedman23457332017-01-30 22:04:23 +00001//===-- X86InstrShiftRotate.td - Shift and Rotate Instrs ---*- tablegen -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Eli Friedman23457332017-01-30 22:04:23 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file describes the shift and rotate instructions.
10//
11//===----------------------------------------------------------------------===//
12
13// FIXME: Someone needs to smear multipattern goodness all over this file.
14
15let Defs = [EFLAGS] in {
16
17let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in {
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +000018let Uses = [CL], SchedRW = [WriteShiftCL] in {
Eli Friedman23457332017-01-30 22:04:23 +000019def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1),
20 "shl{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000021 [(set GR8:$dst, (shl GR8:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +000022def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
23 "shl{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000024 [(set GR16:$dst, (shl GR16:$src1, CL))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +000025def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
26 "shl{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000027 [(set GR32:$dst, (shl GR32:$src1, CL))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +000028def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
29 "shl{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000030 [(set GR64:$dst, (shl GR64:$src1, CL))]>;
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +000031} // Uses = [CL], SchedRW
Eli Friedman23457332017-01-30 22:04:23 +000032
33def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2),
34 "shl{b}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000035 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +000036
37let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
38def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2),
39 "shl{w}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000040 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>,
Eli Friedman23457332017-01-30 22:04:23 +000041 OpSize16;
42def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2),
43 "shl{l}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000044 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>,
Eli Friedman23457332017-01-30 22:04:23 +000045 OpSize32;
46def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst),
47 (ins GR64:$src1, u8imm:$src2),
48 "shl{q}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000049 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +000050} // isConvertibleToThreeAddress = 1
51
52// NOTE: We don't include patterns for shifts of a register by one, because
53// 'add reg,reg' is cheaper (and we have a Pat pattern for shift-by-one).
54let hasSideEffects = 0 in {
55def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000056 "shl{b}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +000057def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000058 "shl{w}\t$dst", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +000059def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000060 "shl{l}\t$dst", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +000061def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000062 "shl{q}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +000063} // hasSideEffects = 0
64} // Constraints = "$src = $dst", SchedRW
65
Eli Friedman23457332017-01-30 22:04:23 +000066// FIXME: Why do we need an explicit "Uses = [CL]" when the instr has a pattern
67// using CL?
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +000068let Uses = [CL], SchedRW = [WriteShiftCLLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +000069def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
70 "shl{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000071 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +000072def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
73 "shl{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000074 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +000075 OpSize16;
76def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
77 "shl{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000078 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +000079 OpSize32;
80def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
81 "shl{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000082 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>,
Craig Topper23c34882017-12-15 19:01:51 +000083 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +000084}
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +000085
86let SchedRW = [WriteShiftLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +000087def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, u8imm:$src),
88 "shl{b}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000089 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +000090def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, u8imm:$src),
91 "shl{w}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000092 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
93 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +000094def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, u8imm:$src),
95 "shl{l}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000096 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
97 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +000098def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, u8imm:$src),
99 "shl{q}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000100 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
101 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000102
103// Shift by 1
104def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
105 "shl{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000106 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000107def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
108 "shl{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000109 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
110 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000111def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
112 "shl{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000113 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>,
114 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000115def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
116 "shl{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000117 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>,
118 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000119} // SchedRW
120
121let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in {
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000122let Uses = [CL], SchedRW = [WriteShiftCL] in {
Eli Friedman23457332017-01-30 22:04:23 +0000123def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src1),
124 "shr{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000125 [(set GR8:$dst, (srl GR8:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000126def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
127 "shr{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000128 [(set GR16:$dst, (srl GR16:$src1, CL))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000129def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
130 "shr{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000131 [(set GR32:$dst, (srl GR32:$src1, CL))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000132def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
133 "shr{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000134 [(set GR64:$dst, (srl GR64:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000135}
136
137def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$src2),
138 "shr{b}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000139 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000140def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2),
141 "shr{w}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000142 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>,
143 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000144def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2),
145 "shr{l}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000146 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>,
147 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000148def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, u8imm:$src2),
149 "shr{q}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000150 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000151
152// Shift right by 1
153def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
154 "shr{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000155 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000156def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
157 "shr{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000158 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000159def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
160 "shr{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000161 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000162def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
163 "shr{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000164 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000165} // Constraints = "$src = $dst", SchedRW
166
167
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000168let Uses = [CL], SchedRW = [WriteShiftCLLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000169def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
170 "shr{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000171 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000172def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
173 "shr{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000174 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000175 OpSize16;
176def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
177 "shr{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000178 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000179 OpSize32;
180def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
181 "shr{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000182 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>,
Craig Topper23c34882017-12-15 19:01:51 +0000183 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000184}
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000185
186let SchedRW = [WriteShiftLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000187def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, u8imm:$src),
188 "shr{b}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000189 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000190def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, u8imm:$src),
191 "shr{w}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000192 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
193 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000194def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, u8imm:$src),
195 "shr{l}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000196 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
197 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000198def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, u8imm:$src),
199 "shr{q}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000200 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
201 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000202
203// Shift by 1
204def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
205 "shr{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000206 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000207def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
208 "shr{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000209 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
210 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000211def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
212 "shr{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000213 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>,
214 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000215def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
216 "shr{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000217 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>,
218 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000219} // SchedRW
220
221let Constraints = "$src1 = $dst", SchedRW = [WriteShift] in {
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000222let Uses = [CL], SchedRW = [WriteShiftCL] in {
Eli Friedman23457332017-01-30 22:04:23 +0000223def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
224 "sar{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000225 [(set GR8:$dst, (sra GR8:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000226def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
227 "sar{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000228 [(set GR16:$dst, (sra GR16:$src1, CL))]>,
229 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000230def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
231 "sar{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000232 [(set GR32:$dst, (sra GR32:$src1, CL))]>,
233 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000234def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
235 "sar{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000236 [(set GR64:$dst, (sra GR64:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000237}
238
239def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2),
240 "sar{b}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000241 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000242def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2),
243 "sar{w}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000244 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
245 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000246def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2),
247 "sar{l}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000248 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>,
249 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000250def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst),
251 (ins GR64:$src1, u8imm:$src2),
252 "sar{q}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000253 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000254
255// Shift by 1
256def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
257 "sar{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000258 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000259def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
260 "sar{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000261 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000262def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
263 "sar{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000264 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000265def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000266 "sar{q}\t$dst",
267 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000268} // Constraints = "$src = $dst", SchedRW
269
270
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000271let Uses = [CL], SchedRW = [WriteShiftCLLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000272def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
273 "sar{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000274 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000275def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
276 "sar{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000277 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>,
278 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000279def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
280 "sar{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000281 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>,
282 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000283def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
284 "sar{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000285 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>,
286 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000287}
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000288
289let SchedRW = [WriteShiftLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000290def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, u8imm:$src),
291 "sar{b}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000292 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000293def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, u8imm:$src),
294 "sar{w}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000295 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
296 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000297def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, u8imm:$src),
298 "sar{l}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000299 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
300 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000301def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, u8imm:$src),
302 "sar{q}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000303 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
304 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000305
306// Shift by 1
307def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
308 "sar{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000309 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000310def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
311 "sar{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000312 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
313 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000314def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
315 "sar{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000316 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>,
317 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000318def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
319 "sar{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000320 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>,
321 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000322} // SchedRW
323
324//===----------------------------------------------------------------------===//
325// Rotate instructions
326//===----------------------------------------------------------------------===//
327
328let hasSideEffects = 0 in {
Simon Pilgrim5f9d91202018-09-23 15:12:10 +0000329let Constraints = "$src1 = $dst", SchedRW = [WriteRotate] in {
Eli Friedman23457332017-01-30 22:04:23 +0000330
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000331let Uses = [CL, EFLAGS], SchedRW = [WriteRotateCL] in {
Eli Friedman23457332017-01-30 22:04:23 +0000332def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000333 "rcl{b}\t{%cl, $dst|$dst, cl}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000334def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000335 "rcl{w}\t{%cl, $dst|$dst, cl}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000336def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000337 "rcl{l}\t{%cl, $dst|$dst, cl}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000338def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000339 "rcl{q}\t{%cl, $dst|$dst, cl}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000340} // Uses = [CL, EFLAGS]
341
342let Uses = [EFLAGS] in {
343def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000344 "rcl{b}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000345def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000346 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000347def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000348 "rcl{w}\t$dst", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000349def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000350 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000351def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000352 "rcl{l}\t$dst", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000353def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000354 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000355def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000356 "rcl{q}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000357def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000358 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000359} // Uses = [EFLAGS]
360
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000361let Uses = [CL, EFLAGS], SchedRW = [WriteRotateCL] in {
Eli Friedman23457332017-01-30 22:04:23 +0000362def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000363 "rcr{b}\t{%cl, $dst|$dst, cl}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000364def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000365 "rcr{w}\t{%cl, $dst|$dst, cl}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000366def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000367 "rcr{l}\t{%cl, $dst|$dst, cl}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000368def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000369 "rcr{q}\t{%cl, $dst|$dst, cl}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000370} // Uses = [CL, EFLAGS]
371
372let Uses = [EFLAGS] in {
373def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000374 "rcr{b}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000375def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000376 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000377def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000378 "rcr{w}\t$dst", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000379def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000380 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000381def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000382 "rcr{l}\t$dst", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000383def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000384 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000385def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src1),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000386 "rcr{q}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000387def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src1, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000388 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000389} // Uses = [EFLAGS]
390
391} // Constraints = "$src = $dst"
392
Simon Pilgrim5f9d91202018-09-23 15:12:10 +0000393let SchedRW = [WriteRotateLd, WriteRMW], mayStore = 1 in {
Eli Friedman23457332017-01-30 22:04:23 +0000394let Uses = [EFLAGS] in {
395def RCL8m1 : I<0xD0, MRM2m, (outs), (ins i8mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000396 "rcl{b}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000397def RCL8mi : Ii8<0xC0, MRM2m, (outs), (ins i8mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000398 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000399def RCL16m1 : I<0xD1, MRM2m, (outs), (ins i16mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000400 "rcl{w}\t$dst", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000401def RCL16mi : Ii8<0xC1, MRM2m, (outs), (ins i16mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000402 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000403def RCL32m1 : I<0xD1, MRM2m, (outs), (ins i32mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000404 "rcl{l}\t$dst", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000405def RCL32mi : Ii8<0xC1, MRM2m, (outs), (ins i32mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000406 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000407def RCL64m1 : RI<0xD1, MRM2m, (outs), (ins i64mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000408 "rcl{q}\t$dst", []>, Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000409def RCL64mi : RIi8<0xC1, MRM2m, (outs), (ins i64mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000410 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>,
Craig Topper23c34882017-12-15 19:01:51 +0000411 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000412
413def RCR8m1 : I<0xD0, MRM3m, (outs), (ins i8mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000414 "rcr{b}\t$dst", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000415def RCR8mi : Ii8<0xC0, MRM3m, (outs), (ins i8mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000416 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000417def RCR16m1 : I<0xD1, MRM3m, (outs), (ins i16mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000418 "rcr{w}\t$dst", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000419def RCR16mi : Ii8<0xC1, MRM3m, (outs), (ins i16mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000420 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000421def RCR32m1 : I<0xD1, MRM3m, (outs), (ins i32mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000422 "rcr{l}\t$dst", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000423def RCR32mi : Ii8<0xC1, MRM3m, (outs), (ins i32mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000424 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000425def RCR64m1 : RI<0xD1, MRM3m, (outs), (ins i64mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000426 "rcr{q}\t$dst", []>, Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000427def RCR64mi : RIi8<0xC1, MRM3m, (outs), (ins i64mem:$dst, u8imm:$cnt),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000428 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>,
Craig Topper23c34882017-12-15 19:01:51 +0000429 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000430} // Uses = [EFLAGS]
431
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000432let Uses = [CL, EFLAGS], SchedRW = [WriteRotateCLLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000433def RCL8mCL : I<0xD2, MRM2m, (outs), (ins i8mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000434 "rcl{b}\t{%cl, $dst|$dst, cl}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000435def RCL16mCL : I<0xD3, MRM2m, (outs), (ins i16mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000436 "rcl{w}\t{%cl, $dst|$dst, cl}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000437def RCL32mCL : I<0xD3, MRM2m, (outs), (ins i32mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000438 "rcl{l}\t{%cl, $dst|$dst, cl}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000439def RCL64mCL : RI<0xD3, MRM2m, (outs), (ins i64mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000440 "rcl{q}\t{%cl, $dst|$dst, cl}", []>,
Craig Topper23c34882017-12-15 19:01:51 +0000441 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000442
443def RCR8mCL : I<0xD2, MRM3m, (outs), (ins i8mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000444 "rcr{b}\t{%cl, $dst|$dst, cl}", []>;
Eli Friedman23457332017-01-30 22:04:23 +0000445def RCR16mCL : I<0xD3, MRM3m, (outs), (ins i16mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000446 "rcr{w}\t{%cl, $dst|$dst, cl}", []>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000447def RCR32mCL : I<0xD3, MRM3m, (outs), (ins i32mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000448 "rcr{l}\t{%cl, $dst|$dst, cl}", []>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000449def RCR64mCL : RI<0xD3, MRM3m, (outs), (ins i64mem:$dst),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000450 "rcr{q}\t{%cl, $dst|$dst, cl}", []>,
Craig Topper23c34882017-12-15 19:01:51 +0000451 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000452} // Uses = [CL, EFLAGS]
453} // SchedRW
454} // hasSideEffects = 0
455
Simon Pilgrim5f9d91202018-09-23 15:12:10 +0000456let Constraints = "$src1 = $dst", SchedRW = [WriteRotate] in {
Eli Friedman23457332017-01-30 22:04:23 +0000457// FIXME: provide shorter instructions when imm8 == 1
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000458let Uses = [CL], SchedRW = [WriteRotateCL] in {
Eli Friedman23457332017-01-30 22:04:23 +0000459def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
460 "rol{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000461 [(set GR8:$dst, (rotl GR8:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000462def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
463 "rol{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000464 [(set GR16:$dst, (rotl GR16:$src1, CL))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000465def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
466 "rol{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000467 [(set GR32:$dst, (rotl GR32:$src1, CL))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000468def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
469 "rol{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000470 [(set GR64:$dst, (rotl GR64:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000471}
472
473def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2),
474 "rol{b}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000475 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000476def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2),
477 "rol{w}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000478 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000479def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2),
480 "rol{l}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000481 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000482def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst),
483 (ins GR64:$src1, u8imm:$src2),
484 "rol{q}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000485 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000486
487// Rotate by 1
488def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
489 "rol{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000490 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000491def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
492 "rol{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000493 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000494def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
495 "rol{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000496 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000497def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
498 "rol{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000499 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000500} // Constraints = "$src = $dst", SchedRW
501
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000502let Uses = [CL], SchedRW = [WriteRotateCLLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000503def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
504 "rol{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000505 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000506def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
507 "rol{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000508 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000509def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
510 "rol{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000511 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000512def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst),
513 "rol{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000514 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>,
515 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000516}
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000517
518let SchedRW = [WriteRotateLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000519def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, u8imm:$src1),
520 "rol{b}\t{$src1, $dst|$dst, $src1}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000521 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src1)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000522def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, u8imm:$src1),
523 "rol{w}\t{$src1, $dst|$dst, $src1}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000524 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src1)), addr:$dst)]>,
525 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000526def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, u8imm:$src1),
527 "rol{l}\t{$src1, $dst|$dst, $src1}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000528 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src1)), addr:$dst)]>,
529 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000530def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, u8imm:$src1),
531 "rol{q}\t{$src1, $dst|$dst, $src1}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000532 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src1)), addr:$dst)]>,
533 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000534
535// Rotate by 1
536def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
537 "rol{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000538 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000539def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
540 "rol{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000541 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
542 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000543def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
544 "rol{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000545 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>,
546 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000547def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
548 "rol{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000549 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>,
550 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000551} // SchedRW
552
Simon Pilgrim5f9d91202018-09-23 15:12:10 +0000553let Constraints = "$src1 = $dst", SchedRW = [WriteRotate] in {
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000554let Uses = [CL], SchedRW = [WriteRotateCL] in {
Eli Friedman23457332017-01-30 22:04:23 +0000555def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
556 "ror{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000557 [(set GR8:$dst, (rotr GR8:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000558def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
559 "ror{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000560 [(set GR16:$dst, (rotr GR16:$src1, CL))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000561def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
562 "ror{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000563 [(set GR32:$dst, (rotr GR32:$src1, CL))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000564def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
565 "ror{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000566 [(set GR64:$dst, (rotr GR64:$src1, CL))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000567}
568
569def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, u8imm:$src2),
570 "ror{b}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000571 [(set GR8:$dst, (rotr GR8:$src1, (i8 relocImm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000572def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$src2),
573 "ror{w}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000574 [(set GR16:$dst, (rotr GR16:$src1, (i8 relocImm:$src2)))]>,
575 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000576def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$src2),
577 "ror{l}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000578 [(set GR32:$dst, (rotr GR32:$src1, (i8 relocImm:$src2)))]>,
579 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000580def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst),
581 (ins GR64:$src1, u8imm:$src2),
582 "ror{q}\t{$src2, $dst|$dst, $src2}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000583 [(set GR64:$dst, (rotr GR64:$src1, (i8 relocImm:$src2)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000584
585// Rotate by 1
586def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
587 "ror{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000588 [(set GR8:$dst, (rotl GR8:$src1, (i8 7)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000589def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
590 "ror{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000591 [(set GR16:$dst, (rotl GR16:$src1, (i8 15)))]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000592def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
593 "ror{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000594 [(set GR32:$dst, (rotl GR32:$src1, (i8 31)))]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000595def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
596 "ror{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000597 [(set GR64:$dst, (rotl GR64:$src1, (i8 63)))]>;
Eli Friedman23457332017-01-30 22:04:23 +0000598} // Constraints = "$src = $dst", SchedRW
599
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000600let Uses = [CL], SchedRW = [WriteRotateCLLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000601def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
602 "ror{b}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000603 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000604def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
605 "ror{w}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000606 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000607def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
608 "ror{l}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000609 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000610def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
611 "ror{q}\t{%cl, $dst|$dst, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000612 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>,
613 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000614}
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000615
616let SchedRW = [WriteRotateLd, WriteRMW] in {
Eli Friedman23457332017-01-30 22:04:23 +0000617def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, u8imm:$src),
618 "ror{b}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000619 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000620def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, u8imm:$src),
621 "ror{w}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000622 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
623 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000624def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, u8imm:$src),
625 "ror{l}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000626 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
627 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000628def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, u8imm:$src),
629 "ror{q}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000630 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
631 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000632
633// Rotate by 1
634def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
635 "ror{b}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000636 [(store (rotl (loadi8 addr:$dst), (i8 7)), addr:$dst)]>;
Eli Friedman23457332017-01-30 22:04:23 +0000637def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
638 "ror{w}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000639 [(store (rotl (loadi16 addr:$dst), (i8 15)), addr:$dst)]>,
640 OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000641def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
642 "ror{l}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000643 [(store (rotl (loadi32 addr:$dst), (i8 31)), addr:$dst)]>,
644 OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000645def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
646 "ror{q}\t$dst",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000647 [(store (rotl (loadi64 addr:$dst), (i8 63)), addr:$dst)]>,
648 Requires<[In64BitMode]>;
Eli Friedman23457332017-01-30 22:04:23 +0000649} // SchedRW
650
651
652//===----------------------------------------------------------------------===//
653// Double shift instructions (generalizations of rotate)
654//===----------------------------------------------------------------------===//
655
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000656let Constraints = "$src1 = $dst" in {
Eli Friedman23457332017-01-30 22:04:23 +0000657
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000658let Uses = [CL], SchedRW = [WriteSHDrrcl] in {
Eli Friedman23457332017-01-30 22:04:23 +0000659def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst),
660 (ins GR16:$src1, GR16:$src2),
661 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000662 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000663 TB, OpSize16;
664def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst),
665 (ins GR16:$src1, GR16:$src2),
666 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000667 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000668 TB, OpSize16;
669def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst),
670 (ins GR32:$src1, GR32:$src2),
671 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000672 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>,
673 TB, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000674def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst),
675 (ins GR32:$src1, GR32:$src2),
676 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000677 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>,
678 TB, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000679def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst),
680 (ins GR64:$src1, GR64:$src2),
681 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000682 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000683 TB;
684def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst),
685 (ins GR64:$src1, GR64:$src2),
686 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, cl}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000687 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000688 TB;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000689} // SchedRW
Eli Friedman23457332017-01-30 22:04:23 +0000690
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000691let isCommutable = 1, SchedRW = [WriteSHDrri] in { // These instructions commute to each other.
Eli Friedman23457332017-01-30 22:04:23 +0000692def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
693 (outs GR16:$dst),
694 (ins GR16:$src1, GR16:$src2, u8imm:$src3),
695 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
696 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000697 (i8 imm:$src3)))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000698 TB, OpSize16;
699def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
700 (outs GR16:$dst),
701 (ins GR16:$src1, GR16:$src2, u8imm:$src3),
702 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
703 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000704 (i8 imm:$src3)))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000705 TB, OpSize16;
706def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
707 (outs GR32:$dst),
708 (ins GR32:$src1, GR32:$src2, u8imm:$src3),
709 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
710 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000711 (i8 imm:$src3)))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000712 TB, OpSize32;
713def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
714 (outs GR32:$dst),
715 (ins GR32:$src1, GR32:$src2, u8imm:$src3),
716 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
717 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000718 (i8 imm:$src3)))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000719 TB, OpSize32;
720def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
721 (outs GR64:$dst),
722 (ins GR64:$src1, GR64:$src2, u8imm:$src3),
723 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
724 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000725 (i8 imm:$src3)))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000726 TB;
727def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
728 (outs GR64:$dst),
729 (ins GR64:$src1, GR64:$src2, u8imm:$src3),
730 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
731 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000732 (i8 imm:$src3)))]>,
Eli Friedman23457332017-01-30 22:04:23 +0000733 TB;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000734} // SchedRW
735} // Constraints = "$src = $dst"
Eli Friedman23457332017-01-30 22:04:23 +0000736
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000737let Uses = [CL], SchedRW = [WriteSHDmrcl] in {
Eli Friedman23457332017-01-30 22:04:23 +0000738def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
739 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, cl}",
740 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000741 addr:$dst)]>, TB, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000742def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
743 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, cl}",
744 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000745 addr:$dst)]>, TB, OpSize16;
Eli Friedman23457332017-01-30 22:04:23 +0000746
747def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
748 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, cl}",
749 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000750 addr:$dst)]>, TB, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000751def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
752 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, cl}",
753 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000754 addr:$dst)]>, TB, OpSize32;
Eli Friedman23457332017-01-30 22:04:23 +0000755
756def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
757 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, cl}",
758 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000759 addr:$dst)]>, TB;
Eli Friedman23457332017-01-30 22:04:23 +0000760def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
761 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, cl}",
762 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000763 addr:$dst)]>, TB;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000764} // SchedRW
Eli Friedman23457332017-01-30 22:04:23 +0000765
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000766let SchedRW = [WriteSHDmri] in {
Eli Friedman23457332017-01-30 22:04:23 +0000767def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
768 (outs), (ins i16mem:$dst, GR16:$src2, u8imm:$src3),
769 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
770 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000771 (i8 imm:$src3)), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000772 TB, OpSize16;
773def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
774 (outs), (ins i16mem:$dst, GR16:$src2, u8imm:$src3),
775 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
776 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000777 (i8 imm:$src3)), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000778 TB, OpSize16;
779
780def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
781 (outs), (ins i32mem:$dst, GR32:$src2, u8imm:$src3),
782 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
783 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000784 (i8 imm:$src3)), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000785 TB, OpSize32;
786def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
787 (outs), (ins i32mem:$dst, GR32:$src2, u8imm:$src3),
788 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
789 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000790 (i8 imm:$src3)), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000791 TB, OpSize32;
792
793def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
794 (outs), (ins i64mem:$dst, GR64:$src2, u8imm:$src3),
795 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
796 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000797 (i8 imm:$src3)), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000798 TB;
799def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
800 (outs), (ins i64mem:$dst, GR64:$src2, u8imm:$src3),
801 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
802 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000803 (i8 imm:$src3)), addr:$dst)]>,
Eli Friedman23457332017-01-30 22:04:23 +0000804 TB;
805} // SchedRW
806
807} // Defs = [EFLAGS]
808
Craig Topperd88389a2017-02-21 06:39:13 +0000809// Sandy Bridge and newer Intel processors support faster rotates using
810// SHLD to avoid a partial flag update on the normal rotate instructions.
811let Predicates = [HasFastSHLDRotate], AddedComplexity = 5 in {
812 def : Pat<(rotl GR32:$src, (i8 imm:$shamt)),
813 (SHLD32rri8 GR32:$src, GR32:$src, imm:$shamt)>;
814 def : Pat<(rotl GR64:$src, (i8 imm:$shamt)),
815 (SHLD64rri8 GR64:$src, GR64:$src, imm:$shamt)>;
816}
817
Eli Friedman23457332017-01-30 22:04:23 +0000818def ROT32L2R_imm8 : SDNodeXForm<imm, [{
819 // Convert a ROTL shamt to a ROTR shamt on 32-bit integer.
820 return getI8Imm(32 - N->getZExtValue(), SDLoc(N));
821}]>;
822
823def ROT64L2R_imm8 : SDNodeXForm<imm, [{
824 // Convert a ROTL shamt to a ROTR shamt on 64-bit integer.
825 return getI8Imm(64 - N->getZExtValue(), SDLoc(N));
826}]>;
827
Simon Pilgrim4b500862018-09-23 16:17:13 +0000828// NOTE: We use WriteShift for these rotates as they avoid the stalls
829// of many of the older x86 rotate instructions.
Eli Friedman23457332017-01-30 22:04:23 +0000830multiclass bmi_rotate<string asm, RegisterClass RC, X86MemOperand x86memop> {
831let hasSideEffects = 0 in {
832 def ri : Ii8<0xF0, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, u8imm:$src2),
833 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim4b500862018-09-23 16:17:13 +0000834 []>, TAXD, VEX, Sched<[WriteShift]>;
Eli Friedman23457332017-01-30 22:04:23 +0000835 let mayLoad = 1 in
836 def mi : Ii8<0xF0, MRMSrcMem, (outs RC:$dst),
837 (ins x86memop:$src1, u8imm:$src2),
838 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim4b500862018-09-23 16:17:13 +0000839 []>, TAXD, VEX, Sched<[WriteShiftLd]>;
Eli Friedman23457332017-01-30 22:04:23 +0000840}
841}
842
843multiclass bmi_shift<string asm, RegisterClass RC, X86MemOperand x86memop> {
844let hasSideEffects = 0 in {
845 def rr : I<0xF7, MRMSrcReg4VOp3, (outs RC:$dst), (ins RC:$src1, RC:$src2),
846 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
847 VEX, Sched<[WriteShift]>;
848 let mayLoad = 1 in
849 def rm : I<0xF7, MRMSrcMem4VOp3,
850 (outs RC:$dst), (ins x86memop:$src1, RC:$src2),
851 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000852 VEX, Sched<[WriteShift.Folded,
Eli Friedman23457332017-01-30 22:04:23 +0000853 // x86memop:$src1
854 ReadDefault, ReadDefault, ReadDefault, ReadDefault,
855 ReadDefault,
Craig Topperee3c19f2018-03-29 22:03:05 +0000856 // RC:$src2
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000857 WriteShift.ReadAfterFold]>;
Eli Friedman23457332017-01-30 22:04:23 +0000858}
859}
860
861let Predicates = [HasBMI2] in {
862 defm RORX32 : bmi_rotate<"rorx{l}", GR32, i32mem>;
863 defm RORX64 : bmi_rotate<"rorx{q}", GR64, i64mem>, VEX_W;
864 defm SARX32 : bmi_shift<"sarx{l}", GR32, i32mem>, T8XS;
865 defm SARX64 : bmi_shift<"sarx{q}", GR64, i64mem>, T8XS, VEX_W;
866 defm SHRX32 : bmi_shift<"shrx{l}", GR32, i32mem>, T8XD;
867 defm SHRX64 : bmi_shift<"shrx{q}", GR64, i64mem>, T8XD, VEX_W;
868 defm SHLX32 : bmi_shift<"shlx{l}", GR32, i32mem>, T8PD;
869 defm SHLX64 : bmi_shift<"shlx{q}", GR64, i64mem>, T8PD, VEX_W;
870
871 // Prefer RORX which is non-destructive and doesn't update EFLAGS.
872 let AddedComplexity = 10 in {
873 def : Pat<(rotl GR32:$src, (i8 imm:$shamt)),
874 (RORX32ri GR32:$src, (ROT32L2R_imm8 imm:$shamt))>;
875 def : Pat<(rotl GR64:$src, (i8 imm:$shamt)),
876 (RORX64ri GR64:$src, (ROT64L2R_imm8 imm:$shamt))>;
877 }
878
879 def : Pat<(rotl (loadi32 addr:$src), (i8 imm:$shamt)),
880 (RORX32mi addr:$src, (ROT32L2R_imm8 imm:$shamt))>;
881 def : Pat<(rotl (loadi64 addr:$src), (i8 imm:$shamt)),
882 (RORX64mi addr:$src, (ROT64L2R_imm8 imm:$shamt))>;
883
884 // Prefer SARX/SHRX/SHLX over SAR/SHR/SHL with variable shift BUT not
885 // immedidate shift, i.e. the following code is considered better
886 //
887 // mov %edi, %esi
888 // shl $imm, %esi
889 // ... %edi, ...
890 //
891 // than
892 //
893 // movb $imm, %sil
894 // shlx %sil, %edi, %esi
895 // ... %edi, ...
896 //
897 let AddedComplexity = 1 in {
898 def : Pat<(sra GR32:$src1, GR8:$src2),
899 (SARX32rr GR32:$src1,
900 (INSERT_SUBREG
901 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
902 def : Pat<(sra GR64:$src1, GR8:$src2),
903 (SARX64rr GR64:$src1,
904 (INSERT_SUBREG
905 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
906
907 def : Pat<(srl GR32:$src1, GR8:$src2),
908 (SHRX32rr GR32:$src1,
909 (INSERT_SUBREG
910 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
911 def : Pat<(srl GR64:$src1, GR8:$src2),
912 (SHRX64rr GR64:$src1,
913 (INSERT_SUBREG
914 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
915
916 def : Pat<(shl GR32:$src1, GR8:$src2),
917 (SHLX32rr GR32:$src1,
918 (INSERT_SUBREG
919 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
920 def : Pat<(shl GR64:$src1, GR8:$src2),
921 (SHLX64rr GR64:$src1,
922 (INSERT_SUBREG
923 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
924 }
925
Craig Topperab70f582018-06-28 00:47:41 +0000926 // We prefer to use
Eli Friedman23457332017-01-30 22:04:23 +0000927 // mov (%ecx), %esi
928 // shl $imm, $esi
929 //
930 // over
931 //
Craig Topper6912d7f2017-07-23 03:59:37 +0000932 // movb $imm, %al
Eli Friedman23457332017-01-30 22:04:23 +0000933 // shlx %al, (%ecx), %esi
Craig Topperab70f582018-06-28 00:47:41 +0000934 //
935 // This priority is enforced by IsProfitableToFoldLoad.
936 def : Pat<(sra (loadi32 addr:$src1), GR8:$src2),
937 (SARX32rm addr:$src1,
938 (INSERT_SUBREG
939 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
940 def : Pat<(sra (loadi64 addr:$src1), GR8:$src2),
941 (SARX64rm addr:$src1,
942 (INSERT_SUBREG
943 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
Craig Topper6912d7f2017-07-23 03:59:37 +0000944
Craig Topperab70f582018-06-28 00:47:41 +0000945 def : Pat<(srl (loadi32 addr:$src1), GR8:$src2),
946 (SHRX32rm addr:$src1,
947 (INSERT_SUBREG
948 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
949 def : Pat<(srl (loadi64 addr:$src1), GR8:$src2),
950 (SHRX64rm addr:$src1,
951 (INSERT_SUBREG
952 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
Craig Topper6912d7f2017-07-23 03:59:37 +0000953
Craig Topperab70f582018-06-28 00:47:41 +0000954 def : Pat<(shl (loadi32 addr:$src1), GR8:$src2),
955 (SHLX32rm addr:$src1,
956 (INSERT_SUBREG
957 (i32 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
958 def : Pat<(shl (loadi64 addr:$src1), GR8:$src2),
959 (SHLX64rm addr:$src1,
960 (INSERT_SUBREG
961 (i64 (IMPLICIT_DEF)), GR8:$src2, sub_8bit))>;
Eli Friedman23457332017-01-30 22:04:23 +0000962}