blob: ab1258a1638f8ddd5dce57770cb46107e2746ef2 [file] [log] [blame]
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00001//===-- Mips16InstrInfo.cpp - Mips16 Instruction Information --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips16 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips16InstrInfo.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000015#include "InstPrinter/MipsInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
17#include "MipsTargetMachine.h"
18#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/StringRef.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Reed Kotler66165c82013-02-08 03:57:41 +000022#include "llvm/CodeGen/RegisterScavenging.h"
Reed Kotlerd019dbf2012-12-20 04:07:42 +000023#include "llvm/Support/CommandLine.h"
Reed Kotlercb374092013-02-18 00:59:04 +000024#include "llvm/Support/Debug.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/TargetRegistry.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000027
28using namespace llvm;
29
Reed Kotlerd019dbf2012-12-20 04:07:42 +000030static cl::opt<bool> NeverUseSaveRestore(
31 "mips16-never-use-save-restore",
32 cl::init(false),
Jack Carter7ab15fa2013-01-19 02:00:40 +000033 cl::desc("For testing ability to adjust stack pointer "
34 "without save/restore instruction"),
Reed Kotlerd019dbf2012-12-20 04:07:42 +000035 cl::Hidden);
36
37
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000038Mips16InstrInfo::Mips16InstrInfo(MipsTargetMachine &tm)
Reed Kotler67439242012-10-17 22:29:54 +000039 : MipsInstrInfo(tm, Mips::BimmX16),
Reed Kotler27a72292012-10-31 05:21:10 +000040 RI(*tm.getSubtargetImpl(), *this) {}
Akira Hatanakacb37e132012-07-31 23:41:32 +000041
42const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const {
43 return RI;
44}
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000045
46/// isLoadFromStackSlot - If the specified machine instruction is a direct
47/// load from a stack slot, return the virtual or physical register number of
48/// the destination along with the FrameIndex of the loaded stack slot. If
49/// not, return 0. This predicate must return 0 if the instruction has
50/// any side effects other than loading from the stack slot.
51unsigned Mips16InstrInfo::
52isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
53{
54 return 0;
55}
56
57/// isStoreToStackSlot - If the specified machine instruction is a direct
58/// store to a stack slot, return the virtual or physical register number of
59/// the source reg along with the FrameIndex of the loaded stack slot. If
60/// not, return 0. This predicate must return 0 if the instruction has
61/// any side effects other than storing to the stack slot.
62unsigned Mips16InstrInfo::
63isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
64{
65 return 0;
66}
67
68void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator I, DebugLoc DL,
70 unsigned DestReg, unsigned SrcReg,
71 bool KillSrc) const {
Reed Kotlercf11c592012-10-12 02:01:09 +000072 unsigned Opc = 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000073
Reed Kotlercf11c592012-10-12 02:01:09 +000074 if (Mips::CPU16RegsRegClass.contains(DestReg) &&
75 Mips::CPURegsRegClass.contains(SrcReg))
76 Opc = Mips::MoveR3216;
77 else if (Mips::CPURegsRegClass.contains(DestReg) &&
78 Mips::CPU16RegsRegClass.contains(SrcReg))
79 Opc = Mips::Move32R16;
80 else if ((SrcReg == Mips::HI) &&
81 (Mips::CPU16RegsRegClass.contains(DestReg)))
82 Opc = Mips::Mfhi16, SrcReg = 0;
83
84 else if ((SrcReg == Mips::LO) &&
85 (Mips::CPU16RegsRegClass.contains(DestReg)))
86 Opc = Mips::Mflo16, SrcReg = 0;
87
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000088
89 assert(Opc && "Cannot copy registers");
90
91 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
92
93 if (DestReg)
94 MIB.addReg(DestReg, RegState::Define);
95
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000096 if (SrcReg)
97 MIB.addReg(SrcReg, getKillRegState(KillSrc));
98}
99
100void Mips16InstrInfo::
101storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
102 unsigned SrcReg, bool isKill, int FI,
103 const TargetRegisterClass *RC,
104 const TargetRegisterInfo *TRI) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000105 DebugLoc DL;
106 if (I != MBB.end()) DL = I->getDebugLoc();
107 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
108 unsigned Opc = 0;
109 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
110 Opc = Mips::SwRxSpImmX16;
111 assert(Opc && "Register class not handled!");
112 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
113 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000114}
115
116void Mips16InstrInfo::
117loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
118 unsigned DestReg, int FI,
119 const TargetRegisterClass *RC,
120 const TargetRegisterInfo *TRI) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000121 DebugLoc DL;
122 if (I != MBB.end()) DL = I->getDebugLoc();
123 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
124 unsigned Opc = 0;
125
126 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
127 Opc = Mips::LwRxSpImmX16;
128 assert(Opc && "Register class not handled!");
129 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(0)
130 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000131}
132
133bool Mips16InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
134 MachineBasicBlock &MBB = *MI->getParent();
135
136 switch(MI->getDesc().getOpcode()) {
137 default:
138 return false;
Reed Kotler7e4bc602013-02-18 03:06:29 +0000139 case Mips::BteqzT8CmpX16:
140 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BteqzX16, Mips::CmpRxRy16);
141 break;
Reed Kotlerc40f4e52013-02-18 04:04:26 +0000142 case Mips::BteqzT8SltX16:
143 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BteqzX16, Mips::SltRxRy16);
144 break;
Reed Kotler6879e562013-02-18 04:55:38 +0000145 case Mips::BteqzT8SltuX16:
146 // TBD: figure out a way to get this or remove the instruction
147 // altogether.
148 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BteqzX16, Mips::SltuRxRy16);
149 break;
Reed Kotlercb374092013-02-18 00:59:04 +0000150 case Mips::BtnezT8CmpX16:
151 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::CmpRxRy16);
152 break;
Reed Kotler14607382013-02-18 05:43:03 +0000153 case Mips::BtnezT8SltX16:
154 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::SltRxRy16);
155 break;
156 case Mips::BtnezT8SltuX16:
157 // TBD: figure out a way to get this or remove the instruction
158 // altogether.
159 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::SltuRxRy16);
160 break;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000161 case Mips::RetRA16:
Reed Kotlera8117532012-10-30 00:54:49 +0000162 ExpandRetRA16(MBB, MI, Mips::JrcRa16);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000163 break;
164 }
165
166 MBB.erase(MI);
167 return true;
168}
169
170/// GetOppositeBranchOpc - Return the inverse of the specified
171/// opcode, e.g. turning BEQ to BNE.
172unsigned Mips16InstrInfo::GetOppositeBranchOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000173 switch (Opc) {
174 default: llvm_unreachable("Illegal opcode!");
175 case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16;
176 case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16;
177 case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16;
178 case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16;
179 case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16;
180 case Mips::BtnezX16: return Mips::BteqzX16;
181 case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16;
182 case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16;
183 case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16;
184 case Mips::BteqzX16: return Mips::BtnezX16;
185 case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16;
186 case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16;
187 case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16;
188 case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16;
189 case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16;
190 case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16;
191 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000192 assert(false && "Implement this function.");
193 return 0;
194}
195
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000196// Adjust SP by FrameSize bytes. Save RA, S0, S1
Jack Carter7ab15fa2013-01-19 02:00:40 +0000197void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize,
198 MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000199 MachineBasicBlock::iterator I) const {
200 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
201 if (!NeverUseSaveRestore) {
202 if (isUInt<11>(FrameSize))
203 BuildMI(MBB, I, DL, get(Mips::SaveRaF16)).addImm(FrameSize);
204 else {
Jack Carter7ab15fa2013-01-19 02:00:40 +0000205 int Base = 2040; // should create template function like isUInt that
206 // returns largest possible n bit unsigned integer
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000207 int64_t Remainder = FrameSize - Base;
208 BuildMI(MBB, I, DL, get(Mips::SaveRaF16)). addImm(Base);
209 if (isInt<16>(-Remainder))
Reed Kotler188dad02013-02-16 19:04:29 +0000210 BuildAddiuSpImm(MBB, I, -Remainder);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000211 else
212 adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1);
213 }
214
215 }
216 else {
217 //
218 // sw ra, -4[sp]
219 // sw s1, -8[sp]
220 // sw s0, -12[sp]
221
Jack Carter7ab15fa2013-01-19 02:00:40 +0000222 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
223 Mips::RA);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000224 MIB1.addReg(Mips::SP);
225 MIB1.addImm(-4);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000226 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
227 Mips::S1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000228 MIB2.addReg(Mips::SP);
229 MIB2.addImm(-8);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000230 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
231 Mips::S0);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000232 MIB3.addReg(Mips::SP);
233 MIB3.addImm(-12);
234 adjustStackPtrBig(SP, -FrameSize, MBB, I, Mips::V0, Mips::V1);
235 }
236}
237
238// Adjust SP by FrameSize bytes. Restore RA, S0, S1
Jack Carter7ab15fa2013-01-19 02:00:40 +0000239void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize,
240 MachineBasicBlock &MBB,
241 MachineBasicBlock::iterator I) const {
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000242 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
243 if (!NeverUseSaveRestore) {
244 if (isUInt<11>(FrameSize))
245 BuildMI(MBB, I, DL, get(Mips::RestoreRaF16)).addImm(FrameSize);
246 else {
Jack Carter7ab15fa2013-01-19 02:00:40 +0000247 int Base = 2040; // should create template function like isUInt that
248 // returns largest possible n bit unsigned integer
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000249 int64_t Remainder = FrameSize - Base;
250 if (isInt<16>(Remainder))
Reed Kotler188dad02013-02-16 19:04:29 +0000251 BuildAddiuSpImm(MBB, I, Remainder);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000252 else
253 adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1);
254 BuildMI(MBB, I, DL, get(Mips::RestoreRaF16)). addImm(Base);
255 }
256 }
257 else {
258 adjustStackPtrBig(SP, FrameSize, MBB, I, Mips::A0, Mips::A1);
259 // lw ra, -4[sp]
260 // lw s1, -8[sp]
261 // lw s0, -12[sp]
Jack Carter7ab15fa2013-01-19 02:00:40 +0000262 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
263 Mips::A0);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000264 MIB1.addReg(Mips::SP);
265 MIB1.addImm(-4);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000266 MachineInstrBuilder MIB0 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
267 Mips::RA);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000268 MIB0.addReg(Mips::A0);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000269 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
270 Mips::S1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000271 MIB2.addReg(Mips::SP);
272 MIB2.addImm(-8);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000273 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
274 Mips::S0);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000275 MIB3.addReg(Mips::SP);
276 MIB3.addImm(-12);
277 }
278
279}
280
281// Adjust SP by Amount bytes where bytes can be up to 32bit number.
Jack Carter7ab15fa2013-01-19 02:00:40 +0000282// This can only be called at times that we know that there is at least one free
283// register.
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000284// This is clearly safe at prologue and epilogue.
285//
Jack Carter7ab15fa2013-01-19 02:00:40 +0000286void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount,
287 MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000288 MachineBasicBlock::iterator I,
289 unsigned Reg1, unsigned Reg2) const {
290 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
291// MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
292// unsigned Reg1 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
293// unsigned Reg2 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
294 //
295 // li reg1, constant
296 // move reg2, sp
297 // add reg1, reg1, reg2
298 // move sp, reg1
299 //
300 //
301 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1);
302 MIB1.addImm(Amount);
303 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2);
304 MIB2.addReg(Mips::SP, RegState::Kill);
305 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1);
306 MIB3.addReg(Reg1);
307 MIB3.addReg(Reg2, RegState::Kill);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000308 MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
309 Mips::SP);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000310 MIB4.addReg(Reg1, RegState::Kill);
311}
312
Jack Carter7ab15fa2013-01-19 02:00:40 +0000313void Mips16InstrInfo::adjustStackPtrBigUnrestricted(unsigned SP, int64_t Amount,
314 MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000315 MachineBasicBlock::iterator I) const {
316 assert(false && "adjust stack pointer amount exceeded");
317}
318
Reed Kotler27a72292012-10-31 05:21:10 +0000319/// Adjust SP by Amount bytes.
320void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
321 MachineBasicBlock &MBB,
322 MachineBasicBlock::iterator I) const {
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000323 if (isInt<16>(Amount)) // need to change to addiu sp, ....and isInt<16>
Reed Kotler188dad02013-02-16 19:04:29 +0000324 BuildAddiuSpImm(MBB, I, Amount);
Reed Kotler27a72292012-10-31 05:21:10 +0000325 else
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000326 adjustStackPtrBigUnrestricted(SP, Amount, MBB, I);
327}
328
329/// This function generates the sequence of instructions needed to get the
330/// result of adding register REG and immediate IMM.
331unsigned
Reed Kotler66165c82013-02-08 03:57:41 +0000332Mips16InstrInfo::loadImmediate(unsigned FrameReg,
333 int64_t Imm, MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000334 MachineBasicBlock::iterator II, DebugLoc DL,
Reed Kotler66165c82013-02-08 03:57:41 +0000335 unsigned &NewImm) const {
336 //
337 // given original instruction is:
338 // Instr rx, T[offset] where offset is too big.
339 //
340 // lo = offset & 0xFFFF
341 // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF;
342 //
343 // let T = temporary register
344 // li T, hi
345 // shl T, 16
346 // add T, Rx, T
347 //
348 RegScavenger rs;
349 int32_t lo = Imm & 0xFFFF;
350 int32_t hi = ((Imm >> 16) + (lo >> 15)) & 0xFFFF;
351 NewImm = lo;
352 unsigned Reg =0;
353 unsigned SpReg = 0;
354 rs.enterBasicBlock(&MBB);
355 rs.forward(II);
356 //
357 // we use T0 for the first register, if we need to save something away.
358 // we use T1 for the second register, if we need to save something away.
359 //
360 unsigned FirstRegSaved =0, SecondRegSaved=0;
361 unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0;
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000362
Reed Kotler66165c82013-02-08 03:57:41 +0000363 Reg = rs.FindUnusedReg(&Mips::CPU16RegsRegClass);
364 if (Reg == 0) {
365 FirstRegSaved = Reg = Mips::V0;
366 FirstRegSavedTo = Mips::T0;
367 copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true);
368 }
369 else
370 rs.setUsed(Reg);
371 BuildMI(MBB, II, DL, get(Mips::LiRxImmX16), Reg).addImm(hi);
372 BuildMI(MBB, II, DL, get(Mips::SllX16), Reg).addReg(Reg).
373 addImm(16);
374 if (FrameReg == Mips::SP) {
375 SpReg = rs.FindUnusedReg(&Mips::CPU16RegsRegClass);
376 if (SpReg == 0) {
377 if (Reg != Mips::V1) {
378 SecondRegSaved = SpReg = Mips::V1;
379 SecondRegSavedTo = Mips::T1;
380 }
381 else {
382 SecondRegSaved = SpReg = Mips::V0;
383 SecondRegSavedTo = Mips::T0;
384 }
385 copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
386 }
387 else
388 rs.setUsed(SpReg);
389
390 copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
391 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(SpReg)
392 .addReg(Reg);
393 }
394 else
395 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(FrameReg)
396 .addReg(Reg, RegState::Kill);
397 if (FirstRegSaved || SecondRegSaved) {
398 II = llvm::next(II);
399 if (FirstRegSaved)
400 copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true);
401 if (SecondRegSaved)
402 copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true);
403 }
404 return Reg;
Reed Kotler27a72292012-10-31 05:21:10 +0000405}
406
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000407unsigned Mips16InstrInfo::GetAnalyzableBrOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000408 return (Opc == Mips::BeqzRxImmX16 || Opc == Mips::BimmX16 ||
409 Opc == Mips::BnezRxImmX16 || Opc == Mips::BteqzX16 ||
410 Opc == Mips::BteqzT8CmpX16 || Opc == Mips::BteqzT8CmpiX16 ||
411 Opc == Mips::BteqzT8SltX16 || Opc == Mips::BteqzT8SltuX16 ||
412 Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 ||
413 Opc == Mips::BtnezX16 || Opc == Mips::BtnezT8CmpX16 ||
414 Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 ||
415 Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 ||
416 Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000417}
418
419void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB,
420 MachineBasicBlock::iterator I,
421 unsigned Opc) const {
422 BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
423}
Akira Hatanakafab89292012-08-02 18:21:47 +0000424
Reed Kotlercb374092013-02-18 00:59:04 +0000425
426void Mips16InstrInfo::ExpandFEXT_T8I816_ins(
427 MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
428 unsigned BtOpc, unsigned CmpOpc) const {
429 unsigned regX = I->getOperand(0).getReg();
430 unsigned regY = I->getOperand(1).getReg();
431 MachineBasicBlock *target = I->getOperand(2).getMBB();
432 BuildMI(MBB, I, I->getDebugLoc(), get(CmpOpc)).addReg(regX).addReg(regY);
433 BuildMI(MBB, I, I->getDebugLoc(), get(BtOpc)).addMBB(target);
434
435}
Reed Kotler8cf51032013-02-16 09:47:57 +0000436const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const {
Reed Kotlerf662cff2013-02-13 20:28:27 +0000437 if (validSpImm8(Imm))
Reed Kotler8cf51032013-02-16 09:47:57 +0000438 return get(Mips::AddiuSpImm16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000439 else
Reed Kotler8cf51032013-02-16 09:47:57 +0000440 return get(Mips::AddiuSpImmX16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000441}
442
Reed Kotler188dad02013-02-16 19:04:29 +0000443void Mips16InstrInfo::BuildAddiuSpImm
444 (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const {
445 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
446 BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm);
447}
448
Akira Hatanakafab89292012-08-02 18:21:47 +0000449const MipsInstrInfo *llvm::createMips16InstrInfo(MipsTargetMachine &TM) {
450 return new Mips16InstrInfo(TM);
451}