blob: 4622fe44ba2d626f8fc27bf615db45d336eac4fd [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnere45b6992003-07-30 05:50:12 +000015
16//===----------------------------------------------------------------------===//
17//
Chris Lattner845ed842003-07-28 04:24:59 +000018// Value types - These values correspond to the register types defined in the
Chris Lattnereaa5b962003-08-07 13:52:22 +000019// ValueTypes.h file. If you update anything here, you must update it there as
20// well!
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000021//
Chris Lattnereaa5b962003-08-07 13:52:22 +000022class ValueType<int size, int value> {
23 string Namespace = "MVT";
24 int Size = size;
25 int Value = value;
26}
Chris Lattnere45b6992003-07-30 05:50:12 +000027
Chris Lattner391e9432004-02-11 03:08:45 +000028def OtherVT: ValueType<0 , 0>; // "Other" value
Chris Lattnereaa5b962003-08-07 13:52:22 +000029def i1 : ValueType<1 , 1>; // One bit boolean value
30def i8 : ValueType<8 , 2>; // 8-bit integer value
31def i16 : ValueType<16 , 3>; // 16-bit integer value
32def i32 : ValueType<32 , 4>; // 32-bit integer value
33def i64 : ValueType<64 , 5>; // 64-bit integer value
Chris Lattnerc418b5d2005-11-29 00:42:30 +000034def i128 : ValueType<128, 6>; // 128-bit integer value
Chris Lattnereaa5b962003-08-07 13:52:22 +000035def f32 : ValueType<32 , 7>; // 32-bit floating point value
36def f64 : ValueType<64 , 8>; // 64-bit floating point value
37def f80 : ValueType<80 , 9>; // 80-bit floating point value
Chris Lattnerd24ad522005-08-25 17:07:09 +000038def f128 : ValueType<128, 10>; // 128-bit floating point value
39def FlagVT : ValueType<0 , 11>; // Condition code or machine flag
40def isVoid : ValueType<0 , 12>; // Produces no value
Nate Begeman89b049a2005-11-29 05:45:29 +000041def Vector : ValueType<0 , 13>; // Abstract vector value
42def v16i8 : ValueType<128, 14>; // 16 x i8 vector value
43def v8i16 : ValueType<128, 15>; // 8 x i16 vector value
44def v4i32 : ValueType<128, 16>; // 4 x i32 vector value
45def v2i64 : ValueType<128, 17>; // 2 x i64 vector value
46def v4f32 : ValueType<128, 18>; // 4 x f32 vector value
47def v2f64 : ValueType<128, 19>; // 2 x f64 vector value
Chris Lattnere45b6992003-07-30 05:50:12 +000048
49//===----------------------------------------------------------------------===//
50// Register file description - These classes are used to fill in the target
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000051// description classes.
Chris Lattnere45b6992003-07-30 05:50:12 +000052
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000053class RegisterClass; // Forward def
Chris Lattnere45b6992003-07-30 05:50:12 +000054
Chris Lattnere8e81a22004-09-14 04:17:02 +000055// Register - You should define one instance of this class for each register
56// in the target machine. String n will become the "name" of the register.
Chris Lattner33ce5f82005-09-30 04:13:23 +000057class Register<string n> {
Misha Brukmanbb053ce2003-05-29 18:48:17 +000058 string Namespace = "";
Chris Lattnere8e81a22004-09-14 04:17:02 +000059 string Name = n;
Chris Lattner6a92fde2004-08-21 02:17:39 +000060
61 // SpillSize - If this value is set to a non-zero value, it is the size in
62 // bits of the spill slot required to hold this register. If this value is
63 // set to zero, the information is inferred from any register classes the
64 // register belongs to.
65 int SpillSize = 0;
66
67 // SpillAlignment - This value is used to specify the alignment required for
68 // spilling the register. Like SpillSize, this should only be explicitly
69 // specified if the register is not in a register class.
70 int SpillAlignment = 0;
Chris Lattner9c66ed82003-08-03 22:12:37 +000071
Chris Lattner33ce5f82005-09-30 04:13:23 +000072 // Aliases - A list of registers that this register overlaps with. A read or
73 // modification of this register can potentially read or modifie the aliased
74 // registers.
75 //
76 list<Register> Aliases = [];
Misha Brukmanbb053ce2003-05-29 18:48:17 +000077}
78
Chris Lattnere8e81a22004-09-14 04:17:02 +000079// RegisterGroup - This can be used to define instances of Register which
80// need to specify aliases.
81// List "aliases" specifies which registers are aliased to this one. This
82// allows the code generator to be careful not to put two values with
83// overlapping live ranges into registers which alias.
84class RegisterGroup<string n, list<Register> aliases> : Register<n> {
85 let Aliases = aliases;
Chris Lattnere45b6992003-07-30 05:50:12 +000086}
87
88// RegisterClass - Now that all of the registers are defined, and aliases
89// between registers are defined, specify which registers belong to which
90// register classes. This also defines the default allocation order of
91// registers by register allocators.
92//
Nate Begeman006bb042005-12-01 04:51:06 +000093class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
Chris Lattner3fb85f22005-08-19 18:48:48 +000094 list<Register> regList> {
95 string Namespace = namespace;
96
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000097 // RegType - Specify the ValueType of the registers in this register class.
98 // Note that all registers in a register class must have the same ValueType.
99 //
Nate Begeman006bb042005-12-01 04:51:06 +0000100 list<ValueType> RegTypes = regTypes;
101
102 // Size - Specify the spill size in bits of the registers. A default value of
103 // zero lets tablgen pick an appropriate size.
104 int Size = 0;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000105
106 // Alignment - Specify the alignment required of the registers when they are
107 // stored or loaded to memory.
108 //
Chris Lattnere45b6992003-07-30 05:50:12 +0000109 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000110
111 // MemberList - Specify which registers are in this class. If the
112 // allocation_order_* method are not specified, this also defines the order of
113 // allocation used by the register allocator.
114 //
Chris Lattnere45b6992003-07-30 05:50:12 +0000115 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000116
Chris Lattnerbd26a822005-08-19 19:13:20 +0000117 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
118 // code into a generated register class. The normal usage of this is to
119 // overload virtual methods.
120 code MethodProtos = [{}];
121 code MethodBodies = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +0000122}
123
124
125//===----------------------------------------------------------------------===//
Jim Laskey74ab9962005-10-19 19:51:16 +0000126// Pull in the common support for scheduling
127//
128include "../TargetSchedule.td"
129
Evan Chengd296a432005-12-14 22:02:59 +0000130class Predicate; // Forward def
Jim Laskey74ab9962005-10-19 19:51:16 +0000131
132//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000133// Instruction set description - These classes correspond to the C++ classes in
134// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000135//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000136class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000137 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000138 string Namespace = "";
139
Chris Lattnerfc24e832004-08-01 03:23:34 +0000140 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000141 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000142
143 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
144 // otherwise, uninitialized.
145 list<dag> Pattern;
146
147 // The follow state will eventually be inferred automatically from the
148 // instruction pattern.
149
150 list<Register> Uses = []; // Default to using no non-operand registers
151 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000152
Evan Chengd296a432005-12-14 22:02:59 +0000153 // Predicates - List of predicates which will be turned into isel matching
154 // code.
155 list<Predicate> Predicates = [];
156
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000157 // These bits capture information about the high-level semantics of the
158 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000159 bit isReturn = 0; // Is this instruction a return instruction?
160 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000161 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000162 bit isCall = 0; // Is this instruction a call instruction?
Nate Begemanc762ab72004-09-28 21:29:00 +0000163 bit isLoad = 0; // Is this instruction a load instruction?
164 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000165 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner182db0c2005-01-02 02:27:48 +0000166 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
167 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner6a561be2003-07-29 23:02:49 +0000168 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner66522232004-09-28 18:34:14 +0000169 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnerc6a03382005-08-26 20:55:40 +0000170 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Evan Chenge8531382005-12-04 08:13:17 +0000171 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Evan Cheng9ae48602005-12-23 22:14:32 +0000172 bit hasInFlag = 0; // Does this instruction read a flag operand?
173 bit hasOutFlag = 0; // Does this instruction write a flag operand?
Evan Cheng14c53b42005-12-26 09:11:45 +0000174 bit noResults = 0; // Does this instruction produce no results?
Jim Laskey74ab9962005-10-19 19:51:16 +0000175
176 InstrItinClass Itinerary; // Execution steps used for scheduling.
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000177}
178
Evan Chengd296a432005-12-14 22:02:59 +0000179/// Predicates - These are extra conditionals which are turned into instruction
180/// selector matching code. Currently each predicate is just a string.
181class Predicate<string cond> {
182 string CondString = cond;
183}
184
185class Requires<list<Predicate> preds> {
186 list<Predicate> Predicates = preds;
187}
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000188
Chris Lattnerfd689382004-08-01 04:40:43 +0000189/// ops definition - This is just a simple marker used to identify the operands
190/// list for an instruction. This should be used like this:
191/// (ops R32:$dst, R32:$src) or something similar.
192def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000193
Chris Lattner5cfa3772005-08-18 23:17:07 +0000194/// variable_ops definition - Mark this instruction as taking a variable number
195/// of operands.
196def variable_ops;
197
Chris Lattner6bd2d262004-08-11 01:53:34 +0000198/// Operand Types - These provide the built-in operand types that may be used
199/// by a target. Targets can optionally provide their own operand types as
200/// needed, though this should not be needed for RISC targets.
201class Operand<ValueType ty> {
Chris Lattner6bd2d262004-08-11 01:53:34 +0000202 ValueType Type = ty;
203 string PrintMethod = "printOperand";
Chris Lattner252d88c2005-11-19 07:00:10 +0000204 int NumMIOperands = 1;
205 dag MIOperandInfo = (ops);
Chris Lattner6bd2d262004-08-11 01:53:34 +0000206}
207
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000208def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000209def i8imm : Operand<i8>;
210def i16imm : Operand<i16>;
211def i32imm : Operand<i32>;
212def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000213
Chris Lattner6ffa5012004-08-14 22:50:53 +0000214// InstrInfo - This class should only be instantiated once to provide parameters
215// which are global to the the target machine.
216//
217class InstrInfo {
218 Instruction PHIInst;
219
220 // If the target wants to associate some target-specific information with each
221 // instruction, it should provide these two lists to indicate how to assemble
222 // the target specific information into the 32 bits available.
223 //
224 list<string> TSFlagsFields = [];
225 list<int> TSFlagsShifts = [];
Misha Brukmandba1f62e2004-10-14 05:53:40 +0000226
227 // Target can specify its instructions in either big or little-endian formats.
228 // For instance, while both Sparc and PowerPC are big-endian platforms, the
229 // Sparc manual specifies its instructions in the format [31..0] (big), while
230 // PowerPC specifies them using the format [0..31] (little).
231 bit isLittleEndianEncoding = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000232}
233
234//===----------------------------------------------------------------------===//
235// AsmWriter - This class can be implemented by targets that need to customize
236// the format of the .s file writer.
237//
238// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
239// on X86 for example).
240//
241class AsmWriter {
242 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
243 // class. Generated AsmWriter classes are always prefixed with the target
244 // name.
245 string AsmWriterClassName = "AsmPrinter";
246
247 // InstFormatName - AsmWriters can specify the name of the format string to
248 // print instructions with.
249 string InstFormatName = "AsmString";
Chris Lattner42c43b22004-10-03 19:34:18 +0000250
251 // Variant - AsmWriters can be of multiple different variants. Variants are
252 // used to support targets that need to emit assembly code in ways that are
253 // mostly the same for different targets, but have minor differences in
254 // syntax. If the asmstring contains {|} characters in them, this integer
255 // will specify which alternative to use. For example "{x|y|z}" with Variant
256 // == 1, will expand to "y".
257 int Variant = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000258}
259def DefaultAsmWriter : AsmWriter;
260
261
Chris Lattner6a7439f2003-08-03 18:18:31 +0000262//===----------------------------------------------------------------------===//
263// Target - This class contains the "global" target information
264//
265class Target {
266 // CalleeSavedRegisters - As you might guess, this is a list of the callee
267 // saved registers for a target.
268 list<Register> CalleeSavedRegisters = [];
269
270 // PointerType - Specify the value type to be used to represent pointers in
271 // this target. Typically this is an i32 or i64 type.
272 ValueType PointerType;
273
Chris Lattner6ffa5012004-08-14 22:50:53 +0000274 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000275 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000276
Chris Lattner42c43b22004-10-03 19:34:18 +0000277 // AssemblyWriters - The AsmWriter instances available for this target.
278 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000279}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000280
Chris Lattner0d74deb2003-08-04 21:07:37 +0000281//===----------------------------------------------------------------------===//
Jim Laskey97611002005-10-19 13:34:52 +0000282// SubtargetFeature - A characteristic of the chip set.
283//
Jim Laskey53ad1102005-10-26 17:28:23 +0000284class SubtargetFeature<string n, string t, string a, string d> {
Jim Laskey97611002005-10-19 13:34:52 +0000285 // Name - Feature name. Used by command line (-mattr=) to determine the
286 // appropriate target chip.
287 //
288 string Name = n;
289
Jim Laskey53ad1102005-10-26 17:28:23 +0000290 // Type - Type of attribute to be set by feature.
291 //
292 string Type = t;
293
294 // Attribute - Attribute to be set by feature.
295 //
296 string Attribute = a;
297
Jim Laskey97611002005-10-19 13:34:52 +0000298 // Desc - Feature description. Used by command line (-mattr=) to display help
299 // information.
300 //
301 string Desc = d;
302}
303
304//===----------------------------------------------------------------------===//
305// Processor chip sets - These values represent each of the chip sets supported
306// by the scheduler. Each Processor definition requires corresponding
307// instruction itineraries.
308//
309class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
310 // Name - Chip set name. Used by command line (-mcpu=) to determine the
311 // appropriate target chip.
312 //
313 string Name = n;
314
315 // ProcItin - The scheduling information for the target processor.
316 //
317 ProcessorItineraries ProcItin = pi;
318
319 // Features - list of
Jim Laskey9ed90322005-10-21 19:05:19 +0000320 list<SubtargetFeature> Features = f;
Jim Laskey97611002005-10-19 13:34:52 +0000321}
322
323//===----------------------------------------------------------------------===//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000324// Pull in the common support for DAG isel generation
Chris Lattner0d74deb2003-08-04 21:07:37 +0000325//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000326include "../TargetSelectionDAG.td"