blob: d5711fdb3ca1c5ec9edb14ab411cbeb06f3903d3 [file] [log] [blame]
Sanjay Patel8f200112017-04-10 23:26:31 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
Sanjay Patel227c9012017-04-25 20:56:14 +00002; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=avx2 | FileCheck %s
Sanjay Patel8f200112017-04-10 23:26:31 +00003
Sanjay Patela0547c32017-04-26 20:26:46 +00004; add (sext i1 X), 1 -> zext (not i1 X)
Sanjay Patel8f200112017-04-10 23:26:31 +00005
6define i32 @sext_inc(i1 zeroext %x) nounwind {
7; CHECK-LABEL: sext_inc:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00008; CHECK: # %bb.0:
Sanjay Patela0547c32017-04-26 20:26:46 +00009; CHECK-NEXT: xorb $1, %dil
10; CHECK-NEXT: movzbl %dil, %eax
Sanjay Patel8f200112017-04-10 23:26:31 +000011; CHECK-NEXT: retq
12 %ext = sext i1 %x to i32
13 %add = add i32 %ext, 1
14 ret i32 %add
15}
16
Sanjay Patela0547c32017-04-26 20:26:46 +000017; add (sext i1 X), 1 -> zext (not i1 X)
Sanjay Patel8f200112017-04-10 23:26:31 +000018
19define <4 x i32> @sext_inc_vec(<4 x i1> %x) nounwind {
20; CHECK-LABEL: sext_inc_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000021; CHECK: # %bb.0:
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000022; CHECK-NEXT: vbroadcastss {{.*#+}} xmm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000023; CHECK-NEXT: vandnps %xmm1, %xmm0, %xmm0
Sanjay Patel8f200112017-04-10 23:26:31 +000024; CHECK-NEXT: retq
25 %ext = sext <4 x i1> %x to <4 x i32>
26 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
27 ret <4 x i32> %add
28}
29
Sanjay Patel6b01b4f2017-04-24 22:42:34 +000030define <4 x i32> @cmpgt_sext_inc_vec(<4 x i32> %x, <4 x i32> %y) nounwind {
31; CHECK-LABEL: cmpgt_sext_inc_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000032; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000033; CHECK-NEXT: vpcmpgtd %xmm1, %xmm0, %xmm0
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000034; CHECK-NEXT: vpbroadcastd {{.*#+}} xmm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000035; CHECK-NEXT: vpandn %xmm1, %xmm0, %xmm0
Sanjay Patel6b01b4f2017-04-24 22:42:34 +000036; CHECK-NEXT: retq
37 %cmp = icmp sgt <4 x i32> %x, %y
38 %ext = sext <4 x i1> %cmp to <4 x i32>
39 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
40 ret <4 x i32> %add
41}
42
43define <4 x i32> @cmpne_sext_inc_vec(<4 x i32> %x, <4 x i32> %y) nounwind {
44; CHECK-LABEL: cmpne_sext_inc_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000045; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000046; CHECK-NEXT: vpcmpeqd %xmm1, %xmm0, %xmm0
Sanjay Patela0547c32017-04-26 20:26:46 +000047; CHECK-NEXT: vpsrld $31, %xmm0, %xmm0
Sanjay Patel6b01b4f2017-04-24 22:42:34 +000048; CHECK-NEXT: retq
49 %cmp = icmp ne <4 x i32> %x, %y
50 %ext = sext <4 x i1> %cmp to <4 x i32>
51 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
52 ret <4 x i32> %add
53}
Sanjay Patel8f200112017-04-10 23:26:31 +000054
Sanjay Patel227c9012017-04-25 20:56:14 +000055define <4 x i64> @cmpgt_sext_inc_vec256(<4 x i64> %x, <4 x i64> %y) nounwind {
56; CHECK-LABEL: cmpgt_sext_inc_vec256:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000057; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000058; CHECK-NEXT: vpcmpgtq %ymm1, %ymm0, %ymm0
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000059; CHECK-NEXT: vpbroadcastq {{.*#+}} ymm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000060; CHECK-NEXT: vpandn %ymm1, %ymm0, %ymm0
Sanjay Patel227c9012017-04-25 20:56:14 +000061; CHECK-NEXT: retq
62 %cmp = icmp sgt <4 x i64> %x, %y
63 %ext = sext <4 x i1> %cmp to <4 x i64>
64 %add = add <4 x i64> %ext, <i64 1, i64 1, i64 1, i64 1>
65 ret <4 x i64> %add
66}
67
68define i32 @bool_logic_and_math(i32 %a, i32 %b, i32 %c, i32 %d) nounwind {
69; CHECK-LABEL: bool_logic_and_math:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000070; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000071; CHECK-NEXT: cmpl %esi, %edi
Sanjay Patela0547c32017-04-26 20:26:46 +000072; CHECK-NEXT: sete %al
Sanjay Patel227c9012017-04-25 20:56:14 +000073; CHECK-NEXT: cmpl %ecx, %edx
Sanjay Patela0547c32017-04-26 20:26:46 +000074; CHECK-NEXT: sete %cl
75; CHECK-NEXT: orb %al, %cl
76; CHECK-NEXT: movzbl %cl, %eax
Sanjay Patel227c9012017-04-25 20:56:14 +000077; CHECK-NEXT: retq
78 %cmp1 = icmp ne i32 %a, %b
79 %cmp2 = icmp ne i32 %c, %d
80 %and = and i1 %cmp1, %cmp2
Sanjay Patel3603e3f2017-04-26 14:35:54 +000081 %ext = sext i1 %and to i32
82 %add = add i32 %ext, 1
Sanjay Patel227c9012017-04-25 20:56:14 +000083 ret i32 %add
84}
85
86define <4 x i32> @bool_logic_and_math_vec(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c, <4 x i32> %d) nounwind {
87; CHECK-LABEL: bool_logic_and_math_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000088; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000089; CHECK-NEXT: vpcmpeqd %xmm1, %xmm0, %xmm0
Sanjay Patela0547c32017-04-26 20:26:46 +000090; CHECK-NEXT: vpcmpeqd %xmm3, %xmm2, %xmm1
91; CHECK-NEXT: vpcmpeqd %xmm2, %xmm2, %xmm2
92; CHECK-NEXT: vpxor %xmm2, %xmm1, %xmm1
Sanjay Patel227c9012017-04-25 20:56:14 +000093; CHECK-NEXT: vpandn %xmm1, %xmm0, %xmm0
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000094; CHECK-NEXT: vpbroadcastd {{.*#+}} xmm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000095; CHECK-NEXT: vpandn %xmm1, %xmm0, %xmm0
Sanjay Patel227c9012017-04-25 20:56:14 +000096; CHECK-NEXT: retq
97 %cmp1 = icmp ne <4 x i32> %a, %b
98 %cmp2 = icmp ne <4 x i32> %c, %d
99 %and = and <4 x i1> %cmp1, %cmp2
Sanjay Patel3603e3f2017-04-26 14:35:54 +0000100 %ext = sext <4 x i1> %and to <4 x i32>
101 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
Sanjay Patel227c9012017-04-25 20:56:14 +0000102 ret <4 x i32> %add
103}
104