blob: 63fef6185db0557c863db77eb819c6707a4208f2 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
18def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
19
20def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
21def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
22def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
23def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
24
25//===----------------------------------------------------------------------===//
26// MMX Masks
27//===----------------------------------------------------------------------===//
28
29// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
30// PSHUFW imm.
31def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
32 return getI8Imm(X86::getShuffleSHUFImmediate(N));
33}]>;
34
35// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
36def mmx_unpckh : PatFrag<(ops node:$lhs, node:$rhs),
37 (vector_shuffle node:$lhs, node:$rhs), [{
38 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
39}]>;
40
41// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
42def mmx_unpckl : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
45}]>;
46
47// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
48def mmx_unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
49 (vector_shuffle node:$lhs, node:$rhs), [{
50 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
51}]>;
52
53// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
54def mmx_unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
55 (vector_shuffle node:$lhs, node:$rhs), [{
56 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
57}]>;
58
59def mmx_pshufw : PatFrag<(ops node:$lhs, node:$rhs),
60 (vector_shuffle node:$lhs, node:$rhs), [{
61 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
62}], MMX_SHUFFLE_get_shuf_imm>;
David Greene03264ef2010-07-12 23:41:28 +000063
64//===----------------------------------------------------------------------===//
65// SSE specific DAG Nodes.
66//===----------------------------------------------------------------------===//
67
68def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
69 SDTCisFP<0>, SDTCisInt<2> ]>;
70def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
71 SDTCisFP<1>, SDTCisVT<3, i8>]>;
72
73def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
74def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
75def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
76 [SDNPCommutative, SDNPAssociative]>;
77def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
78 [SDNPCommutative, SDNPAssociative]>;
79def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
80 [SDNPCommutative, SDNPAssociative]>;
81def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
82def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
83def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
84def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
85def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
86def X86pshufb : SDNode<"X86ISD::PSHUFB",
87 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
88 SDTCisSameAs<0,2>]>>;
89def X86pextrb : SDNode<"X86ISD::PEXTRB",
90 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
91def X86pextrw : SDNode<"X86ISD::PEXTRW",
92 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
93def X86pinsrb : SDNode<"X86ISD::PINSRB",
94 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
95 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
96def X86pinsrw : SDNode<"X86ISD::PINSRW",
97 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
98 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
99def X86insrtps : SDNode<"X86ISD::INSERTPS",
100 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
101 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
102def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
103 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
104def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
105 [SDNPHasChain, SDNPMayLoad]>;
106def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
107def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
108def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
109def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
110def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
111def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
112def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
113def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
114def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
115def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
116def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
117def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
118
119def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000120 SDTCisVec<1>,
121 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +0000122def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000123def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +0000124
125//===----------------------------------------------------------------------===//
126// SSE Complex Patterns
127//===----------------------------------------------------------------------===//
128
129// These are 'extloads' from a scalar to the low element of a vector, zeroing
130// the top elements. These are used for the SSE 'ss' and 'sd' instruction
131// forms.
132def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
133 [SDNPHasChain, SDNPMayLoad]>;
134def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
135 [SDNPHasChain, SDNPMayLoad]>;
136
137def ssmem : Operand<v4f32> {
138 let PrintMethod = "printf32mem";
139 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
140 let ParserMatchClass = X86MemAsmOperand;
141}
142def sdmem : Operand<v2f64> {
143 let PrintMethod = "printf64mem";
144 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
145 let ParserMatchClass = X86MemAsmOperand;
146}
147
148//===----------------------------------------------------------------------===//
149// SSE pattern fragments
150//===----------------------------------------------------------------------===//
151
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000152// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000153def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
154def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
155def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
156def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
157
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000158// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000159def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
160def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
161def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
162def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
163
164// Like 'store', but always requires vector alignment.
165def alignedstore : PatFrag<(ops node:$val, node:$ptr),
166 (store node:$val, node:$ptr), [{
167 return cast<StoreSDNode>(N)->getAlignment() >= 16;
168}]>;
169
170// Like 'load', but always requires vector alignment.
171def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
172 return cast<LoadSDNode>(N)->getAlignment() >= 16;
173}]>;
174
175def alignedloadfsf32 : PatFrag<(ops node:$ptr),
176 (f32 (alignedload node:$ptr))>;
177def alignedloadfsf64 : PatFrag<(ops node:$ptr),
178 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000179
180// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000181def alignedloadv4f32 : PatFrag<(ops node:$ptr),
182 (v4f32 (alignedload node:$ptr))>;
183def alignedloadv2f64 : PatFrag<(ops node:$ptr),
184 (v2f64 (alignedload node:$ptr))>;
185def alignedloadv4i32 : PatFrag<(ops node:$ptr),
186 (v4i32 (alignedload node:$ptr))>;
187def alignedloadv2i64 : PatFrag<(ops node:$ptr),
188 (v2i64 (alignedload node:$ptr))>;
189
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000190// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000191def alignedloadv8f32 : PatFrag<(ops node:$ptr),
192 (v8f32 (alignedload node:$ptr))>;
193def alignedloadv4f64 : PatFrag<(ops node:$ptr),
194 (v4f64 (alignedload node:$ptr))>;
195def alignedloadv8i32 : PatFrag<(ops node:$ptr),
196 (v8i32 (alignedload node:$ptr))>;
197def alignedloadv4i64 : PatFrag<(ops node:$ptr),
198 (v4i64 (alignedload node:$ptr))>;
199
200// Like 'load', but uses special alignment checks suitable for use in
201// memory operands in most SSE instructions, which are required to
202// be naturally aligned on some targets but not on others. If the subtarget
203// allows unaligned accesses, match any load, though this may require
204// setting a feature bit in the processor (on startup, for example).
205// Opteron 10h and later implement such a feature.
206def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
207 return Subtarget->hasVectorUAMem()
208 || cast<LoadSDNode>(N)->getAlignment() >= 16;
209}]>;
210
211def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
212def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000213
214// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000215def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
216def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
217def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
218def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
219def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
220
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000221// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000222def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000223def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
224def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000225def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
226def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000227
228// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
229// 16-byte boundary.
230// FIXME: 8 byte alignment for mmx reads is not required
231def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
232 return cast<LoadSDNode>(N)->getAlignment() >= 8;
233}]>;
234
235def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
236def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
237def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
238def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
239
240// MOVNT Support
241// Like 'store', but requires the non-temporal bit to be set
242def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
243 (st node:$val, node:$ptr), [{
244 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
245 return ST->isNonTemporal();
246 return false;
247}]>;
248
249def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
250 (st node:$val, node:$ptr), [{
251 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
252 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
253 ST->getAddressingMode() == ISD::UNINDEXED &&
254 ST->getAlignment() >= 16;
255 return false;
256}]>;
257
258def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
259 (st node:$val, node:$ptr), [{
260 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
261 return ST->isNonTemporal() &&
262 ST->getAlignment() < 16;
263 return false;
264}]>;
265
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000266// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000267def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
268def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
269def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
270def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
271def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
272def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
273
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000274// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000275def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
276
David Greene03264ef2010-07-12 23:41:28 +0000277def vzmovl_v2i64 : PatFrag<(ops node:$src),
278 (bitconvert (v2i64 (X86vzmovl
279 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
280def vzmovl_v4i32 : PatFrag<(ops node:$src),
281 (bitconvert (v4i32 (X86vzmovl
282 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
283
284def vzload_v2i64 : PatFrag<(ops node:$src),
285 (bitconvert (v2i64 (X86vzload node:$src)))>;
286
287
288def fp32imm0 : PatLeaf<(f32 fpimm), [{
289 return N->isExactlyValue(+0.0);
290}]>;
291
292// BYTE_imm - Transform bit immediates into byte immediates.
293def BYTE_imm : SDNodeXForm<imm, [{
294 // Transformation function: imm >> 3
295 return getI32Imm(N->getZExtValue() >> 3);
296}]>;
297
298// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
299// SHUFP* etc. imm.
300def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
301 return getI8Imm(X86::getShuffleSHUFImmediate(N));
302}]>;
303
304// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
305// PSHUFHW imm.
306def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
307 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
308}]>;
309
310// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
311// PSHUFLW imm.
312def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
313 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
314}]>;
315
316// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
317// a PALIGNR imm.
318def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
319 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
320}]>;
321
322def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
323 (vector_shuffle node:$lhs, node:$rhs), [{
324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
325 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
326}]>;
327
328def movddup : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
331}]>;
332
333def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
334 (vector_shuffle node:$lhs, node:$rhs), [{
335 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
336}]>;
337
338def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
339 (vector_shuffle node:$lhs, node:$rhs), [{
340 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
341}]>;
342
343def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
344 (vector_shuffle node:$lhs, node:$rhs), [{
345 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
346}]>;
347
348def movlp : PatFrag<(ops node:$lhs, node:$rhs),
349 (vector_shuffle node:$lhs, node:$rhs), [{
350 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
351}]>;
352
353def movl : PatFrag<(ops node:$lhs, node:$rhs),
354 (vector_shuffle node:$lhs, node:$rhs), [{
355 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
356}]>;
357
358def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
359 (vector_shuffle node:$lhs, node:$rhs), [{
360 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
361}]>;
362
363def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
364 (vector_shuffle node:$lhs, node:$rhs), [{
365 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
366}]>;
367
368def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
369 (vector_shuffle node:$lhs, node:$rhs), [{
370 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
371}]>;
372
373def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
374 (vector_shuffle node:$lhs, node:$rhs), [{
375 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
376}]>;
377
378def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
379 (vector_shuffle node:$lhs, node:$rhs), [{
380 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
381}]>;
382
383def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
384 (vector_shuffle node:$lhs, node:$rhs), [{
385 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
386}]>;
387
388def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
389 (vector_shuffle node:$lhs, node:$rhs), [{
390 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
391}], SHUFFLE_get_shuf_imm>;
392
393def shufp : PatFrag<(ops node:$lhs, node:$rhs),
394 (vector_shuffle node:$lhs, node:$rhs), [{
395 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
396}], SHUFFLE_get_shuf_imm>;
397
398def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
399 (vector_shuffle node:$lhs, node:$rhs), [{
400 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
401}], SHUFFLE_get_pshufhw_imm>;
402
403def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
404 (vector_shuffle node:$lhs, node:$rhs), [{
405 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
406}], SHUFFLE_get_pshuflw_imm>;
407
408def palign : PatFrag<(ops node:$lhs, node:$rhs),
409 (vector_shuffle node:$lhs, node:$rhs), [{
410 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
411}], SHUFFLE_get_palign_imm>;