blob: ee7d217b7b8d31549513e2a65aea856e1753bc51 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDILISelDAGToDAG.cpp - A dag to dag inst selector for AMDIL ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
14#include "AMDGPUInstrInfo.h"
15#include "AMDGPUISelLowering.h" // For AMDGPUISD
16#include "AMDGPURegisterInfo.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "R600InstrInfo.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000019#include "SIDefines.h"
Christian Konigf82901a2013-02-26 17:52:23 +000020#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000021#include "SIMachineFunctionInfo.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000026#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027#include "llvm/CodeGen/SelectionDAGISel.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000028#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30using namespace llvm;
31
32//===----------------------------------------------------------------------===//
33// Instruction Selector Implementation
34//===----------------------------------------------------------------------===//
35
36namespace {
37/// AMDGPU specific code to select AMDGPU machine instructions for
38/// SelectionDAG operations.
39class AMDGPUDAGToDAGISel : public SelectionDAGISel {
40 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
41 // make the right decision when generating code for different targets.
42 const AMDGPUSubtarget &Subtarget;
43public:
44 AMDGPUDAGToDAGISel(TargetMachine &TM);
45 virtual ~AMDGPUDAGToDAGISel();
46
Craig Topper5656db42014-04-29 07:57:24 +000047 SDNode *Select(SDNode *N) override;
48 const char *getPassName() const override;
49 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000050
51private:
Tom Stellard7ed0b522014-04-03 20:19:27 +000052 bool isInlineImmediate(SDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000053 inline SDValue getSmallIPtrImm(unsigned Imm);
Vincent Lejeunec6896792013-06-04 23:17:15 +000054 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000055 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000056 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000057 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000058
59 // Complex pattern selectors
60 bool SelectADDRParam(SDValue Addr, SDValue& R1, SDValue& R2);
61 bool SelectADDR(SDValue N, SDValue &R1, SDValue &R2);
62 bool SelectADDR64(SDValue N, SDValue &R1, SDValue &R2);
63
64 static bool checkType(const Value *ptr, unsigned int addrspace);
Nick Lewyckyaad475b2014-04-15 07:22:52 +000065 static bool checkPrivateAddress(const MachineMemOperand *Op);
Tom Stellard75aadc22012-12-11 21:25:42 +000066
67 static bool isGlobalStore(const StoreSDNode *N);
68 static bool isPrivateStore(const StoreSDNode *N);
69 static bool isLocalStore(const StoreSDNode *N);
70 static bool isRegionStore(const StoreSDNode *N);
71
Matt Arsenault2aabb062013-06-18 23:37:58 +000072 bool isCPLoad(const LoadSDNode *N) const;
73 bool isConstantLoad(const LoadSDNode *N, int cbID) const;
74 bool isGlobalLoad(const LoadSDNode *N) const;
75 bool isParamLoad(const LoadSDNode *N) const;
76 bool isPrivateLoad(const LoadSDNode *N) const;
77 bool isLocalLoad(const LoadSDNode *N) const;
78 bool isRegionLoad(const LoadSDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000079
Tom Stellard58ac7442014-04-29 23:12:48 +000080 /// \returns True if the current basic block being selected is at control
81 /// flow depth 0. Meaning that the current block dominates the
82 // exit block.
83 bool isCFDepth0() const;
84
Tom Stellarddf94dc32013-08-14 23:24:24 +000085 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000086 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000087 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
88 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000089 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000090 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard155bbb72014-08-11 22:18:17 +000091 void SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
92 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
93 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
94 SDValue &TFE) const;
95 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
96 SDValue &Offset) const;
Tom Stellardb02094e2014-07-21 15:45:01 +000097 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
98 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +000099 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
100 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000101 SDValue &TFE) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000102 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
103 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
104 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000105
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000106 SDNode *SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000107 SDNode *SelectDIV_SCALE(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000108
Tom Stellard75aadc22012-12-11 21:25:42 +0000109 // Include the pieces autogenerated from the target description.
110#include "AMDGPUGenDAGISel.inc"
111};
112} // end anonymous namespace
113
114/// \brief This pass converts a legalized DAG into a AMDGPU-specific
115// DAG, ready for instruction scheduling.
Matt Arsenault209a7b92014-04-18 07:40:20 +0000116FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000117 return new AMDGPUDAGToDAGISel(TM);
118}
119
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000120AMDGPUDAGToDAGISel::AMDGPUDAGToDAGISel(TargetMachine &TM)
Tom Stellard75aadc22012-12-11 21:25:42 +0000121 : SelectionDAGISel(TM), Subtarget(TM.getSubtarget<AMDGPUSubtarget>()) {
122}
123
124AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
125}
126
Tom Stellard7ed0b522014-04-03 20:19:27 +0000127bool AMDGPUDAGToDAGISel::isInlineImmediate(SDNode *N) const {
128 const SITargetLowering *TL
129 = static_cast<const SITargetLowering *>(getTargetLowering());
130 return TL->analyzeImmediate(N) == 0;
131}
132
Tom Stellarddf94dc32013-08-14 23:24:24 +0000133/// \brief Determine the register class for \p OpNo
134/// \returns The register class of the virtual register that will be used for
135/// the given operand number \OpNo or NULL if the register class cannot be
136/// determined.
137const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
138 unsigned OpNo) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000139 if (!N->isMachineOpcode())
140 return nullptr;
141
Tom Stellarddf94dc32013-08-14 23:24:24 +0000142 switch (N->getMachineOpcode()) {
143 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000144 const MCInstrDesc &Desc =
145 TM.getSubtargetImpl()->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000146 unsigned OpIdx = Desc.getNumDefs() + OpNo;
147 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000148 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000149 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000150 if (RegClass == -1)
151 return nullptr;
152
Eric Christopherd9134482014-08-04 21:25:23 +0000153 return TM.getSubtargetImpl()->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000154 }
155 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000156 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000157 const TargetRegisterClass *SuperRC =
158 TM.getSubtargetImpl()->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000159
160 SDValue SubRegOp = N->getOperand(OpNo + 1);
161 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000162 return TM.getSubtargetImpl()->getRegisterInfo()->getSubClassWithSubReg(
163 SuperRC, SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000164 }
165 }
166}
167
Tom Stellard75aadc22012-12-11 21:25:42 +0000168SDValue AMDGPUDAGToDAGISel::getSmallIPtrImm(unsigned int Imm) {
169 return CurDAG->getTargetConstant(Imm, MVT::i32);
170}
171
172bool AMDGPUDAGToDAGISel::SelectADDRParam(
Matt Arsenault209a7b92014-04-18 07:40:20 +0000173 SDValue Addr, SDValue& R1, SDValue& R2) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000174
175 if (Addr.getOpcode() == ISD::FrameIndex) {
176 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
177 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
178 R2 = CurDAG->getTargetConstant(0, MVT::i32);
179 } else {
180 R1 = Addr;
181 R2 = CurDAG->getTargetConstant(0, MVT::i32);
182 }
183 } else if (Addr.getOpcode() == ISD::ADD) {
184 R1 = Addr.getOperand(0);
185 R2 = Addr.getOperand(1);
186 } else {
187 R1 = Addr;
188 R2 = CurDAG->getTargetConstant(0, MVT::i32);
189 }
190 return true;
191}
192
193bool AMDGPUDAGToDAGISel::SelectADDR(SDValue Addr, SDValue& R1, SDValue& R2) {
194 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
195 Addr.getOpcode() == ISD::TargetGlobalAddress) {
196 return false;
197 }
198 return SelectADDRParam(Addr, R1, R2);
199}
200
201
202bool AMDGPUDAGToDAGISel::SelectADDR64(SDValue Addr, SDValue& R1, SDValue& R2) {
203 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
204 Addr.getOpcode() == ISD::TargetGlobalAddress) {
205 return false;
206 }
207
208 if (Addr.getOpcode() == ISD::FrameIndex) {
209 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
210 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i64);
211 R2 = CurDAG->getTargetConstant(0, MVT::i64);
212 } else {
213 R1 = Addr;
214 R2 = CurDAG->getTargetConstant(0, MVT::i64);
215 }
216 } else if (Addr.getOpcode() == ISD::ADD) {
217 R1 = Addr.getOperand(0);
218 R2 = Addr.getOperand(1);
219 } else {
220 R1 = Addr;
221 R2 = CurDAG->getTargetConstant(0, MVT::i64);
222 }
223 return true;
224}
225
226SDNode *AMDGPUDAGToDAGISel::Select(SDNode *N) {
227 unsigned int Opc = N->getOpcode();
228 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000229 N->setNodeId(-1);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000230 return nullptr; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000231 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000232
233 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
Tom Stellard75aadc22012-12-11 21:25:42 +0000234 switch (Opc) {
235 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000236 // We are selecting i64 ADD here instead of custom lower it during
237 // DAG legalization, so we can fold some i64 ADDs used for address
238 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000239 case ISD::ADD:
240 case ISD::SUB: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000241 if (N->getValueType(0) != MVT::i64 ||
242 ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
243 break;
244
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000245 return SelectADD_SUB_I64(N);
Tom Stellard1f15bff2014-02-25 21:36:18 +0000246 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000247 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000248 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000249 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000250 unsigned RegClassID;
Eric Christopherd9134482014-08-04 21:25:23 +0000251 const AMDGPURegisterInfo *TRI = static_cast<const AMDGPURegisterInfo *>(
252 TM.getSubtargetImpl()->getRegisterInfo());
253 const SIRegisterInfo *SIRI = static_cast<const SIRegisterInfo *>(
254 TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellard8e5da412013-08-14 23:24:32 +0000255 EVT VT = N->getValueType(0);
256 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000257 EVT EltVT = VT.getVectorElementType();
258 assert(EltVT.bitsEq(MVT::i32));
Tom Stellard8e5da412013-08-14 23:24:32 +0000259 if (ST.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
260 bool UseVReg = true;
261 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
262 U != E; ++U) {
263 if (!U->isMachineOpcode()) {
264 continue;
265 }
266 const TargetRegisterClass *RC = getOperandRegClass(*U, U.getOperandNo());
267 if (!RC) {
268 continue;
269 }
270 if (SIRI->isSGPRClass(RC)) {
271 UseVReg = false;
272 }
273 }
274 switch(NumVectorElts) {
275 case 1: RegClassID = UseVReg ? AMDGPU::VReg_32RegClassID :
276 AMDGPU::SReg_32RegClassID;
277 break;
278 case 2: RegClassID = UseVReg ? AMDGPU::VReg_64RegClassID :
279 AMDGPU::SReg_64RegClassID;
280 break;
281 case 4: RegClassID = UseVReg ? AMDGPU::VReg_128RegClassID :
282 AMDGPU::SReg_128RegClassID;
283 break;
284 case 8: RegClassID = UseVReg ? AMDGPU::VReg_256RegClassID :
285 AMDGPU::SReg_256RegClassID;
286 break;
287 case 16: RegClassID = UseVReg ? AMDGPU::VReg_512RegClassID :
288 AMDGPU::SReg_512RegClassID;
289 break;
Benjamin Kramerbda73ff2013-08-31 21:20:04 +0000290 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
Tom Stellard8e5da412013-08-14 23:24:32 +0000291 }
292 } else {
293 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
294 // that adds a 128 bits reg copy when going through TwoAddressInstructions
295 // pass. We want to avoid 128 bits copies as much as possible because they
296 // can't be bundled by our scheduler.
297 switch(NumVectorElts) {
298 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000299 case 4:
300 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
301 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
302 else
303 RegClassID = AMDGPU::R600_Reg128RegClassID;
304 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000305 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
306 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000307 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000308
Tom Stellard8e5da412013-08-14 23:24:32 +0000309 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, MVT::i32);
310
311 if (NumVectorElts == 1) {
Matt Arsenault064c2062014-06-11 17:40:32 +0000312 return CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT,
Tom Stellard8e5da412013-08-14 23:24:32 +0000313 N->getOperand(0), RegClass);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000314 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000315
316 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
317 "supported yet");
318 // 16 = Max Num Vector Elements
319 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
320 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000321 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000322
323 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000324 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000325 unsigned NOps = N->getNumOperands();
326 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000327 // XXX: Why is this here?
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000328 if (dyn_cast<RegisterSDNode>(N->getOperand(i))) {
329 IsRegSeq = false;
330 break;
331 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000332 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
333 RegSeqArgs[1 + (2 * i) + 1] =
334 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000335 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000336
337 if (NOps != NumVectorElts) {
338 // Fill in the missing undef elements if this was a scalar_to_vector.
339 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
340
341 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
342 SDLoc(N), EltVT);
343 for (unsigned i = NOps; i < NumVectorElts; ++i) {
344 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
345 RegSeqArgs[1 + (2 * i) + 1] =
346 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), MVT::i32);
347 }
348 }
349
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000350 if (!IsRegSeq)
351 break;
352 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(),
Craig Topper481fb282014-04-27 19:21:11 +0000353 RegSeqArgs);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000354 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000355 case ISD::BUILD_PAIR: {
356 SDValue RC, SubReg0, SubReg1;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000357 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000358 break;
359 }
360 if (N->getValueType(0) == MVT::i128) {
361 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, MVT::i32);
362 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, MVT::i32);
363 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, MVT::i32);
364 } else if (N->getValueType(0) == MVT::i64) {
Tom Stellard1aa6cb42014-04-18 00:36:21 +0000365 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000366 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32);
367 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32);
368 } else {
369 llvm_unreachable("Unhandled value type for BUILD_PAIR");
370 }
371 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
372 N->getOperand(1), SubReg1 };
373 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000374 SDLoc(N), N->getValueType(0), Ops);
Tom Stellard754f80f2013-04-05 23:31:51 +0000375 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000376
377 case ISD::Constant:
378 case ISD::ConstantFP: {
379 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
380 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
381 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
382 break;
383
384 uint64_t Imm;
385 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
386 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
387 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000388 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000389 Imm = C->getZExtValue();
390 }
391
392 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
393 CurDAG->getConstant(Imm & 0xFFFFFFFF, MVT::i32));
394 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
395 CurDAG->getConstant(Imm >> 32, MVT::i32));
396 const SDValue Ops[] = {
397 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
398 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32),
399 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32)
400 };
401
402 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, SDLoc(N),
403 N->getValueType(0), Ops);
404 }
405
Tom Stellard81d871d2013-11-13 23:36:50 +0000406 case AMDGPUISD::REGISTER_LOAD: {
Tom Stellard81d871d2013-11-13 23:36:50 +0000407 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
408 break;
409 SDValue Addr, Offset;
410
411 SelectADDRIndirect(N->getOperand(1), Addr, Offset);
412 const SDValue Ops[] = {
413 Addr,
414 Offset,
415 CurDAG->getTargetConstant(0, MVT::i32),
416 N->getOperand(0),
417 };
418 return CurDAG->getMachineNode(AMDGPU::SI_RegisterLoad, SDLoc(N),
419 CurDAG->getVTList(MVT::i32, MVT::i64, MVT::Other),
420 Ops);
421 }
422 case AMDGPUISD::REGISTER_STORE: {
Tom Stellard81d871d2013-11-13 23:36:50 +0000423 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
424 break;
425 SDValue Addr, Offset;
426 SelectADDRIndirect(N->getOperand(2), Addr, Offset);
427 const SDValue Ops[] = {
428 N->getOperand(1),
429 Addr,
430 Offset,
431 CurDAG->getTargetConstant(0, MVT::i32),
432 N->getOperand(0),
433 };
434 return CurDAG->getMachineNode(AMDGPU::SI_RegisterStorePseudo, SDLoc(N),
435 CurDAG->getVTList(MVT::Other),
436 Ops);
437 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000438
439 case AMDGPUISD::BFE_I32:
440 case AMDGPUISD::BFE_U32: {
441 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
442 break;
443
444 // There is a scalar version available, but unlike the vector version which
445 // has a separate operand for the offset and width, the scalar version packs
446 // the width and offset into a single operand. Try to move to the scalar
447 // version if the offsets are constant, so that we can try to keep extended
448 // loads of kernel arguments in SGPRs.
449
450 // TODO: Technically we could try to pattern match scalar bitshifts of
451 // dynamic values, but it's probably not useful.
452 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
453 if (!Offset)
454 break;
455
456 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
457 if (!Width)
458 break;
459
460 bool Signed = Opc == AMDGPUISD::BFE_I32;
461
462 // Transformation function, pack the offset and width of a BFE into
463 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
464 // source, bits [5:0] contain the offset and bits [22:16] the width.
465
466 uint32_t OffsetVal = Offset->getZExtValue();
467 uint32_t WidthVal = Width->getZExtValue();
468
469 uint32_t PackedVal = OffsetVal | WidthVal << 16;
470
471 SDValue PackedOffsetWidth = CurDAG->getTargetConstant(PackedVal, MVT::i32);
472 return CurDAG->getMachineNode(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
473 SDLoc(N),
474 MVT::i32,
475 N->getOperand(0),
476 PackedOffsetWidth);
477
478 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000479 case AMDGPUISD::DIV_SCALE: {
480 return SelectDIV_SCALE(N);
481 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000482 }
Vincent Lejeune0167a312013-09-12 23:45:00 +0000483 return SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000484}
485
Tom Stellard75aadc22012-12-11 21:25:42 +0000486
Matt Arsenault209a7b92014-04-18 07:40:20 +0000487bool AMDGPUDAGToDAGISel::checkType(const Value *Ptr, unsigned AS) {
488 assert(AS != 0 && "Use checkPrivateAddress instead.");
489 if (!Ptr)
Tom Stellard75aadc22012-12-11 21:25:42 +0000490 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000491
492 return Ptr->getType()->getPointerAddressSpace() == AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493}
494
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000495bool AMDGPUDAGToDAGISel::checkPrivateAddress(const MachineMemOperand *Op) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000496 if (Op->getPseudoValue())
497 return true;
498
499 if (PointerType *PT = dyn_cast<PointerType>(Op->getValue()->getType()))
500 return PT->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
501
502 return false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000503}
504
Tom Stellard75aadc22012-12-11 21:25:42 +0000505bool AMDGPUDAGToDAGISel::isGlobalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000506 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000507}
508
509bool AMDGPUDAGToDAGISel::isPrivateStore(const StoreSDNode *N) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000510 const Value *MemVal = N->getMemOperand()->getValue();
511 return (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
512 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
513 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS));
Tom Stellard75aadc22012-12-11 21:25:42 +0000514}
515
516bool AMDGPUDAGToDAGISel::isLocalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000517 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000518}
519
520bool AMDGPUDAGToDAGISel::isRegionStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000521 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000522}
523
Tom Stellard1e803092013-07-23 01:48:18 +0000524bool AMDGPUDAGToDAGISel::isConstantLoad(const LoadSDNode *N, int CbId) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000525 const Value *MemVal = N->getMemOperand()->getValue();
526 if (CbId == -1)
527 return checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS);
528
529 return checkType(MemVal, AMDGPUAS::CONSTANT_BUFFER_0 + CbId);
Tom Stellard75aadc22012-12-11 21:25:42 +0000530}
531
Matt Arsenault2aabb062013-06-18 23:37:58 +0000532bool AMDGPUDAGToDAGISel::isGlobalLoad(const LoadSDNode *N) const {
Tom Stellard8cb0e472013-07-23 23:54:56 +0000533 if (N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) {
534 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
535 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
536 N->getMemoryVT().bitsLT(MVT::i32)) {
537 return true;
538 }
539 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000540 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000541}
542
Matt Arsenault2aabb062013-06-18 23:37:58 +0000543bool AMDGPUDAGToDAGISel::isParamLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000544 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::PARAM_I_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000545}
546
Matt Arsenault2aabb062013-06-18 23:37:58 +0000547bool AMDGPUDAGToDAGISel::isLocalLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000548 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000549}
550
Matt Arsenault2aabb062013-06-18 23:37:58 +0000551bool AMDGPUDAGToDAGISel::isRegionLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000552 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000553}
554
Matt Arsenault2aabb062013-06-18 23:37:58 +0000555bool AMDGPUDAGToDAGISel::isCPLoad(const LoadSDNode *N) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000556 MachineMemOperand *MMO = N->getMemOperand();
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000557 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000558 if (MMO) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000559 const PseudoSourceValue *PSV = MMO->getPseudoValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000560 if (PSV && PSV == PseudoSourceValue::getConstantPool()) {
561 return true;
562 }
563 }
564 }
565 return false;
566}
567
Matt Arsenault2aabb062013-06-18 23:37:58 +0000568bool AMDGPUDAGToDAGISel::isPrivateLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000569 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000570 // Check to make sure we are not a constant pool load or a constant load
571 // that is marked as a private load
572 if (isCPLoad(N) || isConstantLoad(N, -1)) {
573 return false;
574 }
575 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000576
577 const Value *MemVal = N->getMemOperand()->getValue();
578 if (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
579 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
580 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS) &&
581 !checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS) &&
582 !checkType(MemVal, AMDGPUAS::PARAM_D_ADDRESS) &&
583 !checkType(MemVal, AMDGPUAS::PARAM_I_ADDRESS)){
Tom Stellard75aadc22012-12-11 21:25:42 +0000584 return true;
585 }
586 return false;
587}
588
Tom Stellard58ac7442014-04-29 23:12:48 +0000589bool AMDGPUDAGToDAGISel::isCFDepth0() const {
590 // FIXME: Figure out a way to use DominatorTree analysis here.
591 const BasicBlock *CurBlock = FuncInfo->MBB->getBasicBlock();
592 const Function *Fn = FuncInfo->Fn;
593 return &Fn->front() == CurBlock || &Fn->back() == CurBlock;
594}
595
596
Tom Stellard75aadc22012-12-11 21:25:42 +0000597const char *AMDGPUDAGToDAGISel::getPassName() const {
598 return "AMDGPU DAG->DAG Pattern Instruction Selection";
599}
600
601#ifdef DEBUGTMP
602#undef INT64_C
603#endif
604#undef DEBUGTMP
605
Tom Stellard41fc7852013-07-23 01:48:42 +0000606//===----------------------------------------------------------------------===//
607// Complex Patterns
608//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000609
Tom Stellard365366f2013-01-23 02:09:06 +0000610bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000611 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000612 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
613 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, true);
614 return true;
615 }
616 return false;
617}
618
619bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
620 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000621 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000622 BaseReg = Addr;
623 Offset = CurDAG->getIntPtrConstant(0, true);
624 return true;
625 }
626 return false;
627}
628
Tom Stellard75aadc22012-12-11 21:25:42 +0000629bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
630 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000631 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000632
633 if (Addr.getOpcode() == ISD::ADD
634 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
635 && isInt<16>(IMMOffset->getZExtValue())) {
636
637 Base = Addr.getOperand(0);
638 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), MVT::i32);
639 return true;
640 // If the pointer address is constant, we can move it to the offset field.
641 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
642 && isInt<16>(IMMOffset->getZExtValue())) {
643 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000644 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000645 AMDGPU::ZERO, MVT::i32);
646 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), MVT::i32);
647 return true;
648 }
649
650 // Default case, no offset
651 Base = Addr;
652 Offset = CurDAG->getTargetConstant(0, MVT::i32);
653 return true;
654}
655
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000656bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
657 SDValue &Offset) {
658 ConstantSDNode *C;
659
660 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
661 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
662 Offset = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
663 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
664 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
665 Base = Addr.getOperand(0);
666 Offset = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
667 } else {
668 Base = Addr;
669 Offset = CurDAG->getTargetConstant(0, MVT::i32);
670 }
671
672 return true;
673}
Christian Konigd910b7d2013-02-26 17:52:16 +0000674
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000675SDNode *AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000676 SDLoc DL(N);
677 SDValue LHS = N->getOperand(0);
678 SDValue RHS = N->getOperand(1);
679
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000680 bool IsAdd = (N->getOpcode() == ISD::ADD);
681
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000682 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32);
683 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32);
684
685 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
686 DL, MVT::i32, LHS, Sub0);
687 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
688 DL, MVT::i32, LHS, Sub1);
689
690 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
691 DL, MVT::i32, RHS, Sub0);
692 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
693 DL, MVT::i32, RHS, Sub1);
694
695 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000696 SDValue AddLoArgs[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
697
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000698
699 unsigned Opc = IsAdd ? AMDGPU::S_ADD_I32 : AMDGPU::S_SUB_I32;
700 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
701
702 if (!isCFDepth0()) {
703 Opc = IsAdd ? AMDGPU::V_ADD_I32_e32 : AMDGPU::V_SUB_I32_e32;
704 CarryOpc = IsAdd ? AMDGPU::V_ADDC_U32_e32 : AMDGPU::V_SUBB_U32_e32;
705 }
706
707 SDNode *AddLo = CurDAG->getMachineNode( Opc, DL, VTList, AddLoArgs);
708 SDValue Carry(AddLo, 1);
709 SDNode *AddHi
710 = CurDAG->getMachineNode(CarryOpc, DL, MVT::i32,
711 SDValue(Hi0, 0), SDValue(Hi1, 0), Carry);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000712
713 SDValue Args[5] = {
714 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
715 SDValue(AddLo,0),
716 Sub0,
717 SDValue(AddHi,0),
718 Sub1,
719 };
720 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, MVT::i64, Args);
721}
722
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000723SDNode *AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
724 SDLoc SL(N);
725 EVT VT = N->getValueType(0);
726
727 assert(VT == MVT::f32 || VT == MVT::f64);
728
729 unsigned Opc
730 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
731
732 const SDValue Zero = CurDAG->getTargetConstant(0, MVT::i32);
733
734 SDValue Ops[] = {
735 N->getOperand(0),
736 N->getOperand(1),
737 N->getOperand(2),
738 Zero,
739 Zero,
740 Zero,
741 Zero
742 };
743
744 return CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
745}
746
Tom Stellardb02c2682014-06-24 23:33:07 +0000747static SDValue wrapAddr64Rsrc(SelectionDAG *DAG, SDLoc DL, SDValue Ptr) {
748 return SDValue(DAG->getMachineNode(AMDGPU::SI_ADDR64_RSRC, DL, MVT::v4i32,
749 Ptr), 0);
750}
751
Tom Stellardb02094e2014-07-21 15:45:01 +0000752static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
753 return isUInt<12>(Imm->getZExtValue());
754}
755
Tom Stellard155bbb72014-08-11 22:18:17 +0000756void AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
757 SDValue &VAddr, SDValue &SOffset,
758 SDValue &Offset, SDValue &Offen,
759 SDValue &Idxen, SDValue &Addr64,
760 SDValue &GLC, SDValue &SLC,
761 SDValue &TFE) const {
Tom Stellardb02c2682014-06-24 23:33:07 +0000762 SDLoc DL(Addr);
763
Tom Stellard155bbb72014-08-11 22:18:17 +0000764 GLC = CurDAG->getTargetConstant(0, MVT::i1);
765 SLC = CurDAG->getTargetConstant(0, MVT::i1);
766 TFE = CurDAG->getTargetConstant(0, MVT::i1);
767
768 Idxen = CurDAG->getTargetConstant(0, MVT::i1);
769 Offen = CurDAG->getTargetConstant(0, MVT::i1);
770 Addr64 = CurDAG->getTargetConstant(0, MVT::i1);
771 SOffset = CurDAG->getTargetConstant(0, MVT::i32);
772
Tom Stellardb02c2682014-06-24 23:33:07 +0000773 if (CurDAG->isBaseWithConstantOffset(Addr)) {
774 SDValue N0 = Addr.getOperand(0);
775 SDValue N1 = Addr.getOperand(1);
776 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
777
Tom Stellardb02094e2014-07-21 15:45:01 +0000778 if (isLegalMUBUFImmOffset(C1)) {
Tom Stellardb02c2682014-06-24 23:33:07 +0000779
780 if (N0.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000781 // (add (add N2, N3), C1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000782 SDValue N2 = N0.getOperand(0);
783 SDValue N3 = N0.getOperand(1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000784 Addr64 = CurDAG->getTargetConstant(1, MVT::i1);
785 Ptr = N2;
786 VAddr = N3;
787 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), MVT::i16);
788 return;
Tom Stellardb02c2682014-06-24 23:33:07 +0000789 }
790
Tom Stellard155bbb72014-08-11 22:18:17 +0000791 // (add N0, C1) -> offset
792 VAddr = CurDAG->getTargetConstant(0, MVT::i32);
793 Ptr = N0;
794 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), MVT::i16);
795 return;
Tom Stellardb02c2682014-06-24 23:33:07 +0000796 }
797 }
798 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000799 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000800 SDValue N0 = Addr.getOperand(0);
801 SDValue N1 = Addr.getOperand(1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000802 Addr64 = CurDAG->getTargetConstant(1, MVT::i1);
803 Ptr = N0;
804 VAddr = N1;
805 Offset = CurDAG->getTargetConstant(0, MVT::i16);
806 return;
Tom Stellardb02c2682014-06-24 23:33:07 +0000807 }
808
Tom Stellard155bbb72014-08-11 22:18:17 +0000809 // default case -> offset
810 VAddr = CurDAG->getTargetConstant(0, MVT::i32);
811 Ptr = Addr;
812 Offset = CurDAG->getTargetConstant(0, MVT::i16);
813
814}
815
816bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
817 SDValue &VAddr,
818 SDValue &Offset) const {
819 SDValue Ptr, SOffset, Offen, Idxen, Addr64, GLC, SLC, TFE;
820
821 SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
822 GLC, SLC, TFE);
823
824 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
825 if (C->getSExtValue()) {
826 SDLoc DL(Addr);
827 SRsrc = wrapAddr64Rsrc(CurDAG, DL, Ptr);
828 return true;
829 }
830 return false;
831}
832
833static SDValue buildRSRC(SelectionDAG *DAG, SDLoc DL, SDValue Ptr,
834 uint32_t RsrcDword1, uint64_t RsrcDword2And3) {
835
836 SDValue PtrLo = DAG->getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
837 SDValue PtrHi = DAG->getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
838 if (RsrcDword1)
839 PtrHi = SDValue(DAG->getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
840 DAG->getConstant(RsrcDword1, MVT::i32)), 0);
841
842 SDValue DataLo = DAG->getTargetConstant(
843 RsrcDword2And3 & APInt::getAllOnesValue(32).getZExtValue(), MVT::i32);
844 SDValue DataHi = DAG->getTargetConstant(RsrcDword2And3 >> 32, MVT::i32);
845
846 const SDValue Ops[] = { PtrLo, PtrHi, DataLo, DataHi };
847 return SDValue(DAG->getMachineNode(AMDGPU::SI_BUFFER_RSRC, DL,
848 MVT::v4i32, Ops), 0);
Tom Stellardb02c2682014-06-24 23:33:07 +0000849}
850
Tom Stellardb02094e2014-07-21 15:45:01 +0000851/// \brief Return a resource descriptor with the 'Add TID' bit enabled
852/// The TID (Thread ID) is multipled by the stride value (bits [61:48]
853/// of the resource descriptor) to create an offset, which is added to the
854/// resource ponter.
855static SDValue buildScratchRSRC(SelectionDAG *DAG, SDLoc DL, SDValue Ptr) {
856
857 uint64_t Rsrc = AMDGPU::RSRC_DATA_FORMAT | AMDGPU::RSRC_TID_ENABLE |
Tom Stellard155bbb72014-08-11 22:18:17 +0000858 0xffffffff; // Size
Tom Stellardb02094e2014-07-21 15:45:01 +0000859
Tom Stellard155bbb72014-08-11 22:18:17 +0000860 return buildRSRC(DAG, DL, Ptr, 0, Rsrc);
Tom Stellardb02094e2014-07-21 15:45:01 +0000861}
862
863bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
864 SDValue &VAddr, SDValue &SOffset,
865 SDValue &ImmOffset) const {
866
867 SDLoc DL(Addr);
868 MachineFunction &MF = CurDAG->getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +0000869 const SIRegisterInfo *TRI =
870 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +0000871 MachineRegisterInfo &MRI = MF.getRegInfo();
Tom Stellard162a9472014-08-21 20:40:58 +0000872 const SITargetLowering& Lowering =
873 *static_cast<const SITargetLowering*>(getTargetLowering());
Tom Stellardb02094e2014-07-21 15:45:01 +0000874
875 unsigned ScratchPtrReg =
876 TRI->getPreloadedValue(MF, SIRegisterInfo::SCRATCH_PTR);
877 unsigned ScratchOffsetReg =
878 TRI->getPreloadedValue(MF, SIRegisterInfo::SCRATCH_WAVE_OFFSET);
Tom Stellard162a9472014-08-21 20:40:58 +0000879 Lowering.CreateLiveInRegister(*CurDAG, &AMDGPU::SReg_32RegClass,
880 ScratchOffsetReg, MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +0000881
Tom Stellard162a9472014-08-21 20:40:58 +0000882 Rsrc = buildScratchRSRC(CurDAG, DL,
883 CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL,
884 MRI.getLiveInVirtReg(ScratchPtrReg), MVT::i64));
Tom Stellardb02094e2014-07-21 15:45:01 +0000885 SOffset = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), DL,
886 MRI.getLiveInVirtReg(ScratchOffsetReg), MVT::i32);
887
888 // (add n0, c1)
889 if (CurDAG->isBaseWithConstantOffset(Addr)) {
890 SDValue N1 = Addr.getOperand(1);
891 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
892
893 if (isLegalMUBUFImmOffset(C1)) {
894 VAddr = Addr.getOperand(0);
895 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), MVT::i16);
896 return true;
897 }
898 }
899
900 // (add FI, n0)
901 if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
902 isa<FrameIndexSDNode>(Addr.getOperand(0))) {
903 VAddr = Addr.getOperand(1);
904 ImmOffset = Addr.getOperand(0);
905 return true;
906 }
907
908 // (FI)
909 if (isa<FrameIndexSDNode>(Addr)) {
910 VAddr = SDValue(CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32, DL, MVT::i32,
911 CurDAG->getConstant(0, MVT::i32)), 0);
912 ImmOffset = Addr;
913 return true;
914 }
915
916 // (node)
917 VAddr = Addr;
918 ImmOffset = CurDAG->getTargetConstant(0, MVT::i16);
919 return true;
920}
921
Tom Stellard155bbb72014-08-11 22:18:17 +0000922bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
923 SDValue &SOffset, SDValue &Offset,
924 SDValue &GLC, SDValue &SLC,
925 SDValue &TFE) const {
926 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellardb02094e2014-07-21 15:45:01 +0000927
Tom Stellard155bbb72014-08-11 22:18:17 +0000928 SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
929 GLC, SLC, TFE);
Tom Stellardb02094e2014-07-21 15:45:01 +0000930
Tom Stellard155bbb72014-08-11 22:18:17 +0000931 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
932 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
933 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
934 uint64_t Rsrc = AMDGPU::RSRC_DATA_FORMAT |
935 APInt::getAllOnesValue(32).getZExtValue(); // Size
936 SDLoc DL(Addr);
937 SRsrc = buildRSRC(CurDAG, DL, Ptr, 0, Rsrc);
938 return true;
939 }
940 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +0000941}
942
Tom Stellardb4a313a2014-08-01 00:32:39 +0000943bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
944 SDValue &SrcMods) const {
945
946 unsigned Mods = 0;
947
948 Src = In;
949
950 if (Src.getOpcode() == ISD::FNEG) {
951 Mods |= SISrcMods::NEG;
952 Src = Src.getOperand(0);
953 }
954
955 if (Src.getOpcode() == ISD::FABS) {
956 Mods |= SISrcMods::ABS;
957 Src = Src.getOperand(0);
958 }
959
960 SrcMods = CurDAG->getTargetConstant(Mods, MVT::i32);
961
962 return true;
963}
964
965bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
966 SDValue &SrcMods, SDValue &Clamp,
967 SDValue &Omod) const {
968 // FIXME: Handle Clamp and Omod
969 Clamp = CurDAG->getTargetConstant(0, MVT::i32);
970 Omod = CurDAG->getTargetConstant(0, MVT::i32);
971
972 return SelectVOP3Mods(In, Src, SrcMods);
973}
974
Christian Konigd910b7d2013-02-26 17:52:16 +0000975void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000976 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +0000977 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000978 bool IsModified = false;
979 do {
980 IsModified = false;
981 // Go over all selected nodes and try to fold them a bit more
982 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
983 E = CurDAG->allnodes_end(); I != E; ++I) {
Christian Konigd910b7d2013-02-26 17:52:16 +0000984
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000985 SDNode *Node = I;
Tom Stellard2183b702013-06-03 17:39:46 +0000986
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000987 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(I);
988 if (!MachineNode)
989 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +0000990
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000991 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
992 if (ResNode != Node) {
993 ReplaceUses(Node, ResNode);
994 IsModified = true;
995 }
Tom Stellard2183b702013-06-03 17:39:46 +0000996 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000997 CurDAG->RemoveDeadNodes();
998 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +0000999}