blob: 4a0a7c36baf8b5dc1e00fdde728de7af6f904697 [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===- AArch64LegalizerInfo.cpp ----------------------------------*- C++ -*-==//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for
11/// AArch64.
12/// \todo This should be generated by TableGen.
13//===----------------------------------------------------------------------===//
14
Tim Northover69fa84a2016-10-14 22:18:18 +000015#include "AArch64LegalizerInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Tim Northover91366172017-02-15 23:22:50 +000017#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineRegisterInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000019#include "llvm/CodeGen/ValueTypes.h"
Tim Northover33b07d62016-07-22 20:03:43 +000020#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "llvm/IR/Type.h"
Tim Northover33b07d62016-07-22 20:03:43 +000022#include "llvm/Target/TargetOpcodes.h"
23
24using namespace llvm;
25
26#ifndef LLVM_BUILD_GLOBAL_ISEL
27#error "You shouldn't build this"
28#endif
29
Tim Northover69fa84a2016-10-14 22:18:18 +000030AArch64LegalizerInfo::AArch64LegalizerInfo() {
Ahmed Bougachaad30db32016-08-02 15:10:28 +000031 using namespace TargetOpcode;
Tim Northover5ae83502016-09-15 09:20:34 +000032 const LLT p0 = LLT::pointer(0, 64);
Tim Northoverea904f92016-08-19 22:40:00 +000033 const LLT s1 = LLT::scalar(1);
Tim Northover9656f142016-08-04 20:54:13 +000034 const LLT s8 = LLT::scalar(8);
35 const LLT s16 = LLT::scalar(16);
Ahmed Bougachaad30db32016-08-02 15:10:28 +000036 const LLT s32 = LLT::scalar(32);
37 const LLT s64 = LLT::scalar(64);
38 const LLT v2s32 = LLT::vector(2, 32);
39 const LLT v4s32 = LLT::vector(4, 32);
40 const LLT v2s64 = LLT::vector(2, 64);
41
Tim Northoverff5e7e12017-06-30 20:27:36 +000042 for (auto Ty : {p0, s1, s8, s16, s32, s64})
43 setAction({G_IMPLICIT_DEF, Ty}, Legal);
44
Quentin Colombet24203cf2017-01-27 01:13:30 +000045 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR, G_SHL}) {
Tim Northoverfe880a82016-08-25 17:37:39 +000046 // These operations naturally get the right answer when used on
47 // GPR32, even if the actual type is narrower.
Ahmed Bougachacfb384d2017-01-23 21:10:05 +000048 for (auto Ty : {s32, s64, v2s32, v4s32, v2s64})
Quentin Colombete15e4602017-01-27 01:13:25 +000049 setAction({BinOp, Ty}, Legal);
Ahmed Bougachacfb384d2017-01-23 21:10:05 +000050
51 for (auto Ty : {s1, s8, s16})
Quentin Colombete15e4602017-01-27 01:13:25 +000052 setAction({BinOp, Ty}, WidenScalar);
Tim Northover9656f142016-08-04 20:54:13 +000053 }
54
Quentin Colombete15e4602017-01-27 01:13:25 +000055 setAction({G_GEP, p0}, Legal);
56 setAction({G_GEP, 1, s64}, Legal);
Tim Northover22d82cf2016-09-15 11:02:19 +000057
58 for (auto Ty : {s1, s8, s16, s32})
Quentin Colombete15e4602017-01-27 01:13:25 +000059 setAction({G_GEP, 1, Ty}, WidenScalar);
Tim Northover22d82cf2016-09-15 11:02:19 +000060
Tim Northover398c5f52017-02-14 20:56:29 +000061 setAction({G_PTR_MASK, p0}, Legal);
62
Quentin Colombet24203cf2017-01-27 01:13:30 +000063 for (unsigned BinOp : {G_LSHR, G_ASHR, G_SDIV, G_UDIV}) {
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +000064 for (auto Ty : {s32, s64})
Quentin Colombete15e4602017-01-27 01:13:25 +000065 setAction({BinOp, Ty}, Legal);
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +000066
Tim Northover7a753d92016-08-26 17:46:06 +000067 for (auto Ty : {s1, s8, s16})
Quentin Colombete15e4602017-01-27 01:13:25 +000068 setAction({BinOp, Ty}, WidenScalar);
Tim Northover7a753d92016-08-26 17:46:06 +000069 }
70
Quentin Colombet24203cf2017-01-27 01:13:30 +000071 for (unsigned BinOp : {G_SREM, G_UREM})
Tim Northovercecee562016-08-26 17:46:13 +000072 for (auto Ty : { s1, s8, s16, s32, s64 })
Quentin Colombete15e4602017-01-27 01:13:25 +000073 setAction({BinOp, Ty}, Lower);
Tim Northovercecee562016-08-26 17:46:13 +000074
Tim Northover0a9b2792017-02-08 21:22:15 +000075 for (unsigned Op : {G_SMULO, G_UMULO})
76 setAction({Op, s64}, Lower);
77
78 for (unsigned Op : {G_UADDE, G_USUBE, G_SADDO, G_SSUBO, G_SMULH, G_UMULH}) {
Tim Northover438c77c2016-08-25 17:37:32 +000079 for (auto Ty : { s32, s64 })
Quentin Colombete15e4602017-01-27 01:13:25 +000080 setAction({Op, Ty}, Legal);
Tim Northover438c77c2016-08-25 17:37:32 +000081
Quentin Colombete15e4602017-01-27 01:13:25 +000082 setAction({Op, 1, s1}, Legal);
Tim Northoverd8a6d7c2016-08-25 17:37:41 +000083 }
84
Quentin Colombet24203cf2017-01-27 01:13:30 +000085 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +000086 for (auto Ty : {s32, s64})
Quentin Colombete15e4602017-01-27 01:13:25 +000087 setAction({BinOp, Ty}, Legal);
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +000088
Tim Northovere0418412017-02-08 23:23:39 +000089 for (unsigned BinOp : {G_FREM, G_FPOW}) {
90 setAction({BinOp, s32}, Libcall);
91 setAction({BinOp, s64}, Libcall);
92 }
Tim Northoveredb3c8c2016-08-29 19:07:16 +000093
Tim Northover3e6a7af2017-03-03 23:05:47 +000094 for (auto Ty : {s32, s64, p0}) {
Tim Northover0e6afbd2017-02-06 21:56:47 +000095 setAction({G_INSERT, Ty}, Legal);
96 setAction({G_INSERT, 1, Ty}, Legal);
97 }
98 for (auto Ty : {s1, s8, s16}) {
99 setAction({G_INSERT, Ty}, WidenScalar);
Tim Northover3e6a7af2017-03-03 23:05:47 +0000100 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000101 // FIXME: Can't widen the sources because that violates the constraints on
102 // G_INSERT (It seems entirely reasonable that inputs shouldn't overlap).
103 }
104
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000105 for (auto Ty : {s1, s8, s16, s32, s64, p0})
106 setAction({G_EXTRACT, Ty}, Legal);
107
108 for (auto Ty : {s32, s64})
109 setAction({G_EXTRACT, 1, Ty}, Legal);
110
Quentin Colombet24203cf2017-01-27 01:13:30 +0000111 for (unsigned MemOp : {G_LOAD, G_STORE}) {
Quentin Colombetd3126d52016-10-11 00:21:08 +0000112 for (auto Ty : {s8, s16, s32, s64, p0, v2s32})
Quentin Colombete15e4602017-01-27 01:13:25 +0000113 setAction({MemOp, Ty}, Legal);
Ahmed Bougachaad30db32016-08-02 15:10:28 +0000114
Quentin Colombete15e4602017-01-27 01:13:25 +0000115 setAction({MemOp, s1}, WidenScalar);
Tim Northovera01bece2016-08-23 19:30:42 +0000116
117 // And everything's fine in addrspace 0.
Quentin Colombete15e4602017-01-27 01:13:25 +0000118 setAction({MemOp, 1, p0}, Legal);
Tim Northover3c73e362016-08-23 18:20:09 +0000119 }
120
Tim Northoverb3a0be42016-08-23 21:01:20 +0000121 // Constants
Tim Northoverea904f92016-08-19 22:40:00 +0000122 for (auto Ty : {s32, s64}) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000123 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
124 setAction({TargetOpcode::G_FCONSTANT, Ty}, Legal);
Tim Northoverea904f92016-08-19 22:40:00 +0000125 }
126
Quentin Colombete15e4602017-01-27 01:13:25 +0000127 setAction({G_CONSTANT, p0}, Legal);
Tim Northover7a1ec012016-08-25 17:37:35 +0000128
Tim Northoverea904f92016-08-19 22:40:00 +0000129 for (auto Ty : {s1, s8, s16})
Quentin Colombete15e4602017-01-27 01:13:25 +0000130 setAction({TargetOpcode::G_CONSTANT, Ty}, WidenScalar);
Tim Northoverea904f92016-08-19 22:40:00 +0000131
Quentin Colombete15e4602017-01-27 01:13:25 +0000132 setAction({TargetOpcode::G_FCONSTANT, s16}, WidenScalar);
Tim Northover9656f142016-08-04 20:54:13 +0000133
Quentin Colombete15e4602017-01-27 01:13:25 +0000134 setAction({G_ICMP, s1}, Legal);
135 setAction({G_ICMP, 1, s32}, Legal);
136 setAction({G_ICMP, 1, s64}, Legal);
137 setAction({G_ICMP, 1, p0}, Legal);
Tim Northover6cd4b232016-08-23 21:01:26 +0000138
Tim Northover051b8ad2016-08-26 17:46:17 +0000139 for (auto Ty : {s1, s8, s16}) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000140 setAction({G_ICMP, 1, Ty}, WidenScalar);
Tim Northover6cd4b232016-08-23 21:01:26 +0000141 }
142
Quentin Colombete15e4602017-01-27 01:13:25 +0000143 setAction({G_FCMP, s1}, Legal);
144 setAction({G_FCMP, 1, s32}, Legal);
145 setAction({G_FCMP, 1, s64}, Legal);
Tim Northover30bd36e2016-08-26 17:46:19 +0000146
Tim Northover2c4a8382016-08-25 17:37:25 +0000147 // Extensions
148 for (auto Ty : { s1, s8, s16, s32, s64 }) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000149 setAction({G_ZEXT, Ty}, Legal);
150 setAction({G_SEXT, Ty}, Legal);
151 setAction({G_ANYEXT, Ty}, Legal);
Tim Northover2c4a8382016-08-25 17:37:25 +0000152 }
153
154 for (auto Ty : { s1, s8, s16, s32 }) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000155 setAction({G_ZEXT, 1, Ty}, Legal);
156 setAction({G_SEXT, 1, Ty}, Legal);
157 setAction({G_ANYEXT, 1, Ty}, Legal);
Tim Northover2c4a8382016-08-25 17:37:25 +0000158 }
159
Quentin Colombete15e4602017-01-27 01:13:25 +0000160 setAction({G_FPEXT, s64}, Legal);
161 setAction({G_FPEXT, 1, s32}, Legal);
Tim Northoverbc1701c2016-08-26 17:46:22 +0000162
Tim Northover438c77c2016-08-25 17:37:32 +0000163 // Truncations
164 for (auto Ty : { s16, s32 })
Quentin Colombete15e4602017-01-27 01:13:25 +0000165 setAction({G_FPTRUNC, Ty}, Legal);
Tim Northover438c77c2016-08-25 17:37:32 +0000166
167 for (auto Ty : { s32, s64 })
Quentin Colombete15e4602017-01-27 01:13:25 +0000168 setAction({G_FPTRUNC, 1, Ty}, Legal);
Tim Northover438c77c2016-08-25 17:37:32 +0000169
170 for (auto Ty : { s1, s8, s16, s32 })
Quentin Colombete15e4602017-01-27 01:13:25 +0000171 setAction({G_TRUNC, Ty}, Legal);
Tim Northover438c77c2016-08-25 17:37:32 +0000172
173 for (auto Ty : { s8, s16, s32, s64 })
Quentin Colombete15e4602017-01-27 01:13:25 +0000174 setAction({G_TRUNC, 1, Ty}, Legal);
Tim Northover438c77c2016-08-25 17:37:32 +0000175
Tim Northover5d0eaa42016-08-26 17:45:58 +0000176 // Conversions
Ahmed Bougachad2948232017-01-20 01:37:24 +0000177 for (auto Ty : { s32, s64 }) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000178 setAction({G_FPTOSI, 0, Ty}, Legal);
179 setAction({G_FPTOUI, 0, Ty}, Legal);
180 setAction({G_SITOFP, 1, Ty}, Legal);
181 setAction({G_UITOFP, 1, Ty}, Legal);
Tim Northover5d0eaa42016-08-26 17:45:58 +0000182 }
Ahmed Bougachad2948232017-01-20 01:37:24 +0000183 for (auto Ty : { s1, s8, s16 }) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000184 setAction({G_FPTOSI, 0, Ty}, WidenScalar);
185 setAction({G_FPTOUI, 0, Ty}, WidenScalar);
186 setAction({G_SITOFP, 1, Ty}, WidenScalar);
187 setAction({G_UITOFP, 1, Ty}, WidenScalar);
Ahmed Bougachad2948232017-01-20 01:37:24 +0000188 }
Tim Northover5d0eaa42016-08-26 17:45:58 +0000189
190 for (auto Ty : { s32, s64 }) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000191 setAction({G_FPTOSI, 1, Ty}, Legal);
192 setAction({G_FPTOUI, 1, Ty}, Legal);
193 setAction({G_SITOFP, 0, Ty}, Legal);
194 setAction({G_UITOFP, 0, Ty}, Legal);
Tim Northover5d0eaa42016-08-26 17:45:58 +0000195 }
Tim Northover438c77c2016-08-25 17:37:32 +0000196
Tim Northoverb3a0be42016-08-23 21:01:20 +0000197 // Control-flow
Tim Northover6aacd272016-10-12 22:48:36 +0000198 for (auto Ty : {s1, s8, s16, s32})
Quentin Colombete15e4602017-01-27 01:13:25 +0000199 setAction({G_BRCOND, Ty}, Legal);
Kristof Beyls65a12c02017-01-30 09:13:18 +0000200 setAction({G_BRINDIRECT, p0}, Legal);
Ahmed Bougachaad30db32016-08-02 15:10:28 +0000201
Tim Northover1d18a992016-08-26 17:46:03 +0000202 // Select
Tim Northover868332d2017-02-06 23:41:27 +0000203 for (auto Ty : {s1, s8, s16})
204 setAction({G_SELECT, Ty}, WidenScalar);
205
206 for (auto Ty : {s32, s64, p0})
Quentin Colombete15e4602017-01-27 01:13:25 +0000207 setAction({G_SELECT, Ty}, Legal);
Tim Northover1d18a992016-08-26 17:46:03 +0000208
Quentin Colombete15e4602017-01-27 01:13:25 +0000209 setAction({G_SELECT, 1, s1}, Legal);
Tim Northover1d18a992016-08-26 17:46:03 +0000210
Tim Northoverb3a0be42016-08-23 21:01:20 +0000211 // Pointer-handling
Quentin Colombete15e4602017-01-27 01:13:25 +0000212 setAction({G_FRAME_INDEX, p0}, Legal);
213 setAction({G_GLOBAL_VALUE, p0}, Legal);
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +0000214
Tim Northover037af52c2016-10-31 18:31:09 +0000215 for (auto Ty : {s1, s8, s16, s32, s64})
Quentin Colombete15e4602017-01-27 01:13:25 +0000216 setAction({G_PTRTOINT, 0, Ty}, Legal);
Tim Northover037af52c2016-10-31 18:31:09 +0000217
Quentin Colombete15e4602017-01-27 01:13:25 +0000218 setAction({G_PTRTOINT, 1, p0}, Legal);
Tim Northovera01bece2016-08-23 19:30:42 +0000219
Quentin Colombete15e4602017-01-27 01:13:25 +0000220 setAction({G_INTTOPTR, 0, p0}, Legal);
221 setAction({G_INTTOPTR, 1, s64}, Legal);
Tim Northover456a3c02016-08-23 19:30:38 +0000222
Quentin Colombet404e4352016-10-12 03:57:43 +0000223 // Casts for 32 and 64-bit width type are just copies.
Tim Northoverc1d8c2b2016-10-11 22:29:23 +0000224 for (auto Ty : {s1, s8, s16, s32, s64}) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000225 setAction({G_BITCAST, 0, Ty}, Legal);
226 setAction({G_BITCAST, 1, Ty}, Legal);
Tim Northoverc1d8c2b2016-10-11 22:29:23 +0000227 }
228
Quentin Colombetdb643d92016-10-13 00:12:01 +0000229 // For the sake of copying bits around, the type does not really
230 // matter as long as it fits a register.
Tim Northoverc1d8c2b2016-10-11 22:29:23 +0000231 for (int EltSize = 8; EltSize <= 64; EltSize *= 2) {
Quentin Colombete15e4602017-01-27 01:13:25 +0000232 setAction({G_BITCAST, 0, LLT::vector(128/EltSize, EltSize)}, Legal);
233 setAction({G_BITCAST, 1, LLT::vector(128/EltSize, EltSize)}, Legal);
Quentin Colombetdb643d92016-10-13 00:12:01 +0000234 if (EltSize >= 64)
Tim Northoverc1d8c2b2016-10-11 22:29:23 +0000235 continue;
236
Quentin Colombete15e4602017-01-27 01:13:25 +0000237 setAction({G_BITCAST, 0, LLT::vector(64/EltSize, EltSize)}, Legal);
238 setAction({G_BITCAST, 1, LLT::vector(64/EltSize, EltSize)}, Legal);
Quentin Colombetdb643d92016-10-13 00:12:01 +0000239 if (EltSize >= 32)
240 continue;
241
Quentin Colombete15e4602017-01-27 01:13:25 +0000242 setAction({G_BITCAST, 0, LLT::vector(32/EltSize, EltSize)}, Legal);
243 setAction({G_BITCAST, 1, LLT::vector(32/EltSize, EltSize)}, Legal);
Tim Northoverc1d8c2b2016-10-11 22:29:23 +0000244 }
245
Tim Northovere9600d82017-02-08 17:57:27 +0000246 setAction({G_VASTART, p0}, Legal);
247
Tim Northover91366172017-02-15 23:22:50 +0000248 // va_list must be a pointer, but most sized types are pretty easy to handle
249 // as the destination.
250 setAction({G_VAARG, 1, p0}, Legal);
251
252 for (auto Ty : {s8, s16, s32, s64, p0})
253 setAction({G_VAARG, Ty}, Custom);
254
Tim Northover33b07d62016-07-22 20:03:43 +0000255 computeTables();
256}
Tim Northover91366172017-02-15 23:22:50 +0000257
258bool AArch64LegalizerInfo::legalizeCustom(MachineInstr &MI,
259 MachineRegisterInfo &MRI,
260 MachineIRBuilder &MIRBuilder) const {
261 switch (MI.getOpcode()) {
262 default:
263 // No idea what to do.
264 return false;
265 case TargetOpcode::G_VAARG:
266 return legalizeVaArg(MI, MRI, MIRBuilder);
267 }
268
269 llvm_unreachable("expected switch to return");
270}
271
272bool AArch64LegalizerInfo::legalizeVaArg(MachineInstr &MI,
273 MachineRegisterInfo &MRI,
274 MachineIRBuilder &MIRBuilder) const {
275 MIRBuilder.setInstr(MI);
276 MachineFunction &MF = MIRBuilder.getMF();
277 unsigned Align = MI.getOperand(2).getImm();
278 unsigned Dst = MI.getOperand(0).getReg();
279 unsigned ListPtr = MI.getOperand(1).getReg();
280
281 LLT PtrTy = MRI.getType(ListPtr);
282 LLT IntPtrTy = LLT::scalar(PtrTy.getSizeInBits());
283
284 const unsigned PtrSize = PtrTy.getSizeInBits() / 8;
285 unsigned List = MRI.createGenericVirtualRegister(PtrTy);
286 MIRBuilder.buildLoad(
287 List, ListPtr,
288 *MF.getMachineMemOperand(MachinePointerInfo(), MachineMemOperand::MOLoad,
289 PtrSize, /* Align = */ PtrSize));
290
291 unsigned DstPtr;
292 if (Align > PtrSize) {
293 // Realign the list to the actual required alignment.
Aditya Nandakumar17451212017-07-06 19:40:07 +0000294 auto AlignMinus1 = MIRBuilder.buildConstant(IntPtrTy, Align - 1);
Tim Northover91366172017-02-15 23:22:50 +0000295
296 unsigned ListTmp = MRI.createGenericVirtualRegister(PtrTy);
Aditya Nandakumar17451212017-07-06 19:40:07 +0000297 MIRBuilder.buildGEP(ListTmp, List, AlignMinus1->getOperand(0).getReg());
Tim Northover91366172017-02-15 23:22:50 +0000298
299 DstPtr = MRI.createGenericVirtualRegister(PtrTy);
300 MIRBuilder.buildPtrMask(DstPtr, ListTmp, Log2_64(Align));
301 } else
302 DstPtr = List;
303
304 uint64_t ValSize = MRI.getType(Dst).getSizeInBits() / 8;
305 MIRBuilder.buildLoad(
306 Dst, DstPtr,
307 *MF.getMachineMemOperand(MachinePointerInfo(), MachineMemOperand::MOLoad,
308 ValSize, std::max(Align, PtrSize)));
309
310 unsigned SizeReg = MRI.createGenericVirtualRegister(IntPtrTy);
311 MIRBuilder.buildConstant(SizeReg, alignTo(ValSize, PtrSize));
312
313 unsigned NewList = MRI.createGenericVirtualRegister(PtrTy);
314 MIRBuilder.buildGEP(NewList, DstPtr, SizeReg);
315
316 MIRBuilder.buildStore(
317 NewList, ListPtr,
318 *MF.getMachineMemOperand(MachinePointerInfo(), MachineMemOperand::MOStore,
319 PtrSize, /* Align = */ PtrSize));
320
321 MI.eraseFromParent();
322 return true;
323}