blob: 16fff50398ea5e6199fac01fe8a202a8a134fcc0 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellarde135ffd2015-09-25 21:41:28 +000017#include "AMDGPUHSATargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
26#include "llvm/CodeGen/MachineFunctionAnalysis.h"
27#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
28#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
30#include "llvm/IR/Verifier.h"
31#include "llvm/MC/MCAsmInfo.h"
32#include "llvm/IR/LegacyPassManager.h"
33#include "llvm/Support/TargetRegistry.h"
34#include "llvm/Support/raw_os_ostream.h"
35#include "llvm/Transforms/IPO.h"
36#include "llvm/Transforms/Scalar.h"
37#include <llvm/CodeGen/Passes.h>
38
39using namespace llvm;
40
41extern "C" void LLVMInitializeAMDGPUTarget() {
42 // Register the target
43 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
44 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000045
46 PassRegistry *PR = PassRegistry::getPassRegistry();
47 initializeSIFixSGPRLiveRangesPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000048 initializeSIFixControlFlowLiveIntervalsPass(*PR);
49 initializeSILoadStoreOptimizerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000050}
51
Tom Stellarde135ffd2015-09-25 21:41:28 +000052static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
53 if (TT.getOS() == Triple::AMDHSA)
54 return make_unique<AMDGPUHSATargetObjectFile>();
55
56 return make_unique<TargetLoweringObjectFileELF>();
57}
58
Tom Stellard45bb48e2015-06-13 03:28:10 +000059static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
60 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
61}
62
63static MachineSchedRegistry
64SchedCustomRegistry("r600", "Run R600's custom scheduler",
65 createR600MachineScheduler);
66
67static std::string computeDataLayout(const Triple &TT) {
68 std::string Ret = "e-p:32:32";
69
70 if (TT.getArch() == Triple::amdgcn) {
71 // 32-bit private, local, and region pointers. 64-bit global and constant.
72 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
73 }
74
75 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
76 "-v512:512-v1024:1024-v2048:2048-n32:64";
77
78 return Ret;
79}
80
81AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
82 StringRef CPU, StringRef FS,
83 TargetOptions Options, Reloc::Model RM,
84 CodeModel::Model CM,
85 CodeGenOpt::Level OptLevel)
86 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options, RM, CM,
87 OptLevel),
Tom Stellarde135ffd2015-09-25 21:41:28 +000088 TLOF(createTLOF(getTargetTriple())), Subtarget(TT, CPU, FS, *this),
Tom Stellard45bb48e2015-06-13 03:28:10 +000089 IntrinsicInfo() {
90 setRequiresStructuredCFG(true);
91 initAsmInfo();
92}
93
Tom Stellarde135ffd2015-09-25 21:41:28 +000094AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +000095
96//===----------------------------------------------------------------------===//
97// R600 Target Machine (R600 -> Cayman)
98//===----------------------------------------------------------------------===//
99
100R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
101 StringRef FS, StringRef CPU,
102 TargetOptions Options, Reloc::Model RM,
103 CodeModel::Model CM, CodeGenOpt::Level OL)
104 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
105
106//===----------------------------------------------------------------------===//
107// GCN Target Machine (SI+)
108//===----------------------------------------------------------------------===//
109
110GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
111 StringRef FS, StringRef CPU,
112 TargetOptions Options, Reloc::Model RM,
113 CodeModel::Model CM, CodeGenOpt::Level OL)
114 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
115
116//===----------------------------------------------------------------------===//
117// AMDGPU Pass Setup
118//===----------------------------------------------------------------------===//
119
120namespace {
121class AMDGPUPassConfig : public TargetPassConfig {
122public:
123 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000124 : TargetPassConfig(TM, PM) {
125
126 // Exceptions and StackMaps are not supported, so these passes will never do
127 // anything.
128 disablePass(&StackMapLivenessID);
129 disablePass(&FuncletLayoutID);
130 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000131
132 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
133 return getTM<AMDGPUTargetMachine>();
134 }
135
136 ScheduleDAGInstrs *
137 createMachineScheduler(MachineSchedContext *C) const override {
138 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
139 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
140 return createR600MachineScheduler(C);
141 return nullptr;
142 }
143
144 void addIRPasses() override;
145 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000146 bool addPreISel() override;
147 bool addInstSelector() override;
148 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000149};
150
151class R600PassConfig : public AMDGPUPassConfig {
152public:
153 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
154 : AMDGPUPassConfig(TM, PM) { }
155
156 bool addPreISel() override;
157 void addPreRegAlloc() override;
158 void addPreSched2() override;
159 void addPreEmitPass() override;
160};
161
162class GCNPassConfig : public AMDGPUPassConfig {
163public:
164 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
165 : AMDGPUPassConfig(TM, PM) { }
166 bool addPreISel() override;
167 bool addInstSelector() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000168 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
169 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000170 void addPreRegAlloc() override;
171 void addPostRegAlloc() override;
172 void addPreSched2() override;
173 void addPreEmitPass() override;
174};
175
176} // End of anonymous namespace
177
178TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000179 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000180 return TargetTransformInfo(
181 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
182 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000183}
184
185void AMDGPUPassConfig::addIRPasses() {
186 // Function calls are not supported, so make sure we inline everything.
187 addPass(createAMDGPUAlwaysInlinePass());
188 addPass(createAlwaysInlinerPass());
189 // We need to add the barrier noop pass, otherwise adding the function
190 // inlining pass will cause all of the PassConfigs passes to be run
191 // one function at a time, which means if we have a nodule with two
192 // functions, then we will generate code for the first function
193 // without ever running any passes on the second.
194 addPass(createBarrierNoopPass());
Tom Stellardfd253952015-08-07 23:19:30 +0000195 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
196 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000197 TargetPassConfig::addIRPasses();
198}
199
200void AMDGPUPassConfig::addCodeGenPrepare() {
201 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
202 if (ST.isPromoteAllocaEnabled()) {
203 addPass(createAMDGPUPromoteAlloca(ST));
204 addPass(createSROAPass());
205 }
206 TargetPassConfig::addCodeGenPrepare();
207}
208
209bool
210AMDGPUPassConfig::addPreISel() {
211 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
212 addPass(createFlattenCFGPass());
213 if (ST.IsIRStructurizerEnabled())
214 addPass(createStructurizeCFGPass());
215 return false;
216}
217
218bool AMDGPUPassConfig::addInstSelector() {
219 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
220 return false;
221}
222
Matt Arsenault0a109002015-09-25 17:41:20 +0000223bool AMDGPUPassConfig::addGCPasses() {
224 // Do nothing. GC is not supported.
225 return false;
226}
227
Tom Stellard45bb48e2015-06-13 03:28:10 +0000228//===----------------------------------------------------------------------===//
229// R600 Pass Setup
230//===----------------------------------------------------------------------===//
231
232bool R600PassConfig::addPreISel() {
233 AMDGPUPassConfig::addPreISel();
234 addPass(createR600TextureIntrinsicsReplacer());
235 return false;
236}
237
238void R600PassConfig::addPreRegAlloc() {
239 addPass(createR600VectorRegMerger(*TM));
240}
241
242void R600PassConfig::addPreSched2() {
243 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
244 addPass(createR600EmitClauseMarkers(), false);
245 if (ST.isIfCvtEnabled())
246 addPass(&IfConverterID, false);
247 addPass(createR600ClauseMergePass(*TM), false);
248}
249
250void R600PassConfig::addPreEmitPass() {
251 addPass(createAMDGPUCFGStructurizerPass(), false);
252 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
253 addPass(&FinalizeMachineBundlesID, false);
254 addPass(createR600Packetizer(*TM), false);
255 addPass(createR600ControlFlowFinalizer(*TM), false);
256}
257
258TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
259 return new R600PassConfig(this, PM);
260}
261
262//===----------------------------------------------------------------------===//
263// GCN Pass Setup
264//===----------------------------------------------------------------------===//
265
266bool GCNPassConfig::addPreISel() {
267 AMDGPUPassConfig::addPreISel();
268 addPass(createSinkingPass());
269 addPass(createSITypeRewriter());
270 addPass(createSIAnnotateControlFlowPass());
271 return false;
272}
273
274bool GCNPassConfig::addInstSelector() {
275 AMDGPUPassConfig::addInstSelector();
276 addPass(createSILowerI1CopiesPass());
277 addPass(createSIFixSGPRCopiesPass(*TM));
278 addPass(createSIFoldOperandsPass());
279 return false;
280}
281
282void GCNPassConfig::addPreRegAlloc() {
283 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
284
285 // This needs to be run directly before register allocation because
286 // earlier passes might recompute live intervals.
287 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
288 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000289 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
290 }
291
292 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
293 // Don't do this with no optimizations since it throws away debug info by
294 // merging nonadjacent loads.
295
296 // This should be run after scheduling, but before register allocation. It
297 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000298 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000299 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300 }
301 addPass(createSIShrinkInstructionsPass(), false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000302}
303
304void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
305 addPass(&SIFixSGPRLiveRangesID);
306 TargetPassConfig::addFastRegAlloc(RegAllocPass);
307}
308
309void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
310 // We want to run this after LiveVariables is computed to avoid computing them
311 // twice.
312 insertPass(&LiveVariablesID, &SIFixSGPRLiveRangesID);
313 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000314}
315
316void GCNPassConfig::addPostRegAlloc() {
317 addPass(createSIPrepareScratchRegs(), false);
318 addPass(createSIShrinkInstructionsPass(), false);
319}
320
321void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000322}
323
324void GCNPassConfig::addPreEmitPass() {
Matt Arsenaultdb7781c2015-07-06 17:02:20 +0000325 addPass(createSIInsertWaits(*TM), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000326 addPass(createSILowerControlFlowPass(*TM), false);
327}
328
329TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
330 return new GCNPassConfig(this, PM);
331}