blob: 2056056d23a5eb85af8e662f34179af097a5827c [file] [log] [blame]
Chris Lattnerc682b4a2002-11-17 21:03:35 +00001//===-- X86InstrBuilder.h - Functions to aid building x86 insts -*- C++ -*-===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattnerc682b4a2002-11-17 21:03:35 +00009//
10// This file exposes functions that may be used with BuildMI from the
11// MachineInstrBuilder.h file to handle X86'isms in a clean way.
12//
13// The BuildMem function may be used with the BuildMI function to add entire
14// memory references in a single, typed, function call. X86 memory references
15// can be very complex expressions (described in the README), so wrapping them
16// up behind an easier to use interface makes sense. Descriptions of the
17// functions are included below.
18//
Brian Gaekeeaeacc52002-12-13 09:28:50 +000019// For reference, the order of operands for memory references is:
20// (Operand), Base, Scale, Index, Displacement.
21//
Chris Lattnerc682b4a2002-11-17 21:03:35 +000022//===----------------------------------------------------------------------===//
23
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000024#ifndef LLVM_LIB_TARGET_X86_X86INSTRBUILDER_H
25#define LLVM_LIB_TARGET_X86_X86INSTRBUILDER_H
Chris Lattnerc682b4a2002-11-17 21:03:35 +000026
Dan Gohman78407ac2008-12-03 18:11:40 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnerc682b4a2002-11-17 21:03:35 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattnerc682b4a2002-11-17 21:03:35 +000030
Brian Gaeke960707c2003-11-11 22:41:34 +000031namespace llvm {
32
Reid Spencer8aca0b42004-08-30 00:13:26 +000033/// X86AddressMode - This struct holds a generalized full x86 address mode.
34/// The base register can be a frame index, which will eventually be replaced
Chris Lattnerdf7b9842004-10-15 04:43:20 +000035/// with BP or SP and Disp being offsetted accordingly. The displacement may
36/// also include the offset of a global value.
Reid Spencer8aca0b42004-08-30 00:13:26 +000037struct X86AddressMode {
Chris Lattnerb93409f2005-01-17 23:25:45 +000038 enum {
39 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000040 FrameIndexBase
Chris Lattnerb93409f2005-01-17 23:25:45 +000041 } BaseType;
Misha Brukmanc88330a2005-04-21 23:38:14 +000042
Chris Lattnerb93409f2005-01-17 23:25:45 +000043 union {
44 unsigned Reg;
45 int FrameIndex;
46 } Base;
Misha Brukmanc88330a2005-04-21 23:38:14 +000047
Chris Lattnerb93409f2005-01-17 23:25:45 +000048 unsigned Scale;
49 unsigned IndexReg;
Chris Lattnerdb4916a2009-09-15 18:27:02 +000050 int Disp;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000051 const GlobalValue *GV;
Chris Lattnerf95fa1b2009-07-01 03:27:19 +000052 unsigned GVOpFlags;
Misha Brukmanc88330a2005-04-21 23:38:14 +000053
Chris Lattnerf95fa1b2009-07-01 03:27:19 +000054 X86AddressMode()
Craig Toppere73658d2014-04-28 04:05:08 +000055 : BaseType(RegBase), Scale(1), IndexReg(0), Disp(0), GV(nullptr),
56 GVOpFlags(0) {
Chris Lattnerb93409f2005-01-17 23:25:45 +000057 Base.Reg = 0;
58 }
Chad Rosierf5cdea32012-06-22 22:07:19 +000059
60
Chris Lattnereeba0c72010-09-05 02:18:34 +000061 void getFullAddress(SmallVectorImpl<MachineOperand> &MO) {
62 assert(Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8);
Chad Rosierf5cdea32012-06-22 22:07:19 +000063
Chris Lattnereeba0c72010-09-05 02:18:34 +000064 if (BaseType == X86AddressMode::RegBase)
65 MO.push_back(MachineOperand::CreateReg(Base.Reg, false, false,
66 false, false, false, 0, false));
67 else {
68 assert(BaseType == X86AddressMode::FrameIndexBase);
69 MO.push_back(MachineOperand::CreateFI(Base.FrameIndex));
70 }
Chad Rosierf5cdea32012-06-22 22:07:19 +000071
Chris Lattnereeba0c72010-09-05 02:18:34 +000072 MO.push_back(MachineOperand::CreateImm(Scale));
73 MO.push_back(MachineOperand::CreateReg(IndexReg, false, false,
74 false, false, false, 0, false));
Chad Rosierf5cdea32012-06-22 22:07:19 +000075
Chris Lattnereeba0c72010-09-05 02:18:34 +000076 if (GV)
77 MO.push_back(MachineOperand::CreateGA(GV, Disp, GVOpFlags));
78 else
79 MO.push_back(MachineOperand::CreateImm(Disp));
Chad Rosierf5cdea32012-06-22 22:07:19 +000080
Chris Lattnereeba0c72010-09-05 02:18:34 +000081 MO.push_back(MachineOperand::CreateReg(0, false, false,
82 false, false, false, 0, false));
83 }
Reid Spencer8aca0b42004-08-30 00:13:26 +000084};
85
Chris Lattnerc682b4a2002-11-17 21:03:35 +000086/// addDirectMem - This function is used to add a direct memory reference to the
Chris Lattneref5a8f92002-12-28 20:26:58 +000087/// current instruction -- that is, a dereference of an address in a register,
88/// with no scale, index or displacement. An example is: DWORD PTR [EAX].
89///
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +000090static inline const MachineInstrBuilder &
91addDirectMem(const MachineInstrBuilder &MIB, unsigned Reg) {
Chris Lattnerf4693072010-07-08 23:46:44 +000092 // Because memory references are always represented with five
93 // values, this adds: Reg, 1, NoReg, 0, NoReg to the instruction.
94 return MIB.addReg(Reg).addImm(1).addReg(0).addImm(0).addReg(0);
Chris Lattnerc682b4a2002-11-17 21:03:35 +000095}
96
Rafael Espindola3b2df102009-04-08 21:14:34 +000097
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +000098static inline const MachineInstrBuilder &
99addOffset(const MachineInstrBuilder &MIB, int Offset) {
Chris Lattnerf4693072010-07-08 23:46:44 +0000100 return MIB.addImm(1).addReg(0).addImm(Offset).addReg(0);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000101}
Misha Brukman4ea94a42002-11-22 22:42:12 +0000102
Chris Lattneref5a8f92002-12-28 20:26:58 +0000103/// addRegOffset - This function is used to add a memory reference of the form
104/// [Reg + Offset], i.e., one with no scale or index, but with a
105/// displacement. An example is: DWORD PTR [EAX + 4].
106///
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +0000107static inline const MachineInstrBuilder &
108addRegOffset(const MachineInstrBuilder &MIB,
109 unsigned Reg, bool isKill, int Offset) {
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000110 return addOffset(MIB.addReg(Reg, getKillRegState(isKill)), Offset);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000111}
112
Chris Lattnere7228732005-01-02 02:38:18 +0000113/// addRegReg - This function is used to add a memory reference of the form:
114/// [Reg + Reg].
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +0000115static inline const MachineInstrBuilder &addRegReg(const MachineInstrBuilder &MIB,
Evan Cheng7d98a482008-07-03 09:09:37 +0000116 unsigned Reg1, bool isKill1,
117 unsigned Reg2, bool isKill2) {
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000118 return MIB.addReg(Reg1, getKillRegState(isKill1)).addImm(1)
Chris Lattnerf4693072010-07-08 23:46:44 +0000119 .addReg(Reg2, getKillRegState(isKill2)).addImm(0).addReg(0);
Chris Lattnere7228732005-01-02 02:38:18 +0000120}
121
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +0000122static inline const MachineInstrBuilder &
Chris Lattnerf4693072010-07-08 23:46:44 +0000123addFullAddress(const MachineInstrBuilder &MIB,
124 const X86AddressMode &AM) {
125 assert(AM.Scale == 1 || AM.Scale == 2 || AM.Scale == 4 || AM.Scale == 8);
Chad Rosierf5cdea32012-06-22 22:07:19 +0000126
Reid Spencer8aca0b42004-08-30 00:13:26 +0000127 if (AM.BaseType == X86AddressMode::RegBase)
128 MIB.addReg(AM.Base.Reg);
Chris Lattnereeba0c72010-09-05 02:18:34 +0000129 else {
130 assert(AM.BaseType == X86AddressMode::FrameIndexBase);
Reid Spencer8aca0b42004-08-30 00:13:26 +0000131 MIB.addFrameIndex(AM.Base.FrameIndex);
Chris Lattnereeba0c72010-09-05 02:18:34 +0000132 }
133
Chris Lattner469647b2006-05-04 18:16:01 +0000134 MIB.addImm(AM.Scale).addReg(AM.IndexReg);
Chris Lattnerdf7b9842004-10-15 04:43:20 +0000135 if (AM.GV)
Chris Lattnerf4693072010-07-08 23:46:44 +0000136 MIB.addGlobalAddress(AM.GV, AM.Disp, AM.GVOpFlags);
Chris Lattnerdf7b9842004-10-15 04:43:20 +0000137 else
Chris Lattnerf4693072010-07-08 23:46:44 +0000138 MIB.addImm(AM.Disp);
Chad Rosierf5cdea32012-06-22 22:07:19 +0000139
Chris Lattnerf4693072010-07-08 23:46:44 +0000140 return MIB.addReg(0);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000141}
142
Chris Lattneref5a8f92002-12-28 20:26:58 +0000143/// addFrameReference - This function is used to add a reference to the base of
144/// an abstract object on the stack frame of the current function. This
Chris Lattner78785632003-01-13 00:45:53 +0000145/// reference has base register as the FrameIndex offset until it is resolved.
146/// This allows a constant offset to be specified as well...
Chris Lattneref5a8f92002-12-28 20:26:58 +0000147///
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +0000148static inline const MachineInstrBuilder &
Chris Lattner78785632003-01-13 00:45:53 +0000149addFrameReference(const MachineInstrBuilder &MIB, int FI, int Offset = 0) {
Dan Gohman78407ac2008-12-03 18:11:40 +0000150 MachineInstr *MI = MIB;
151 MachineFunction &MF = *MI->getParent()->getParent();
152 MachineFrameInfo &MFI = *MF.getFrameInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000153 const MCInstrDesc &MCID = MI->getDesc();
Dan Gohman78407ac2008-12-03 18:11:40 +0000154 unsigned Flags = 0;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000155 if (MCID.mayLoad())
Dan Gohman78407ac2008-12-03 18:11:40 +0000156 Flags |= MachineMemOperand::MOLoad;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000157 if (MCID.mayStore())
Dan Gohman78407ac2008-12-03 18:11:40 +0000158 Flags |= MachineMemOperand::MOStore;
Dan Gohman48b185d2009-09-25 20:36:54 +0000159 MachineMemOperand *MMO =
Chris Lattner82fd06d2010-09-21 06:22:23 +0000160 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI, Offset),
Chris Lattnere3d864b2010-09-21 04:39:43 +0000161 Flags, MFI.getObjectSize(FI),
Dan Gohman48b185d2009-09-25 20:36:54 +0000162 MFI.getObjectAlignment(FI));
Rafael Espindola3b2df102009-04-08 21:14:34 +0000163 return addOffset(MIB.addFrameIndex(FI), Offset)
Dan Gohman78407ac2008-12-03 18:11:40 +0000164 .addMemOperand(MMO);
Chris Lattner78785632003-01-13 00:45:53 +0000165}
166
167/// addConstantPoolReference - This function is used to add a reference to the
168/// base of a constant value spilled to the per-function constant pool. The
Dan Gohman8392f0c2008-09-30 01:21:32 +0000169/// reference uses the abstract ConstantPoolIndex which is retained until
170/// either machine code emission or assembly output. In PIC mode on x86-32,
171/// the GlobalBaseReg parameter can be used to make this a
172/// GlobalBaseReg-relative reference.
Chris Lattner78785632003-01-13 00:45:53 +0000173///
Anton Korobeynikov12b4b7c2009-07-16 14:03:08 +0000174static inline const MachineInstrBuilder &
Dan Gohman8392f0c2008-09-30 01:21:32 +0000175addConstantPoolReference(const MachineInstrBuilder &MIB, unsigned CPI,
Chris Lattnera3260c02009-06-27 01:31:51 +0000176 unsigned GlobalBaseReg, unsigned char OpFlags) {
Rafael Espindola3b2df102009-04-08 21:14:34 +0000177 //FIXME: factor this
178 return MIB.addReg(GlobalBaseReg).addImm(1).addReg(0)
Chris Lattnera3260c02009-06-27 01:31:51 +0000179 .addConstantPoolIndex(CPI, 0, OpFlags).addReg(0);
Chris Lattneref5a8f92002-12-28 20:26:58 +0000180}
181
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000182} // End llvm namespace
Brian Gaeke960707c2003-11-11 22:41:34 +0000183
Chris Lattnerc682b4a2002-11-17 21:03:35 +0000184#endif