Chris Lattner | 0cb9dd7 | 2008-01-01 20:36:19 +0000 | [diff] [blame] | 1 | //===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===// |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | 482202a | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | 482202a | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Brian Gaeke | e8f7c2f | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 9 | // |
| 10 | // Methods common to all machine instructions. |
| 11 | // |
Chris Lattner | 959a5fb | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | ab9e557 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 13 | |
Chris Lattner | 23fcc08 | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/FoldingSet.h" |
| 16 | #include "llvm/ADT/Hashing.h" |
| 17 | #include "llvm/Analysis/AliasAnalysis.h" |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 18 | #include "llvm/Assembly/Writer.h" |
Evan Cheng | e9c46c2 | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 63f41ab | 2004-02-19 16:17:08 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFunction.h" |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jakob Stoklund Olesen | 25a404e | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 25 | #include "llvm/DebugInfo.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/Constants.h" |
| 27 | #include "llvm/IR/Function.h" |
| 28 | #include "llvm/IR/InlineAsm.h" |
| 29 | #include "llvm/IR/LLVMContext.h" |
| 30 | #include "llvm/IR/Metadata.h" |
| 31 | #include "llvm/IR/Module.h" |
| 32 | #include "llvm/IR/Type.h" |
| 33 | #include "llvm/IR/Value.h" |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 34 | #include "llvm/MC/MCInstrDesc.h" |
Chris Lattner | 6c604e3 | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 35 | #include "llvm/MC/MCSymbol.h" |
David Greene | 29388d6 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 36 | #include "llvm/Support/Debug.h" |
Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 37 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 38 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | a078d83 | 2008-08-24 20:37:32 +0000 | [diff] [blame] | 39 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 40 | #include "llvm/Target/TargetInstrInfo.h" |
| 41 | #include "llvm/Target/TargetMachine.h" |
| 42 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 43df6c2 | 2004-02-23 18:38:20 +0000 | [diff] [blame] | 43 | using namespace llvm; |
Brian Gaeke | 960707c | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 44 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 45 | //===----------------------------------------------------------------------===// |
| 46 | // MachineOperand Implementation |
| 47 | //===----------------------------------------------------------------------===// |
| 48 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 49 | void MachineOperand::setReg(unsigned Reg) { |
| 50 | if (getReg() == Reg) return; // No change. |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 51 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 52 | // Otherwise, we have to change the register. If this operand is embedded |
| 53 | // into a machine function, we need to update the old and new register's |
| 54 | // use/def lists. |
| 55 | if (MachineInstr *MI = getParent()) |
| 56 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 57 | if (MachineFunction *MF = MBB->getParent()) { |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 58 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 59 | MRI.removeRegOperandFromUseList(this); |
Jakob Stoklund Olesen | a494169 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 60 | SmallContents.RegNo = Reg; |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 61 | MRI.addRegOperandToUseList(this); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 62 | return; |
| 63 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 64 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 65 | // Otherwise, just change the register, no problem. :) |
Jakob Stoklund Olesen | a494169 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 66 | SmallContents.RegNo = Reg; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 67 | } |
| 68 | |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 69 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, |
| 70 | const TargetRegisterInfo &TRI) { |
| 71 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); |
| 72 | if (SubIdx && getSubReg()) |
| 73 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); |
| 74 | setReg(Reg); |
Jakob Stoklund Olesen | 7b0ac86 | 2010-06-01 22:39:25 +0000 | [diff] [blame] | 75 | if (SubIdx) |
| 76 | setSubReg(SubIdx); |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 77 | } |
| 78 | |
| 79 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { |
| 80 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 81 | if (getSubReg()) { |
| 82 | Reg = TRI.getSubReg(Reg, getSubReg()); |
Jakob Stoklund Olesen | 89bd2ae | 2011-05-08 19:21:08 +0000 | [diff] [blame] | 83 | // Note that getSubReg() may return 0 if the sub-register doesn't exist. |
| 84 | // That won't happen in legal code. |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 85 | setSubReg(0); |
| 86 | } |
| 87 | setReg(Reg); |
| 88 | } |
| 89 | |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 90 | /// Change a def to a use, or a use to a def. |
| 91 | void MachineOperand::setIsDef(bool Val) { |
| 92 | assert(isReg() && "Wrong MachineOperand accessor"); |
| 93 | assert((!Val || !isDebug()) && "Marking a debug operation as def"); |
| 94 | if (IsDef == Val) |
| 95 | return; |
| 96 | // MRI may keep uses and defs in different list positions. |
| 97 | if (MachineInstr *MI = getParent()) |
| 98 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 99 | if (MachineFunction *MF = MBB->getParent()) { |
| 100 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 101 | MRI.removeRegOperandFromUseList(this); |
| 102 | IsDef = Val; |
| 103 | MRI.addRegOperandToUseList(this); |
| 104 | return; |
| 105 | } |
| 106 | IsDef = Val; |
| 107 | } |
| 108 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 109 | /// ChangeToImmediate - Replace this operand with a new immediate operand of |
| 110 | /// the specified value. If an operand is known to be an immediate already, |
| 111 | /// the setImm method should be used. |
| 112 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 113 | assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 114 | // If this operand is currently a register operand, and if this is in a |
| 115 | // function, deregister the operand from the register's use/def list. |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 116 | if (isReg() && isOnRegUseList()) |
| 117 | if (MachineInstr *MI = getParent()) |
| 118 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 119 | if (MachineFunction *MF = MBB->getParent()) |
| 120 | MF->getRegInfo().removeRegOperandFromUseList(this); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 121 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 122 | OpKind = MO_Immediate; |
| 123 | Contents.ImmVal = ImmVal; |
| 124 | } |
| 125 | |
| 126 | /// ChangeToRegister - Replace this operand with a new register operand of |
| 127 | /// the specified value. If an operand is known to be an register already, |
| 128 | /// the setReg method should be used. |
| 129 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, |
Dale Johannesen | d40d42c | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 130 | bool isKill, bool isDead, bool isUndef, |
| 131 | bool isDebug) { |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 132 | MachineRegisterInfo *RegInfo = 0; |
| 133 | if (MachineInstr *MI = getParent()) |
| 134 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 135 | if (MachineFunction *MF = MBB->getParent()) |
| 136 | RegInfo = &MF->getRegInfo(); |
| 137 | // If this operand is already a register operand, remove it from the |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 138 | // register's use/def lists. |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 139 | bool WasReg = isReg(); |
| 140 | if (RegInfo && WasReg) |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 141 | RegInfo->removeRegOperandFromUseList(this); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 142 | |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 143 | // Change this to a register and set the reg#. |
| 144 | OpKind = MO_Register; |
| 145 | SmallContents.RegNo = Reg; |
Jakob Stoklund Olesen | a1b246d | 2013-01-07 23:21:44 +0000 | [diff] [blame] | 146 | SubReg_TargetFlags = 0; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 147 | IsDef = isDef; |
| 148 | IsImp = isImp; |
| 149 | IsKill = isKill; |
| 150 | IsDead = isDead; |
Evan Cheng | 0dc101b | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 151 | IsUndef = isUndef; |
Jakob Stoklund Olesen | b0d91ab | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 152 | IsInternalRead = false; |
Dale Johannesen | c0d712d | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 153 | IsEarlyClobber = false; |
Dale Johannesen | d40d42c | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 154 | IsDebug = isDebug; |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 155 | // Ensure isOnRegUseList() returns false. |
| 156 | Contents.Reg.Prev = 0; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 157 | // Preserve the tie when the operand was already a register. |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 158 | if (!WasReg) |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 159 | TiedTo = 0; |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 160 | |
| 161 | // If this operand is embedded in a function, add the operand to the |
| 162 | // register's use/def list. |
| 163 | if (RegInfo) |
| 164 | RegInfo->addRegOperandToUseList(this); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 167 | /// isIdenticalTo - Return true if this operand is identical to the specified |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 168 | /// operand. Note that this should stay in sync with the hash_value overload |
| 169 | /// below. |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 170 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 171 | if (getType() != Other.getType() || |
| 172 | getTargetFlags() != Other.getTargetFlags()) |
| 173 | return false; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 174 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 175 | switch (getType()) { |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 176 | case MachineOperand::MO_Register: |
| 177 | return getReg() == Other.getReg() && isDef() == Other.isDef() && |
| 178 | getSubReg() == Other.getSubReg(); |
| 179 | case MachineOperand::MO_Immediate: |
| 180 | return getImm() == Other.getImm(); |
Cameron Zwarich | 7da0f9a | 2011-07-01 23:45:21 +0000 | [diff] [blame] | 181 | case MachineOperand::MO_CImmediate: |
| 182 | return getCImm() == Other.getCImm(); |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 183 | case MachineOperand::MO_FPImmediate: |
| 184 | return getFPImm() == Other.getFPImm(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 185 | case MachineOperand::MO_MachineBasicBlock: |
| 186 | return getMBB() == Other.getMBB(); |
| 187 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 188 | return getIndex() == Other.getIndex(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 189 | case MachineOperand::MO_ConstantPoolIndex: |
Jakob Stoklund Olesen | 84689b0 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 190 | case MachineOperand::MO_TargetIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 191 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 192 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 193 | return getIndex() == Other.getIndex(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 194 | case MachineOperand::MO_GlobalAddress: |
| 195 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); |
| 196 | case MachineOperand::MO_ExternalSymbol: |
| 197 | return !strcmp(getSymbolName(), Other.getSymbolName()) && |
| 198 | getOffset() == Other.getOffset(); |
Dan Gohman | 6c93880 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 199 | case MachineOperand::MO_BlockAddress: |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 200 | return getBlockAddress() == Other.getBlockAddress() && |
| 201 | getOffset() == Other.getOffset(); |
Juergen Ributzka | e829475 | 2013-12-14 06:53:06 +0000 | [diff] [blame] | 202 | case MachineOperand::MO_RegisterMask: |
| 203 | case MachineOperand::MO_RegisterLiveOut: |
Jakob Stoklund Olesen | 374ed32 | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 204 | return getRegMask() == Other.getRegMask(); |
Chris Lattner | 6c604e3 | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 205 | case MachineOperand::MO_MCSymbol: |
| 206 | return getMCSymbol() == Other.getMCSymbol(); |
Chris Lattner | f839ee0 | 2010-04-07 18:03:19 +0000 | [diff] [blame] | 207 | case MachineOperand::MO_Metadata: |
| 208 | return getMetadata() == Other.getMetadata(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 209 | } |
Chandler Carruth | f3e8502 | 2012-01-10 18:08:01 +0000 | [diff] [blame] | 210 | llvm_unreachable("Invalid machine operand type"); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 213 | // Note: this must stay exactly in sync with isIdenticalTo above. |
| 214 | hash_code llvm::hash_value(const MachineOperand &MO) { |
| 215 | switch (MO.getType()) { |
| 216 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | dba99d0 | 2012-08-28 18:05:48 +0000 | [diff] [blame] | 217 | // Register operands don't have target flags. |
| 218 | return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef()); |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 219 | case MachineOperand::MO_Immediate: |
| 220 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); |
| 221 | case MachineOperand::MO_CImmediate: |
| 222 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); |
| 223 | case MachineOperand::MO_FPImmediate: |
| 224 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); |
| 225 | case MachineOperand::MO_MachineBasicBlock: |
| 226 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); |
| 227 | case MachineOperand::MO_FrameIndex: |
| 228 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 229 | case MachineOperand::MO_ConstantPoolIndex: |
Jakob Stoklund Olesen | 84689b0 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 230 | case MachineOperand::MO_TargetIndex: |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 231 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), |
| 232 | MO.getOffset()); |
| 233 | case MachineOperand::MO_JumpTableIndex: |
| 234 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 235 | case MachineOperand::MO_ExternalSymbol: |
| 236 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), |
| 237 | MO.getSymbolName()); |
| 238 | case MachineOperand::MO_GlobalAddress: |
| 239 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), |
| 240 | MO.getOffset()); |
| 241 | case MachineOperand::MO_BlockAddress: |
| 242 | return hash_combine(MO.getType(), MO.getTargetFlags(), |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 243 | MO.getBlockAddress(), MO.getOffset()); |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 244 | case MachineOperand::MO_RegisterMask: |
Juergen Ributzka | e829475 | 2013-12-14 06:53:06 +0000 | [diff] [blame] | 245 | case MachineOperand::MO_RegisterLiveOut: |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 246 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); |
| 247 | case MachineOperand::MO_Metadata: |
| 248 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); |
| 249 | case MachineOperand::MO_MCSymbol: |
| 250 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); |
| 251 | } |
| 252 | llvm_unreachable("Invalid machine operand type"); |
| 253 | } |
| 254 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 255 | /// print - Print the specified machine operand. |
| 256 | /// |
Mon P Wang | dfcc1ff | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 257 | void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 258 | // If the instruction is embedded into a basic block, we can find the |
| 259 | // target info for the instruction. |
| 260 | if (!TM) |
| 261 | if (const MachineInstr *MI = getParent()) |
| 262 | if (const MachineBasicBlock *MBB = MI->getParent()) |
| 263 | if (const MachineFunction *MF = MBB->getParent()) |
| 264 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 265 | const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0; |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 266 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 267 | switch (getType()) { |
| 268 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 269 | OS << PrintReg(getReg(), TRI, getSubReg()); |
Dan Gohman | 0ab1144 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 270 | |
Evan Cheng | 0dc101b | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 271 | if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 272 | isInternalRead() || isEarlyClobber() || isTied()) { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 273 | OS << '<'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 274 | bool NeedComma = false; |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 275 | if (isDef()) { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 276 | if (NeedComma) OS << ','; |
Dale Johannesen | 1f3ab86 | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 277 | if (isEarlyClobber()) |
| 278 | OS << "earlyclobber,"; |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 279 | if (isImplicit()) |
| 280 | OS << "imp-"; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 281 | OS << "def"; |
| 282 | NeedComma = true; |
Jakob Stoklund Olesen | 7111a63 | 2012-04-20 21:45:33 +0000 | [diff] [blame] | 283 | // <def,read-undef> only makes sense when getSubReg() is set. |
| 284 | // Don't clutter the output otherwise. |
| 285 | if (isUndef() && getSubReg()) |
| 286 | OS << ",read-undef"; |
Evan Cheng | f781bd8 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 287 | } else if (isImplicit()) { |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 288 | OS << "imp-use"; |
Evan Cheng | f781bd8 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 289 | NeedComma = true; |
| 290 | } |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 291 | |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 292 | if (isKill()) { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 293 | if (NeedComma) OS << ','; |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 294 | OS << "kill"; |
| 295 | NeedComma = true; |
| 296 | } |
| 297 | if (isDead()) { |
| 298 | if (NeedComma) OS << ','; |
| 299 | OS << "dead"; |
| 300 | NeedComma = true; |
| 301 | } |
| 302 | if (isUndef() && isUse()) { |
| 303 | if (NeedComma) OS << ','; |
| 304 | OS << "undef"; |
| 305 | NeedComma = true; |
| 306 | } |
| 307 | if (isInternalRead()) { |
| 308 | if (NeedComma) OS << ','; |
| 309 | OS << "internal"; |
| 310 | NeedComma = true; |
| 311 | } |
| 312 | if (isTied()) { |
| 313 | if (NeedComma) OS << ','; |
| 314 | OS << "tied"; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 315 | if (TiedTo != 15) |
| 316 | OS << unsigned(TiedTo - 1); |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 317 | NeedComma = true; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 318 | } |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 319 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 320 | } |
| 321 | break; |
| 322 | case MachineOperand::MO_Immediate: |
| 323 | OS << getImm(); |
| 324 | break; |
Devang Patel | f071d72 | 2011-06-24 20:46:11 +0000 | [diff] [blame] | 325 | case MachineOperand::MO_CImmediate: |
| 326 | getCImm()->getValue().print(OS, false); |
| 327 | break; |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 328 | case MachineOperand::MO_FPImmediate: |
Chris Lattner | fdd8790 | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 329 | if (getFPImm()->getType()->isFloatTy()) |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 330 | OS << getFPImm()->getValueAPF().convertToFloat(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 331 | else |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 332 | OS << getFPImm()->getValueAPF().convertToDouble(); |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 333 | break; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 334 | case MachineOperand::MO_MachineBasicBlock: |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 335 | OS << "<BB#" << getMBB()->getNumber() << ">"; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 336 | break; |
| 337 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 338 | OS << "<fi#" << getIndex() << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 339 | break; |
| 340 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 341 | OS << "<cp#" << getIndex(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 342 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 343 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 344 | break; |
Jakob Stoklund Olesen | 84689b0 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 345 | case MachineOperand::MO_TargetIndex: |
| 346 | OS << "<ti#" << getIndex(); |
| 347 | if (getOffset()) OS << "+" << getOffset(); |
| 348 | OS << '>'; |
| 349 | break; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 350 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 351 | OS << "<jt#" << getIndex() << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 352 | break; |
| 353 | case MachineOperand::MO_GlobalAddress: |
Dan Gohman | 0080ee2 | 2009-11-06 18:03:10 +0000 | [diff] [blame] | 354 | OS << "<ga:"; |
| 355 | WriteAsOperand(OS, getGlobal(), /*PrintType=*/false); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 356 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 357 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 358 | break; |
| 359 | case MachineOperand::MO_ExternalSymbol: |
| 360 | OS << "<es:" << getSymbolName(); |
| 361 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 362 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 363 | break; |
Dan Gohman | 6c93880 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 364 | case MachineOperand::MO_BlockAddress: |
Dale Johannesen | 7b1a7ed | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 365 | OS << '<'; |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 366 | WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false); |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 367 | if (getOffset()) OS << "+" << getOffset(); |
Dan Gohman | 6c93880 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 368 | OS << '>'; |
| 369 | break; |
Jakob Stoklund Olesen | 374ed32 | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 370 | case MachineOperand::MO_RegisterMask: |
Jakob Stoklund Olesen | 5e1ac45 | 2012-02-02 23:52:57 +0000 | [diff] [blame] | 371 | OS << "<regmask>"; |
Jakob Stoklund Olesen | 374ed32 | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 372 | break; |
Juergen Ributzka | e829475 | 2013-12-14 06:53:06 +0000 | [diff] [blame] | 373 | case MachineOperand::MO_RegisterLiveOut: |
| 374 | OS << "<regliveout>"; |
| 375 | break; |
Dale Johannesen | 7b1a7ed | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 376 | case MachineOperand::MO_Metadata: |
| 377 | OS << '<'; |
| 378 | WriteAsOperand(OS, getMetadata(), /*PrintType=*/false); |
| 379 | OS << '>'; |
| 380 | break; |
Chris Lattner | 6c604e3 | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 381 | case MachineOperand::MO_MCSymbol: |
| 382 | OS << "<MCSym=" << *getMCSymbol() << '>'; |
| 383 | break; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 384 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 385 | |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 386 | if (unsigned TF = getTargetFlags()) |
| 387 | OS << "[TF=" << TF << ']'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 388 | } |
| 389 | |
| 390 | //===----------------------------------------------------------------------===// |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 391 | // MachineMemOperand Implementation |
| 392 | //===----------------------------------------------------------------------===// |
| 393 | |
Chris Lattner | de93bb0 | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 394 | /// getAddrSpace - Return the LLVM IR address space number that this pointer |
| 395 | /// points into. |
| 396 | unsigned MachinePointerInfo::getAddrSpace() const { |
| 397 | if (V == 0) return 0; |
| 398 | return cast<PointerType>(V->getType())->getAddressSpace(); |
| 399 | } |
| 400 | |
Chris Lattner | 82fd06d | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 401 | /// getConstantPool - Return a MachinePointerInfo record that refers to the |
| 402 | /// constant pool. |
| 403 | MachinePointerInfo MachinePointerInfo::getConstantPool() { |
| 404 | return MachinePointerInfo(PseudoSourceValue::getConstantPool()); |
| 405 | } |
| 406 | |
| 407 | /// getFixedStack - Return a MachinePointerInfo record that refers to the |
| 408 | /// the specified FrameIndex. |
| 409 | MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) { |
| 410 | return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset); |
| 411 | } |
| 412 | |
Chris Lattner | 50287ea | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 413 | MachinePointerInfo MachinePointerInfo::getJumpTable() { |
| 414 | return MachinePointerInfo(PseudoSourceValue::getJumpTable()); |
| 415 | } |
| 416 | |
| 417 | MachinePointerInfo MachinePointerInfo::getGOT() { |
| 418 | return MachinePointerInfo(PseudoSourceValue::getGOT()); |
| 419 | } |
Chris Lattner | de93bb0 | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 420 | |
Chris Lattner | 886250c | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 421 | MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) { |
| 422 | return MachinePointerInfo(PseudoSourceValue::getStack(), Offset); |
| 423 | } |
| 424 | |
Chris Lattner | 00ca0b8 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 425 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f, |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 426 | uint64_t s, unsigned int a, |
Rafael Espindola | 80c540e | 2012-03-31 18:14:00 +0000 | [diff] [blame] | 427 | const MDNode *TBAAInfo, |
| 428 | const MDNode *Ranges) |
Chris Lattner | 00ca0b8 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 429 | : PtrInfo(ptrinfo), Size(s), |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 430 | Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)), |
Rafael Espindola | 80c540e | 2012-03-31 18:14:00 +0000 | [diff] [blame] | 431 | TBAAInfo(TBAAInfo), Ranges(Ranges) { |
Chris Lattner | 00ca0b8 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 432 | assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) && |
| 433 | "invalid pointer value"); |
Dan Gohman | e7c8242 | 2009-09-21 19:47:04 +0000 | [diff] [blame] | 434 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); |
Dan Gohman | bf98f68 | 2008-07-16 15:56:42 +0000 | [diff] [blame] | 435 | assert((isLoad() || isStore()) && "Not a load/store!"); |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 436 | } |
| 437 | |
Dan Gohman | 2da2bed | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 438 | /// Profile - Gather unique data for the object. |
| 439 | /// |
| 440 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { |
Chris Lattner | 187f653 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 441 | ID.AddInteger(getOffset()); |
Dan Gohman | 2da2bed | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 442 | ID.AddInteger(Size); |
Chris Lattner | 187f653 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 443 | ID.AddPointer(getValue()); |
Dan Gohman | 2da2bed | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 444 | ID.AddInteger(Flags); |
| 445 | } |
| 446 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 447 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { |
| 448 | // The Value and Offset may differ due to CSE. But the flags and size |
| 449 | // should be the same. |
| 450 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); |
| 451 | assert(MMO->getSize() == getSize() && "Size mismatch!"); |
| 452 | |
| 453 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { |
| 454 | // Update the alignment value. |
David Greene | 3a0412f | 2010-02-15 16:48:31 +0000 | [diff] [blame] | 455 | Flags = (Flags & ((1 << MOMaxBits) - 1)) | |
| 456 | ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits); |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 457 | // Also update the base and offset, because the new alignment may |
| 458 | // not be applicable with the old ones. |
Chris Lattner | 187f653 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 459 | PtrInfo = MMO->PtrInfo; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 460 | } |
| 461 | } |
| 462 | |
Dan Gohman | 5a6b11c | 2009-09-25 23:33:20 +0000 | [diff] [blame] | 463 | /// getAlignment - Return the minimum known alignment in bytes of the |
| 464 | /// actual memory reference. |
| 465 | uint64_t MachineMemOperand::getAlignment() const { |
| 466 | return MinAlign(getBaseAlignment(), getOffset()); |
| 467 | } |
| 468 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 469 | raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) { |
| 470 | assert((MMO.isLoad() || MMO.isStore()) && |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 471 | "SV has to be a load, store or both."); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 472 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 473 | if (MMO.isVolatile()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 474 | OS << "Volatile "; |
| 475 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 476 | if (MMO.isLoad()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 477 | OS << "LD"; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 478 | if (MMO.isStore()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 479 | OS << "ST"; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 480 | OS << MMO.getSize(); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 481 | |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 482 | // Print the address information. |
| 483 | OS << "["; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 484 | if (!MMO.getValue()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 485 | OS << "<unknown>"; |
| 486 | else |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 487 | WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false); |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 488 | |
Matt Arsenault | 68c38fd | 2013-12-14 00:24:02 +0000 | [diff] [blame] | 489 | unsigned AS = MMO.getAddrSpace(); |
| 490 | if (AS != 0) |
| 491 | OS << "(addrspace=" << AS << ')'; |
| 492 | |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 493 | // If the alignment of the memory reference itself differs from the alignment |
| 494 | // of the base pointer, print the base alignment explicitly, next to the base |
| 495 | // pointer. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 496 | if (MMO.getBaseAlignment() != MMO.getAlignment()) |
| 497 | OS << "(align=" << MMO.getBaseAlignment() << ")"; |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 498 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 499 | if (MMO.getOffset() != 0) |
| 500 | OS << "+" << MMO.getOffset(); |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 501 | OS << "]"; |
| 502 | |
| 503 | // Print the alignment of the reference. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 504 | if (MMO.getBaseAlignment() != MMO.getAlignment() || |
| 505 | MMO.getBaseAlignment() != MMO.getSize()) |
| 506 | OS << "(align=" << MMO.getAlignment() << ")"; |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 507 | |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 508 | // Print TBAA info. |
| 509 | if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) { |
| 510 | OS << "(tbaa="; |
| 511 | if (TBAAInfo->getNumOperands() > 0) |
| 512 | WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false); |
| 513 | else |
| 514 | OS << "<unknown>"; |
| 515 | OS << ")"; |
| 516 | } |
| 517 | |
Bill Wendling | 9f638ab | 2011-04-29 23:45:22 +0000 | [diff] [blame] | 518 | // Print nontemporal info. |
| 519 | if (MMO.isNonTemporal()) |
| 520 | OS << "(nontemporal)"; |
| 521 | |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 522 | return OS; |
| 523 | } |
| 524 | |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 525 | //===----------------------------------------------------------------------===// |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 526 | // MachineInstr Implementation |
| 527 | //===----------------------------------------------------------------------===// |
| 528 | |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 529 | void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 530 | if (MCID->ImplicitDefs) |
Craig Topper | 5a4bcc7 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 531 | for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 532 | addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 533 | if (MCID->ImplicitUses) |
Craig Topper | 5a4bcc7 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 534 | for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 535 | addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true)); |
Evan Cheng | 77af6ac | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 536 | } |
| 537 | |
Bob Wilson | 406f270 | 2010-04-09 04:34:03 +0000 | [diff] [blame] | 538 | /// MachineInstr ctor - This constructor creates a MachineInstr and adds the |
| 539 | /// implicit operands. It reserves space for the number of operands specified by |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 540 | /// the MCInstrDesc. |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 541 | MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid, |
| 542 | const DebugLoc dl, bool NoImp) |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 543 | : MCID(&tid), Parent(0), Operands(0), NumOperands(0), |
| 544 | Flags(0), AsmPrinterFlags(0), |
| 545 | NumMemRefs(0), MemRefs(0), debugLoc(dl) { |
| 546 | // Reserve space for the expected number of operands. |
| 547 | if (unsigned NumOps = MCID->getNumOperands() + |
| 548 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) { |
| 549 | CapOperands = OperandCapacity::get(NumOps); |
| 550 | Operands = MF.allocateOperandArray(CapOperands); |
| 551 | } |
| 552 | |
Dale Johannesen | 4e04ef3 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 553 | if (!NoImp) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 554 | addImplicitDefUseOperands(MF); |
Dale Johannesen | 4e04ef3 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 555 | } |
| 556 | |
Misha Brukman | b47ab7a | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 557 | /// MachineInstr ctor - Copies MachineInstr arg exactly |
| 558 | /// |
Evan Cheng | a7a20c4 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 559 | MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI) |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 560 | : MCID(&MI.getDesc()), Parent(0), Operands(0), NumOperands(0), |
| 561 | Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | d03878b | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 562 | NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs), |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 563 | debugLoc(MI.getDebugLoc()) { |
| 564 | CapOperands = OperandCapacity::get(MI.getNumOperands()); |
| 565 | Operands = MF.allocateOperandArray(CapOperands); |
Tanya Lattner | 9953d86 | 2004-05-23 20:58:02 +0000 | [diff] [blame] | 566 | |
Jakob Stoklund Olesen | dc5285f | 2013-01-05 05:05:51 +0000 | [diff] [blame] | 567 | // Copy operands. |
Evan Cheng | a7a20c4 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 568 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 569 | addOperand(MF, MI.getOperand(i)); |
Tanya Lattner | bcee21b | 2004-05-24 03:14:18 +0000 | [diff] [blame] | 570 | |
Jakob Stoklund Olesen | a33f504 | 2012-12-18 21:36:05 +0000 | [diff] [blame] | 571 | // Copy all the sensible flags. |
| 572 | setFlags(MI.Flags); |
Alkis Evlogimenos | 14f3fe8 | 2004-02-16 07:17:43 +0000 | [diff] [blame] | 573 | } |
| 574 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 575 | /// getRegInfo - If this instruction is embedded into a MachineFunction, |
| 576 | /// return the MachineRegisterInfo object for the current function, otherwise |
| 577 | /// return null. |
| 578 | MachineRegisterInfo *MachineInstr::getRegInfo() { |
| 579 | if (MachineBasicBlock *MBB = getParent()) |
Dan Gohman | f188fa4 | 2008-07-08 23:59:09 +0000 | [diff] [blame] | 580 | return &MBB->getParent()->getRegInfo(); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 581 | return 0; |
| 582 | } |
| 583 | |
| 584 | /// RemoveRegOperandsFromUseLists - Unlink all of the register operands in |
| 585 | /// this instruction from their respective use lists. This requires that the |
| 586 | /// operands already be on their use lists. |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 587 | void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) { |
Jakob Stoklund Olesen | b089483 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 588 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 589 | if (Operands[i].isReg()) |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 590 | MRI.removeRegOperandFromUseList(&Operands[i]); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 591 | } |
| 592 | |
| 593 | /// AddRegOperandsToUseLists - Add all of the register operands in |
| 594 | /// this instruction from their respective use lists. This requires that the |
| 595 | /// operands not be on their use lists yet. |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 596 | void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) { |
Jakob Stoklund Olesen | b089483 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 597 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 598 | if (Operands[i].isReg()) |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 599 | MRI.addRegOperandToUseList(&Operands[i]); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 600 | } |
| 601 | |
Jakob Stoklund Olesen | 2455b585 | 2012-12-20 22:54:05 +0000 | [diff] [blame] | 602 | void MachineInstr::addOperand(const MachineOperand &Op) { |
| 603 | MachineBasicBlock *MBB = getParent(); |
| 604 | assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs"); |
| 605 | MachineFunction *MF = MBB->getParent(); |
| 606 | assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs"); |
| 607 | addOperand(*MF, Op); |
| 608 | } |
| 609 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 610 | /// Move NumOps MachineOperands from Src to Dst, with support for overlapping |
| 611 | /// ranges. If MRI is non-null also update use-def chains. |
| 612 | static void moveOperands(MachineOperand *Dst, MachineOperand *Src, |
| 613 | unsigned NumOps, MachineRegisterInfo *MRI) { |
| 614 | if (MRI) |
| 615 | return MRI->moveOperands(Dst, Src, NumOps); |
| 616 | |
| 617 | // Here it would be convenient to call memmove, so that isn't allowed because |
| 618 | // MachineOperand has a constructor and so isn't a POD type. |
| 619 | if (Dst < Src) |
| 620 | for (unsigned i = 0; i != NumOps; ++i) |
| 621 | new (Dst + i) MachineOperand(Src[i]); |
| 622 | else |
| 623 | for (unsigned i = NumOps; i ; --i) |
| 624 | new (Dst + i - 1) MachineOperand(Src[i - 1]); |
| 625 | } |
| 626 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 627 | /// addOperand - Add the specified operand to the instruction. If it is an |
| 628 | /// implicit operand, it is added to the end of the operand list. If it is |
| 629 | /// an explicit operand it is added at the end of the explicit operand list |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 630 | /// (before the first implicit operand). |
Jakob Stoklund Olesen | 2455b585 | 2012-12-20 22:54:05 +0000 | [diff] [blame] | 631 | void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) { |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 632 | assert(MCID && "Cannot add operands before providing an instr descriptor"); |
Dan Gohman | 9356d8f | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 633 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 634 | // Check if we're adding one of our existing operands. |
| 635 | if (&Op >= Operands && &Op < Operands + NumOperands) { |
| 636 | // This is unusual: MI->addOperand(MI->getOperand(i)). |
| 637 | // If adding Op requires reallocating or moving existing operands around, |
| 638 | // the Op reference could go stale. Support it by copying Op. |
| 639 | MachineOperand CopyOp(Op); |
| 640 | return addOperand(MF, CopyOp); |
| 641 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 642 | |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 643 | // Find the insert location for the new operand. Implicit registers go at |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 644 | // the end, everything else goes before the implicit regs. |
| 645 | // |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 646 | // FIXME: Allow mixed explicit and implicit operands on inline asm. |
| 647 | // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as |
| 648 | // implicit-defs, but they must not be moved around. See the FIXME in |
| 649 | // InstrEmitter.cpp. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 650 | unsigned OpNo = getNumOperands(); |
| 651 | bool isImpReg = Op.isReg() && Op.isImplicit(); |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 652 | if (!isImpReg && !isInlineAsm()) { |
| 653 | while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) { |
| 654 | --OpNo; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 655 | assert(!Operands[OpNo].isTied() && "Cannot move tied operands"); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 656 | } |
| 657 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 658 | |
Pekka Jaaskelainen | eb4a6e7 | 2013-10-15 14:40:46 +0000 | [diff] [blame] | 659 | #ifndef NDEBUG |
Pekka Jaaskelainen | eb08e2e | 2013-10-15 14:18:10 +0000 | [diff] [blame] | 660 | bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata; |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 661 | // OpNo now points as the desired insertion point. Unless this is a variadic |
| 662 | // instruction, only implicit regs are allowed beyond MCID->getNumOperands(). |
Jakob Stoklund Olesen | c300ef0 | 2012-07-04 23:53:23 +0000 | [diff] [blame] | 663 | // RegMask operands go between the explicit and implicit operands. |
| 664 | assert((isImpReg || Op.isRegMask() || MCID->isVariadic() || |
Pekka Jaaskelainen | eb08e2e | 2013-10-15 14:18:10 +0000 | [diff] [blame] | 665 | OpNo < MCID->getNumOperands() || isMetaDataOp) && |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 666 | "Trying to add an operand to a machine instr that is already done!"); |
Pekka Jaaskelainen | eb4a6e7 | 2013-10-15 14:40:46 +0000 | [diff] [blame] | 667 | #endif |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 668 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 669 | MachineRegisterInfo *MRI = getRegInfo(); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 670 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 671 | // Determine if the Operands array needs to be reallocated. |
| 672 | // Save the old capacity and operand array. |
| 673 | OperandCapacity OldCap = CapOperands; |
| 674 | MachineOperand *OldOperands = Operands; |
| 675 | if (!OldOperands || OldCap.getSize() == getNumOperands()) { |
| 676 | CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1); |
| 677 | Operands = MF.allocateOperandArray(CapOperands); |
| 678 | // Move the operands before the insertion point. |
| 679 | if (OpNo) |
| 680 | moveOperands(Operands, OldOperands, OpNo, MRI); |
| 681 | } |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 682 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 683 | // Move the operands following the insertion point. |
| 684 | if (OpNo != NumOperands) |
| 685 | moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo, |
| 686 | MRI); |
| 687 | ++NumOperands; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 688 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 689 | // Deallocate the old operand array. |
| 690 | if (OldOperands != Operands && OldOperands) |
| 691 | MF.deallocateOperandArray(OldCap, OldOperands); |
| 692 | |
| 693 | // Copy Op into place. It still needs to be inserted into the MRI use lists. |
| 694 | MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op); |
| 695 | NewMO->ParentMI = this; |
| 696 | |
| 697 | // When adding a register operand, tell MRI about it. |
| 698 | if (NewMO->isReg()) { |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 699 | // Ensure isOnRegUseList() returns false, regardless of Op's status. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 700 | NewMO->Contents.Reg.Prev = 0; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 701 | // Ignore existing ties. This is not a property that can be copied. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 702 | NewMO->TiedTo = 0; |
| 703 | // Add the new operand to MRI, but only for instructions in an MBB. |
| 704 | if (MRI) |
| 705 | MRI->addRegOperandToUseList(NewMO); |
Jakob Stoklund Olesen | 0eecbbe | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 706 | // The MCID operand information isn't accurate until we start adding |
| 707 | // explicit operands. The implicit operands are added first, then the |
| 708 | // explicits are inserted before them. |
| 709 | if (!isImpReg) { |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 710 | // Tie uses to defs as indicated in MCInstrDesc. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 711 | if (NewMO->isUse()) { |
Jakob Stoklund Olesen | 0eecbbe | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 712 | int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO); |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 713 | if (DefIdx != -1) |
| 714 | tieOperands(DefIdx, OpNo); |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 715 | } |
Jakob Stoklund Olesen | 0eecbbe | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 716 | // If the register operand is flagged as early, mark the operand as such. |
| 717 | if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1) |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 718 | NewMO->setIsEarlyClobber(true); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 719 | } |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 720 | } |
| 721 | } |
| 722 | |
| 723 | /// RemoveOperand - Erase an operand from an instruction, leaving it with one |
| 724 | /// fewer operand than it started with. |
| 725 | /// |
| 726 | void MachineInstr::RemoveOperand(unsigned OpNo) { |
Jakob Stoklund Olesen | b089483 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 727 | assert(OpNo < getNumOperands() && "Invalid operand number"); |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 728 | untieRegOperand(OpNo); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 729 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 730 | #ifndef NDEBUG |
| 731 | // Moving tied operands would break the ties. |
Jakob Stoklund Olesen | b089483 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 732 | for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i) |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 733 | if (Operands[i].isReg()) |
| 734 | assert(!Operands[i].isTied() && "Cannot move tied operands"); |
| 735 | #endif |
| 736 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 737 | MachineRegisterInfo *MRI = getRegInfo(); |
| 738 | if (MRI && Operands[OpNo].isReg()) |
| 739 | MRI->removeRegOperandFromUseList(Operands + OpNo); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 740 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 741 | // Don't call the MachineOperand destructor. A lot of this code depends on |
| 742 | // MachineOperand having a trivial destructor anyway, and adding a call here |
| 743 | // wouldn't make it 'destructor-correct'. |
| 744 | |
| 745 | if (unsigned N = NumOperands - 1 - OpNo) |
| 746 | moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI); |
| 747 | --NumOperands; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 748 | } |
| 749 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 750 | /// addMemOperand - Add a MachineMemOperand to the machine instruction. |
| 751 | /// This function should be used only occasionally. The setMemRefs function |
| 752 | /// is the primary method for setting up a MachineInstr's MemRefs list. |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 753 | void MachineInstr::addMemOperand(MachineFunction &MF, |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 754 | MachineMemOperand *MO) { |
| 755 | mmo_iterator OldMemRefs = MemRefs; |
Jakob Stoklund Olesen | 5adc4a1 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 756 | unsigned OldNumMemRefs = NumMemRefs; |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 757 | |
Jakob Stoklund Olesen | 5adc4a1 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 758 | unsigned NewNum = NumMemRefs + 1; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 759 | mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum); |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 760 | |
Benjamin Kramer | d03878b | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 761 | std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs); |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 762 | NewMemRefs[NewNum - 1] = MO; |
Jakob Stoklund Olesen | 5adc4a1 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 763 | setMemRefs(NewMemRefs, NewMemRefs + NewNum); |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 764 | } |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 765 | |
Benjamin Kramer | 97f889f | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 766 | bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const { |
Jakob Stoklund Olesen | f0615c7 | 2013-01-10 18:42:44 +0000 | [diff] [blame] | 767 | assert(!isBundledWithPred() && "Must be called on bundle header"); |
Jakob Stoklund Olesen | 55a7be2 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 768 | for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) { |
Benjamin Kramer | 97f889f | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 769 | if (MII->getDesc().getFlags() & Mask) { |
Evan Cheng | cdf89fd | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 770 | if (Type == AnyInBundle) |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 771 | return true; |
| 772 | } else { |
Jakob Stoklund Olesen | 55a7be2 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 773 | if (Type == AllInBundle && !MII->isBundle()) |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 774 | return false; |
| 775 | } |
Jakob Stoklund Olesen | 55a7be2 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 776 | // This was the last instruction in the bundle. |
| 777 | if (!MII->isBundledWithSucc()) |
| 778 | return Type == AllInBundle; |
Evan Cheng | 2a81dd4 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 779 | } |
Evan Cheng | 2a81dd4 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 780 | } |
| 781 | |
Evan Cheng | e9c46c2 | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 782 | bool MachineInstr::isIdenticalTo(const MachineInstr *Other, |
| 783 | MICheckType Check) const { |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 784 | // If opcodes or number of operands are not the same then the two |
| 785 | // instructions are obviously not identical. |
| 786 | if (Other->getOpcode() != getOpcode() || |
| 787 | Other->getNumOperands() != getNumOperands()) |
| 788 | return false; |
| 789 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 790 | if (isBundle()) { |
| 791 | // Both instructions are bundles, compare MIs inside the bundle. |
| 792 | MachineBasicBlock::const_instr_iterator I1 = *this; |
| 793 | MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end(); |
| 794 | MachineBasicBlock::const_instr_iterator I2 = *Other; |
| 795 | MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end(); |
| 796 | while (++I1 != E1 && I1->isInsideBundle()) { |
| 797 | ++I2; |
| 798 | if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check)) |
| 799 | return false; |
| 800 | } |
| 801 | } |
| 802 | |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 803 | // Check operands to make sure they match. |
| 804 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 805 | const MachineOperand &MO = getOperand(i); |
| 806 | const MachineOperand &OMO = Other->getOperand(i); |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 807 | if (!MO.isReg()) { |
| 808 | if (!MO.isIdenticalTo(OMO)) |
| 809 | return false; |
| 810 | continue; |
| 811 | } |
| 812 | |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 813 | // Clients may or may not want to ignore defs when testing for equality. |
| 814 | // For example, machine CSE pass only cares about finding common |
| 815 | // subexpressions, so it's safe to ignore virtual register defs. |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 816 | if (MO.isDef()) { |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 817 | if (Check == IgnoreDefs) |
| 818 | continue; |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 819 | else if (Check == IgnoreVRegDefs) { |
| 820 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || |
| 821 | TargetRegisterInfo::isPhysicalRegister(OMO.getReg())) |
| 822 | if (MO.getReg() != OMO.getReg()) |
| 823 | return false; |
| 824 | } else { |
| 825 | if (!MO.isIdenticalTo(OMO)) |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 826 | return false; |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 827 | if (Check == CheckKillDead && MO.isDead() != OMO.isDead()) |
| 828 | return false; |
| 829 | } |
| 830 | } else { |
| 831 | if (!MO.isIdenticalTo(OMO)) |
| 832 | return false; |
| 833 | if (Check == CheckKillDead && MO.isKill() != OMO.isKill()) |
| 834 | return false; |
| 835 | } |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 836 | } |
Devang Patel | bf8cc60 | 2011-07-07 17:45:33 +0000 | [diff] [blame] | 837 | // If DebugLoc does not match then two dbg.values are not identical. |
| 838 | if (isDebugValue()) |
| 839 | if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown() |
| 840 | && getDebugLoc() != Other->getDebugLoc()) |
| 841 | return false; |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 842 | return true; |
Evan Cheng | e9c46c2 | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 843 | } |
| 844 | |
Chris Lattner | bec79b4 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 845 | MachineInstr *MachineInstr::removeFromParent() { |
| 846 | assert(getParent() && "Not embedded in a basic block!"); |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 847 | return getParent()->remove(this); |
Chris Lattner | bec79b4 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 848 | } |
| 849 | |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 850 | MachineInstr *MachineInstr::removeFromBundle() { |
| 851 | assert(getParent() && "Not embedded in a basic block!"); |
| 852 | return getParent()->remove_instr(this); |
| 853 | } |
Chris Lattner | bec79b4 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 854 | |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 855 | void MachineInstr::eraseFromParent() { |
| 856 | assert(getParent() && "Not embedded in a basic block!"); |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 857 | getParent()->erase(this); |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 858 | } |
| 859 | |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 860 | void MachineInstr::eraseFromBundle() { |
| 861 | assert(getParent() && "Not embedded in a basic block!"); |
| 862 | getParent()->erase_instr(this); |
| 863 | } |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 864 | |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 865 | /// getNumExplicitOperands - Returns the number of non-implicit operands. |
| 866 | /// |
| 867 | unsigned MachineInstr::getNumExplicitOperands() const { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 868 | unsigned NumOperands = MCID->getNumOperands(); |
| 869 | if (!MCID->isVariadic()) |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 870 | return NumOperands; |
| 871 | |
Dan Gohman | 3760853 | 2009-04-15 17:59:11 +0000 | [diff] [blame] | 872 | for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) { |
| 873 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 874 | if (!MO.isReg() || !MO.isImplicit()) |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 875 | NumOperands++; |
| 876 | } |
| 877 | return NumOperands; |
| 878 | } |
| 879 | |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 880 | void MachineInstr::bundleWithPred() { |
| 881 | assert(!isBundledWithPred() && "MI is already bundled with its predecessor"); |
| 882 | setFlag(BundledPred); |
| 883 | MachineBasicBlock::instr_iterator Pred = this; |
| 884 | --Pred; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 885 | assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 886 | Pred->setFlag(BundledSucc); |
| 887 | } |
| 888 | |
| 889 | void MachineInstr::bundleWithSucc() { |
| 890 | assert(!isBundledWithSucc() && "MI is already bundled with its successor"); |
| 891 | setFlag(BundledSucc); |
| 892 | MachineBasicBlock::instr_iterator Succ = this; |
| 893 | ++Succ; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 894 | assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 895 | Succ->setFlag(BundledPred); |
| 896 | } |
| 897 | |
| 898 | void MachineInstr::unbundleFromPred() { |
| 899 | assert(isBundledWithPred() && "MI isn't bundled with its predecessor"); |
| 900 | clearFlag(BundledPred); |
| 901 | MachineBasicBlock::instr_iterator Pred = this; |
| 902 | --Pred; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 903 | assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 904 | Pred->clearFlag(BundledSucc); |
| 905 | } |
| 906 | |
| 907 | void MachineInstr::unbundleFromSucc() { |
| 908 | assert(isBundledWithSucc() && "MI isn't bundled with its successor"); |
| 909 | clearFlag(BundledSucc); |
| 910 | MachineBasicBlock::instr_iterator Succ = this; |
Sergei Larin | 3b46d7e | 2013-01-09 17:54:33 +0000 | [diff] [blame] | 911 | ++Succ; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 912 | assert(Succ->isBundledWithPred() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 913 | Succ->clearFlag(BundledPred); |
| 914 | } |
| 915 | |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 916 | bool MachineInstr::isStackAligningInlineAsm() const { |
| 917 | if (isInlineAsm()) { |
| 918 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 919 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 920 | return true; |
| 921 | } |
| 922 | return false; |
| 923 | } |
Chris Lattner | 33f5af0 | 2006-10-20 22:39:59 +0000 | [diff] [blame] | 924 | |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 925 | InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const { |
| 926 | assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!"); |
| 927 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
Chad Rosier | e53314f | 2012-09-05 22:40:13 +0000 | [diff] [blame] | 928 | return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0); |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 929 | } |
| 930 | |
Jakob Stoklund Olesen | 1e73716 | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 931 | int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx, |
| 932 | unsigned *GroupNo) const { |
| 933 | assert(isInlineAsm() && "Expected an inline asm instruction"); |
| 934 | assert(OpIdx < getNumOperands() && "OpIdx out of range"); |
| 935 | |
| 936 | // Ignore queries about the initial operands. |
| 937 | if (OpIdx < InlineAsm::MIOp_FirstOperand) |
| 938 | return -1; |
| 939 | |
| 940 | unsigned Group = 0; |
| 941 | unsigned NumOps; |
| 942 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 943 | i += NumOps) { |
| 944 | const MachineOperand &FlagMO = getOperand(i); |
| 945 | // If we reach the implicit register operands, stop looking. |
| 946 | if (!FlagMO.isImm()) |
| 947 | return -1; |
| 948 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 949 | if (i + NumOps > OpIdx) { |
| 950 | if (GroupNo) |
| 951 | *GroupNo = Group; |
| 952 | return i; |
| 953 | } |
| 954 | ++Group; |
| 955 | } |
| 956 | return -1; |
| 957 | } |
| 958 | |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 959 | const TargetRegisterClass* |
| 960 | MachineInstr::getRegClassConstraint(unsigned OpIdx, |
| 961 | const TargetInstrInfo *TII, |
| 962 | const TargetRegisterInfo *TRI) const { |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 963 | assert(getParent() && "Can't have an MBB reference here!"); |
| 964 | assert(getParent()->getParent() && "Can't have an MF reference here!"); |
| 965 | const MachineFunction &MF = *getParent()->getParent(); |
| 966 | |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 967 | // Most opcodes have fixed constraints in their MCInstrDesc. |
| 968 | if (!isInlineAsm()) |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 969 | return TII->getRegClass(getDesc(), OpIdx, TRI, MF); |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 970 | |
| 971 | if (!getOperand(OpIdx).isReg()) |
| 972 | return NULL; |
| 973 | |
| 974 | // For tied uses on inline asm, get the constraint from the def. |
| 975 | unsigned DefIdx; |
| 976 | if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx)) |
| 977 | OpIdx = DefIdx; |
| 978 | |
| 979 | // Inline asm stores register class constraints in the flag word. |
| 980 | int FlagIdx = findInlineAsmFlagIdx(OpIdx); |
| 981 | if (FlagIdx < 0) |
| 982 | return NULL; |
| 983 | |
| 984 | unsigned Flag = getOperand(FlagIdx).getImm(); |
| 985 | unsigned RCID; |
| 986 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) |
| 987 | return TRI->getRegClass(RCID); |
| 988 | |
| 989 | // Assume that all registers in a memory operand are pointers. |
| 990 | if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem) |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 991 | return TRI->getPointerRegClass(MF); |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 992 | |
| 993 | return NULL; |
| 994 | } |
| 995 | |
Jakob Stoklund Olesen | 68d752b | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 996 | /// Return the number of instructions inside the MI bundle, not counting the |
| 997 | /// header instruction. |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 998 | unsigned MachineInstr::getBundleSize() const { |
Jakob Stoklund Olesen | 68d752b | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 999 | MachineBasicBlock::const_instr_iterator I = this; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1000 | unsigned Size = 0; |
Jakob Stoklund Olesen | 68d752b | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 1001 | while (I->isBundledWithSucc()) |
| 1002 | ++Size, ++I; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1003 | return Size; |
| 1004 | } |
| 1005 | |
Evan Cheng | 910c808 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 1006 | /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of |
Jim Grosbach | 9632c14 | 2009-09-17 17:57:26 +0000 | [diff] [blame] | 1007 | /// the specific register or -1 if it is not found. It further tightens |
Evan Cheng | 9965aeb | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1008 | /// the search criteria to a use that kills the register if isKill is true. |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1009 | int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill, |
| 1010 | const TargetRegisterInfo *TRI) const { |
Evan Cheng | 75c2194 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1011 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1012 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1013 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1014 | continue; |
| 1015 | unsigned MOReg = MO.getReg(); |
| 1016 | if (!MOReg) |
| 1017 | continue; |
| 1018 | if (MOReg == Reg || |
| 1019 | (TRI && |
| 1020 | TargetRegisterInfo::isPhysicalRegister(MOReg) && |
| 1021 | TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 1022 | TRI->isSubRegister(MOReg, Reg))) |
Evan Cheng | 9965aeb | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1023 | if (!isKill || MO.isKill()) |
Evan Cheng | ec3ac31 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1024 | return i; |
Evan Cheng | 75c2194 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1025 | } |
Evan Cheng | ec3ac31 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1026 | return -1; |
Evan Cheng | 75c2194 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1027 | } |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1028 | |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1029 | /// readsWritesVirtualRegister - Return a pair of bools (reads, writes) |
| 1030 | /// indicating if this instruction reads or writes Reg. This also considers |
| 1031 | /// partial defines. |
| 1032 | std::pair<bool,bool> |
| 1033 | MachineInstr::readsWritesVirtualRegister(unsigned Reg, |
| 1034 | SmallVectorImpl<unsigned> *Ops) const { |
| 1035 | bool PartDef = false; // Partial redefine. |
| 1036 | bool FullDef = false; // Full define. |
| 1037 | bool Use = false; |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1038 | |
| 1039 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1040 | const MachineOperand &MO = getOperand(i); |
| 1041 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1042 | continue; |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1043 | if (Ops) |
| 1044 | Ops->push_back(i); |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1045 | if (MO.isUse()) |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1046 | Use |= !MO.isUndef(); |
Jakob Stoklund Olesen | 9eb77bf | 2011-08-19 00:30:17 +0000 | [diff] [blame] | 1047 | else if (MO.getSubReg() && !MO.isUndef()) |
| 1048 | // A partial <def,undef> doesn't count as reading the register. |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1049 | PartDef = true; |
| 1050 | else |
| 1051 | FullDef = true; |
| 1052 | } |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1053 | // A partial redefine uses Reg unless there is also a full define. |
| 1054 | return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef); |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1055 | } |
| 1056 | |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1057 | /// findRegisterDefOperandIdx() - Returns the operand index that is a def of |
Dan Gohman | 72a0bc1 | 2008-05-06 00:20:10 +0000 | [diff] [blame] | 1058 | /// the specified register or -1 if it is not found. If isDead is true, defs |
| 1059 | /// that are not dead are skipped. If TargetRegisterInfo is non-null, then it |
| 1060 | /// also checks if there is a def of a super-register. |
Evan Cheng | 3858451 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1061 | int |
| 1062 | MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap, |
| 1063 | const TargetRegisterInfo *TRI) const { |
| 1064 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg); |
Evan Cheng | f7ed82d | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1065 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1066 | const MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | e7d3f44 | 2012-02-14 23:49:37 +0000 | [diff] [blame] | 1067 | // Accept regmask operands when Overlap is set. |
| 1068 | // Ignore them when looking for a specific def operand (Overlap == false). |
| 1069 | if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg)) |
| 1070 | return i; |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1071 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1072 | continue; |
| 1073 | unsigned MOReg = MO.getReg(); |
Evan Cheng | 3858451 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1074 | bool Found = (MOReg == Reg); |
| 1075 | if (!Found && TRI && isPhys && |
| 1076 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
| 1077 | if (Overlap) |
| 1078 | Found = TRI->regsOverlap(MOReg, Reg); |
| 1079 | else |
| 1080 | Found = TRI->isSubRegister(MOReg, Reg); |
| 1081 | } |
| 1082 | if (Found && (!isDead || MO.isDead())) |
| 1083 | return i; |
Evan Cheng | f7ed82d | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1084 | } |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1085 | return -1; |
Evan Cheng | f7ed82d | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1086 | } |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1087 | |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1088 | /// findFirstPredOperandIdx() - Find the index of the first operand in the |
| 1089 | /// operand list that is used to represent the predicate. It returns -1 if |
| 1090 | /// none is found. |
| 1091 | int MachineInstr::findFirstPredOperandIdx() const { |
Jim Grosbach | ed16ec4 | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 1092 | // Don't call MCID.findFirstPredOperandIdx() because this variant |
| 1093 | // is sometimes called on an instruction that's not yet complete, and |
| 1094 | // so the number of operands is less than the MCID indicates. In |
| 1095 | // particular, the PTX target does this. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1096 | const MCInstrDesc &MCID = getDesc(); |
| 1097 | if (MCID.isPredicable()) { |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1098 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1099 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1100 | return i; |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1101 | } |
| 1102 | |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1103 | return -1; |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1104 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1105 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1106 | // MachineOperand::TiedTo is 4 bits wide. |
| 1107 | const unsigned TiedMax = 15; |
| 1108 | |
| 1109 | /// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other. |
| 1110 | /// |
| 1111 | /// Use and def operands can be tied together, indicated by a non-zero TiedTo |
| 1112 | /// field. TiedTo can have these values: |
| 1113 | /// |
| 1114 | /// 0: Operand is not tied to anything. |
| 1115 | /// 1 to TiedMax-1: Tied to getOperand(TiedTo-1). |
| 1116 | /// TiedMax: Tied to an operand >= TiedMax-1. |
| 1117 | /// |
| 1118 | /// The tied def must be one of the first TiedMax operands on a normal |
| 1119 | /// instruction. INLINEASM instructions allow more tied defs. |
| 1120 | /// |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1121 | void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) { |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1122 | MachineOperand &DefMO = getOperand(DefIdx); |
| 1123 | MachineOperand &UseMO = getOperand(UseIdx); |
| 1124 | assert(DefMO.isDef() && "DefIdx must be a def operand"); |
| 1125 | assert(UseMO.isUse() && "UseIdx must be a use operand"); |
| 1126 | assert(!DefMO.isTied() && "Def is already tied to another use"); |
| 1127 | assert(!UseMO.isTied() && "Use is already tied to another def"); |
| 1128 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1129 | if (DefIdx < TiedMax) |
| 1130 | UseMO.TiedTo = DefIdx + 1; |
| 1131 | else { |
| 1132 | // Inline asm can use the group descriptors to find tied operands, but on |
| 1133 | // normal instruction, the tied def must be within the first TiedMax |
| 1134 | // operands. |
| 1135 | assert(isInlineAsm() && "DefIdx out of range"); |
| 1136 | UseMO.TiedTo = TiedMax; |
| 1137 | } |
| 1138 | |
| 1139 | // UseIdx can be out of range, we'll search for it in findTiedOperandIdx(). |
| 1140 | DefMO.TiedTo = std::min(UseIdx + 1, TiedMax); |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1141 | } |
| 1142 | |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1143 | /// Given the index of a tied register operand, find the operand it is tied to. |
| 1144 | /// Defs are tied to uses and vice versa. Returns the index of the tied operand |
| 1145 | /// which must exist. |
| 1146 | unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const { |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1147 | const MachineOperand &MO = getOperand(OpIdx); |
| 1148 | assert(MO.isTied() && "Operand isn't tied"); |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1149 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1150 | // Normally TiedTo is in range. |
| 1151 | if (MO.TiedTo < TiedMax) |
| 1152 | return MO.TiedTo - 1; |
| 1153 | |
| 1154 | // Uses on normal instructions can be out of range. |
| 1155 | if (!isInlineAsm()) { |
| 1156 | // Normal tied defs must be in the 0..TiedMax-1 range. |
| 1157 | if (MO.isUse()) |
| 1158 | return TiedMax - 1; |
| 1159 | // MO is a def. Search for the tied use. |
| 1160 | for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) { |
| 1161 | const MachineOperand &UseMO = getOperand(i); |
| 1162 | if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1) |
| 1163 | return i; |
| 1164 | } |
| 1165 | llvm_unreachable("Can't find tied use"); |
| 1166 | } |
| 1167 | |
| 1168 | // Now deal with inline asm by parsing the operand group descriptor flags. |
| 1169 | // Find the beginning of each operand group. |
| 1170 | SmallVector<unsigned, 8> GroupIdx; |
| 1171 | unsigned OpIdxGroup = ~0u; |
| 1172 | unsigned NumOps; |
| 1173 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 1174 | i += NumOps) { |
| 1175 | const MachineOperand &FlagMO = getOperand(i); |
| 1176 | assert(FlagMO.isImm() && "Invalid tied operand on inline asm"); |
| 1177 | unsigned CurGroup = GroupIdx.size(); |
| 1178 | GroupIdx.push_back(i); |
| 1179 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 1180 | // OpIdx belongs to this operand group. |
| 1181 | if (OpIdx > i && OpIdx < i + NumOps) |
| 1182 | OpIdxGroup = CurGroup; |
| 1183 | unsigned TiedGroup; |
| 1184 | if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup)) |
| 1185 | continue; |
| 1186 | // Operands in this group are tied to operands in TiedGroup which must be |
| 1187 | // earlier. Find the number of operands between the two groups. |
| 1188 | unsigned Delta = i - GroupIdx[TiedGroup]; |
| 1189 | |
| 1190 | // OpIdx is a use tied to TiedGroup. |
| 1191 | if (OpIdxGroup == CurGroup) |
| 1192 | return OpIdx - Delta; |
| 1193 | |
| 1194 | // OpIdx is a def tied to this use group. |
| 1195 | if (OpIdxGroup == TiedGroup) |
| 1196 | return OpIdx + Delta; |
| 1197 | } |
| 1198 | llvm_unreachable("Invalid tied operand on inline asm"); |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1199 | } |
| 1200 | |
Dan Gohman | c90f51c | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1201 | /// clearKillInfo - Clears kill flags on all operands. |
| 1202 | /// |
| 1203 | void MachineInstr::clearKillInfo() { |
| 1204 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1205 | MachineOperand &MO = getOperand(i); |
| 1206 | if (MO.isReg() && MO.isUse()) |
| 1207 | MO.setIsKill(false); |
| 1208 | } |
| 1209 | } |
| 1210 | |
Jakob Stoklund Olesen | a8ad977 | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1211 | void MachineInstr::substituteRegister(unsigned FromReg, |
| 1212 | unsigned ToReg, |
| 1213 | unsigned SubIdx, |
| 1214 | const TargetRegisterInfo &RegInfo) { |
| 1215 | if (TargetRegisterInfo::isPhysicalRegister(ToReg)) { |
| 1216 | if (SubIdx) |
| 1217 | ToReg = RegInfo.getSubReg(ToReg, SubIdx); |
| 1218 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1219 | MachineOperand &MO = getOperand(i); |
| 1220 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1221 | continue; |
| 1222 | MO.substPhysReg(ToReg, RegInfo); |
| 1223 | } |
| 1224 | } else { |
| 1225 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1226 | MachineOperand &MO = getOperand(i); |
| 1227 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1228 | continue; |
| 1229 | MO.substVirtReg(ToReg, SubIdx, RegInfo); |
| 1230 | } |
| 1231 | } |
| 1232 | } |
| 1233 | |
Evan Cheng | 7d98a48 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1234 | /// isSafeToMove - Return true if it is safe to move this instruction. If |
| 1235 | /// SawStore is set to true, it means that there is a store (or call) between |
| 1236 | /// the instruction's location and its intended destination. |
Dan Gohman | 0d9d8ae | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1237 | bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, |
Evan Cheng | 62e795a | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1238 | AliasAnalysis *AA, |
| 1239 | bool &SawStore) const { |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1240 | // Ignore stuff that we obviously can't move. |
Jakob Stoklund Olesen | 813a109 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1241 | // |
| 1242 | // Treat volatile loads as stores. This is not strictly necessary for |
Jakob Stoklund Olesen | d92e2bc | 2012-09-04 18:44:43 +0000 | [diff] [blame] | 1243 | // volatiles, but it is required for atomic loads. It is not allowed to move |
Jakob Stoklund Olesen | 813a109 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1244 | // a load across an atomic load with Ordering > Monotonic. |
| 1245 | if (mayStore() || isCall() || |
Jakob Stoklund Olesen | cea3e77 | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1246 | (mayLoad() && hasOrderedMemoryRef())) { |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1247 | SawStore = true; |
| 1248 | return false; |
| 1249 | } |
Evan Cheng | 0638c20 | 2011-01-07 21:08:26 +0000 | [diff] [blame] | 1250 | |
| 1251 | if (isLabel() || isDebugValue() || |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1252 | isTerminator() || hasUnmodeledSideEffects()) |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1253 | return false; |
| 1254 | |
| 1255 | // See if this instruction does a load. If so, we have to guarantee that the |
| 1256 | // loaded value doesn't change between the load and the its intended |
| 1257 | // destination. The check for isInvariantLoad gives the targe the chance to |
| 1258 | // classify the load as always returning a constant, e.g. a constant pool |
| 1259 | // load. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1260 | if (mayLoad() && !isInvariantLoad(AA)) |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1261 | // Otherwise, this is a real load. If there is a store between the load and |
Jakob Stoklund Olesen | 813a109 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1262 | // end of block, we can't move it. |
| 1263 | return !SawStore; |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1264 | |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1265 | return true; |
| 1266 | } |
| 1267 | |
Jakob Stoklund Olesen | cea3e77 | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1268 | /// hasOrderedMemoryRef - Return true if this instruction may have an ordered |
| 1269 | /// or volatile memory reference, or if the information describing the memory |
| 1270 | /// reference is not available. Return false if it is known to have no ordered |
| 1271 | /// memory references. |
| 1272 | bool MachineInstr::hasOrderedMemoryRef() const { |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1273 | // An instruction known never to access memory won't have a volatile access. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1274 | if (!mayStore() && |
| 1275 | !mayLoad() && |
| 1276 | !isCall() && |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1277 | !hasUnmodeledSideEffects()) |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1278 | return false; |
| 1279 | |
| 1280 | // Otherwise, if the instruction has no memory reference information, |
| 1281 | // conservatively assume it wasn't preserved. |
| 1282 | if (memoperands_empty()) |
| 1283 | return true; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1284 | |
Jakob Stoklund Olesen | cea3e77 | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1285 | // Check the memory reference information for ordered references. |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1286 | for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I) |
Jakob Stoklund Olesen | cea3e77 | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1287 | if (!(*I)->isUnordered()) |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1288 | return true; |
| 1289 | |
| 1290 | return false; |
| 1291 | } |
| 1292 | |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1293 | /// isInvariantLoad - Return true if this instruction is loading from a |
| 1294 | /// location whose value is invariant across the function. For example, |
Dan Gohman | 4a61882 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 1295 | /// loading a value from the constant pool or from the argument area |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1296 | /// of a function if it does not change. This should only return true of |
| 1297 | /// *all* loads the instruction does are invariant (if it does multiple loads). |
| 1298 | bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const { |
| 1299 | // If the instruction doesn't load at all, it isn't an invariant load. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1300 | if (!mayLoad()) |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1301 | return false; |
| 1302 | |
| 1303 | // If the instruction has lost its memoperands, conservatively assume that |
| 1304 | // it may not be an invariant load. |
| 1305 | if (memoperands_empty()) |
| 1306 | return false; |
| 1307 | |
| 1308 | const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo(); |
| 1309 | |
| 1310 | for (mmo_iterator I = memoperands_begin(), |
| 1311 | E = memoperands_end(); I != E; ++I) { |
| 1312 | if ((*I)->isVolatile()) return false; |
| 1313 | if ((*I)->isStore()) return false; |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1314 | if ((*I)->isInvariant()) return true; |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1315 | |
| 1316 | if (const Value *V = (*I)->getValue()) { |
| 1317 | // A load from a constant PseudoSourceValue is invariant. |
| 1318 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) |
| 1319 | if (PSV->isConstant(MFI)) |
| 1320 | continue; |
| 1321 | // If we have an AliasAnalysis, ask it whether the memory is constant. |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 1322 | if (AA && AA->pointsToConstantMemory( |
| 1323 | AliasAnalysis::Location(V, (*I)->getSize(), |
| 1324 | (*I)->getTBAAInfo()))) |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1325 | continue; |
| 1326 | } |
| 1327 | |
| 1328 | // Otherwise assume conservatively. |
| 1329 | return false; |
| 1330 | } |
| 1331 | |
| 1332 | // Everything checks out. |
| 1333 | return true; |
| 1334 | } |
| 1335 | |
Evan Cheng | 7145382 | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1336 | /// isConstantValuePHI - If the specified instruction is a PHI that always |
| 1337 | /// merges together the same virtual register, return the register, otherwise |
| 1338 | /// return 0. |
| 1339 | unsigned MachineInstr::isConstantValuePHI() const { |
Chris Lattner | b06015a | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1340 | if (!isPHI()) |
Evan Cheng | 7145382 | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1341 | return 0; |
Evan Cheng | 5c668a2 | 2009-12-07 23:10:34 +0000 | [diff] [blame] | 1342 | assert(getNumOperands() >= 3 && |
| 1343 | "It's illegal to have a PHI without source operands"); |
Evan Cheng | 7145382 | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1344 | |
| 1345 | unsigned Reg = getOperand(1).getReg(); |
| 1346 | for (unsigned i = 3, e = getNumOperands(); i < e; i += 2) |
| 1347 | if (getOperand(i).getReg() != Reg) |
| 1348 | return 0; |
| 1349 | return Reg; |
| 1350 | } |
| 1351 | |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1352 | bool MachineInstr::hasUnmodeledSideEffects() const { |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1353 | if (hasProperty(MCID::UnmodeledSideEffects)) |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1354 | return true; |
| 1355 | if (isInlineAsm()) { |
| 1356 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1357 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1358 | return true; |
| 1359 | } |
| 1360 | |
| 1361 | return false; |
| 1362 | } |
| 1363 | |
Evan Cheng | b083c47 | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1364 | /// allDefsAreDead - Return true if all the defs of this instruction are dead. |
| 1365 | /// |
| 1366 | bool MachineInstr::allDefsAreDead() const { |
| 1367 | for (unsigned i = 0, e = getNumOperands(); i < e; ++i) { |
| 1368 | const MachineOperand &MO = getOperand(i); |
| 1369 | if (!MO.isReg() || MO.isUse()) |
| 1370 | continue; |
| 1371 | if (!MO.isDead()) |
| 1372 | return false; |
| 1373 | } |
| 1374 | return true; |
| 1375 | } |
| 1376 | |
Evan Cheng | 21eedfb | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1377 | /// copyImplicitOps - Copy implicit register operands from specified |
| 1378 | /// instruction to this instruction. |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1379 | void MachineInstr::copyImplicitOps(MachineFunction &MF, |
| 1380 | const MachineInstr *MI) { |
Evan Cheng | 21eedfb | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1381 | for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands(); |
| 1382 | i != e; ++i) { |
| 1383 | const MachineOperand &MO = MI->getOperand(i); |
| 1384 | if (MO.isReg() && MO.isImplicit()) |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1385 | addOperand(MF, MO); |
Evan Cheng | 21eedfb | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1386 | } |
| 1387 | } |
| 1388 | |
Brian Gaeke | e8f7c2f | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 1389 | void MachineInstr::dump() const { |
Manman Ren | 19f49ac | 2012-09-11 22:23:19 +0000 | [diff] [blame] | 1390 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
David Greene | 29388d6 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 1391 | dbgs() << " " << *this; |
Manman Ren | 742534c | 2012-09-06 19:06:06 +0000 | [diff] [blame] | 1392 | #endif |
Mon P Wang | dfcc1ff | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1393 | } |
| 1394 | |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1395 | static void printDebugLoc(DebugLoc DL, const MachineFunction *MF, |
Devang Patel | c728518 | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1396 | raw_ostream &CommentOS) { |
| 1397 | const LLVMContext &Ctx = MF->getFunction()->getContext(); |
| 1398 | if (!DL.isUnknown()) { // Print source line info. |
| 1399 | DIScope Scope(DL.getScope(Ctx)); |
Manman Ren | 983a16c | 2013-06-28 05:43:10 +0000 | [diff] [blame] | 1400 | assert((!Scope || Scope.isScope()) && |
| 1401 | "Scope of a DebugLoc should be null or a DIScope."); |
Devang Patel | c728518 | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1402 | // Omit the directory, because it's likely to be long and uninteresting. |
Manman Ren | 983a16c | 2013-06-28 05:43:10 +0000 | [diff] [blame] | 1403 | if (Scope) |
Devang Patel | c728518 | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1404 | CommentOS << Scope.getFilename(); |
| 1405 | else |
| 1406 | CommentOS << "<unknown>"; |
| 1407 | CommentOS << ':' << DL.getLine(); |
| 1408 | if (DL.getCol() != 0) |
| 1409 | CommentOS << ':' << DL.getCol(); |
| 1410 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx)); |
| 1411 | if (!InlinedAtDL.isUnknown()) { |
| 1412 | CommentOS << " @[ "; |
| 1413 | printDebugLoc(InlinedAtDL, MF, CommentOS); |
| 1414 | CommentOS << " ]"; |
| 1415 | } |
| 1416 | } |
| 1417 | } |
| 1418 | |
Andrew Trick | b36388a | 2013-01-25 07:45:25 +0000 | [diff] [blame] | 1419 | void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM, |
| 1420 | bool SkipOpers) const { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1421 | // We can be a bit tidier if we know the TargetMachine and/or MachineFunction. |
| 1422 | const MachineFunction *MF = 0; |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1423 | const MachineRegisterInfo *MRI = 0; |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1424 | if (const MachineBasicBlock *MBB = getParent()) { |
| 1425 | MF = MBB->getParent(); |
| 1426 | if (!TM && MF) |
| 1427 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1428 | if (MF) |
| 1429 | MRI = &MF->getRegInfo(); |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1430 | } |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1431 | |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1432 | // Save a list of virtual registers. |
| 1433 | SmallVector<unsigned, 8> VirtRegs; |
| 1434 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1435 | // Print explicitly defined operands on the left of an assignment syntax. |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1436 | unsigned StartOp = 0, e = getNumOperands(); |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1437 | for (; StartOp < e && getOperand(StartOp).isReg() && |
| 1438 | getOperand(StartOp).isDef() && |
| 1439 | !getOperand(StartOp).isImplicit(); |
| 1440 | ++StartOp) { |
| 1441 | if (StartOp != 0) OS << ", "; |
| 1442 | getOperand(StartOp).print(OS, TM); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1443 | unsigned Reg = getOperand(StartOp).getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1444 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1445 | VirtRegs.push_back(Reg); |
Chris Lattner | ac6e974 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1446 | } |
Tanya Lattner | 23dbc81 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 1447 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1448 | if (StartOp != 0) |
| 1449 | OS << " = "; |
| 1450 | |
| 1451 | // Print the opcode name. |
Benjamin Kramer | bf152d5 | 2012-02-10 13:18:44 +0000 | [diff] [blame] | 1452 | if (TM && TM->getInstrInfo()) |
| 1453 | OS << TM->getInstrInfo()->getName(getOpcode()); |
| 1454 | else |
| 1455 | OS << "UNKNOWN"; |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1456 | |
Andrew Trick | b36388a | 2013-01-25 07:45:25 +0000 | [diff] [blame] | 1457 | if (SkipOpers) |
| 1458 | return; |
| 1459 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1460 | // Print the rest of the operands. |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1461 | bool OmittedAnyCallClobbers = false; |
| 1462 | bool FirstOp = true; |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1463 | unsigned AsmDescOp = ~0u; |
| 1464 | unsigned AsmOpCount = 0; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1465 | |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 1466 | if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) { |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1467 | // Print asm string. |
| 1468 | OS << " "; |
| 1469 | getOperand(InlineAsm::MIOp_AsmString).print(OS, TM); |
| 1470 | |
Eric Christopher | 0cb6fd9 | 2013-01-11 18:12:39 +0000 | [diff] [blame] | 1471 | // Print HasSideEffects, MayLoad, MayStore, IsAlignStack |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1472 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1473 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1474 | OS << " [sideeffect]"; |
Eric Christopher | 0cb6fd9 | 2013-01-11 18:12:39 +0000 | [diff] [blame] | 1475 | if (ExtraInfo & InlineAsm::Extra_MayLoad) |
| 1476 | OS << " [mayload]"; |
| 1477 | if (ExtraInfo & InlineAsm::Extra_MayStore) |
| 1478 | OS << " [maystore]"; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1479 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 1480 | OS << " [alignstack]"; |
Chad Rosier | cbd2a19 | 2012-09-05 22:17:43 +0000 | [diff] [blame] | 1481 | if (getInlineAsmDialect() == InlineAsm::AD_ATT) |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1482 | OS << " [attdialect]"; |
Chad Rosier | cbd2a19 | 2012-09-05 22:17:43 +0000 | [diff] [blame] | 1483 | if (getInlineAsmDialect() == InlineAsm::AD_Intel) |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1484 | OS << " [inteldialect]"; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1485 | |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1486 | StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1487 | FirstOp = false; |
| 1488 | } |
| 1489 | |
| 1490 | |
Chris Lattner | ac6e974 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1491 | for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1492 | const MachineOperand &MO = getOperand(i); |
| 1493 | |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1494 | if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1495 | VirtRegs.push_back(MO.getReg()); |
| 1496 | |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1497 | // Omit call-clobbered registers which aren't used anywhere. This makes |
| 1498 | // call instructions much less noisy on targets where calls clobber lots |
| 1499 | // of registers. Don't rely on MO.isDead() because we may be called before |
| 1500 | // LiveVariables is run, or we may be looking at a non-allocatable reg. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1501 | if (MF && isCall() && |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1502 | MO.isReg() && MO.isImplicit() && MO.isDef()) { |
| 1503 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1504 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1505 | const MachineRegisterInfo &MRI = MF->getRegInfo(); |
Jakob Stoklund Olesen | 4acf7dd | 2013-02-05 18:21:56 +0000 | [diff] [blame] | 1506 | if (MRI.use_empty(Reg)) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1507 | bool HasAliasLive = false; |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1508 | for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true); |
| 1509 | AI.isValid(); ++AI) { |
| 1510 | unsigned AliasReg = *AI; |
Jakob Stoklund Olesen | 4acf7dd | 2013-02-05 18:21:56 +0000 | [diff] [blame] | 1511 | if (!MRI.use_empty(AliasReg)) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1512 | HasAliasLive = true; |
| 1513 | break; |
| 1514 | } |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1515 | } |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1516 | if (!HasAliasLive) { |
| 1517 | OmittedAnyCallClobbers = true; |
| 1518 | continue; |
| 1519 | } |
| 1520 | } |
| 1521 | } |
| 1522 | } |
| 1523 | |
| 1524 | if (FirstOp) FirstOp = false; else OS << ","; |
Chris Lattner | ac6e974 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1525 | OS << " "; |
Jakob Stoklund Olesen | e8800b8 | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1526 | if (i < getDesc().NumOperands) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1527 | const MCOperandInfo &MCOI = getDesc().OpInfo[i]; |
| 1528 | if (MCOI.isPredicate()) |
Jakob Stoklund Olesen | e8800b8 | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1529 | OS << "pred:"; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1530 | if (MCOI.isOptionalDef()) |
Jakob Stoklund Olesen | e8800b8 | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1531 | OS << "opt:"; |
| 1532 | } |
Evan Cheng | d4d1a51 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1533 | if (isDebugValue() && MO.isMetadata()) { |
| 1534 | // Pretty print DBG_VALUE instructions. |
| 1535 | const MDNode *MD = MO.getMetadata(); |
| 1536 | if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2))) |
| 1537 | OS << "!\"" << MDS->getString() << '\"'; |
| 1538 | else |
| 1539 | MO.print(OS, TM); |
Jakob Stoklund Olesen | ac0a210 | 2010-07-04 23:24:23 +0000 | [diff] [blame] | 1540 | } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { |
| 1541 | OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm()); |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1542 | } else if (i == AsmDescOp && MO.isImm()) { |
| 1543 | // Pretty print the inline asm operand descriptor. |
| 1544 | OS << '$' << AsmOpCount++; |
| 1545 | unsigned Flag = MO.getImm(); |
| 1546 | switch (InlineAsm::getKind(Flag)) { |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1547 | case InlineAsm::Kind_RegUse: OS << ":[reguse"; break; |
| 1548 | case InlineAsm::Kind_RegDef: OS << ":[regdef"; break; |
| 1549 | case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break; |
| 1550 | case InlineAsm::Kind_Clobber: OS << ":[clobber"; break; |
| 1551 | case InlineAsm::Kind_Imm: OS << ":[imm"; break; |
| 1552 | case InlineAsm::Kind_Mem: OS << ":[mem"; break; |
| 1553 | default: OS << ":[??" << InlineAsm::getKind(Flag); break; |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1554 | } |
| 1555 | |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1556 | unsigned RCID = 0; |
Nick Lewycky | 8488225 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1557 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) { |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1558 | if (TM) |
| 1559 | OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName(); |
| 1560 | else |
| 1561 | OS << ":RC" << RCID; |
Nick Lewycky | 8488225 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1562 | } |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1563 | |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1564 | unsigned TiedTo = 0; |
| 1565 | if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo)) |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1566 | OS << " tiedto:$" << TiedTo; |
| 1567 | |
| 1568 | OS << ']'; |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1569 | |
| 1570 | // Compute the index of the next operand descriptor. |
| 1571 | AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag); |
Evan Cheng | d4d1a51 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1572 | } else |
| 1573 | MO.print(OS, TM); |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1574 | } |
| 1575 | |
| 1576 | // Briefly indicate whether any call clobbers were omitted. |
| 1577 | if (OmittedAnyCallClobbers) { |
Bill Wendling | ec030f2 | 2009-12-25 13:45:50 +0000 | [diff] [blame] | 1578 | if (!FirstOp) OS << ","; |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1579 | OS << " ..."; |
Chris Lattner | 214808f | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1580 | } |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1581 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1582 | bool HaveSemi = false; |
Jakob Stoklund Olesen | 6922e9c | 2013-01-09 18:35:09 +0000 | [diff] [blame] | 1583 | const unsigned PrintableFlags = FrameSetup; |
| 1584 | if (Flags & PrintableFlags) { |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1585 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1586 | OS << " flags: "; |
| 1587 | |
| 1588 | if (Flags & FrameSetup) |
| 1589 | OS << "FrameSetup"; |
| 1590 | } |
| 1591 | |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1592 | if (!memoperands_empty()) { |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1593 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1594 | |
| 1595 | OS << " mem:"; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1596 | for (mmo_iterator i = memoperands_begin(), e = memoperands_end(); |
| 1597 | i != e; ++i) { |
| 1598 | OS << **i; |
Oscar Fuentes | 40b31ad | 2010-08-02 06:00:15 +0000 | [diff] [blame] | 1599 | if (llvm::next(i) != e) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 1600 | OS << " "; |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1601 | } |
| 1602 | } |
| 1603 | |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1604 | // Print the regclass of any virtual registers encountered. |
| 1605 | if (MRI && !VirtRegs.empty()) { |
| 1606 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1607 | for (unsigned i = 0; i != VirtRegs.size(); ++i) { |
| 1608 | const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]); |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1609 | OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1610 | for (unsigned j = i+1; j != VirtRegs.size();) { |
| 1611 | if (MRI->getRegClass(VirtRegs[j]) != RC) { |
| 1612 | ++j; |
| 1613 | continue; |
| 1614 | } |
| 1615 | if (VirtRegs[i] != VirtRegs[j]) |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1616 | OS << "," << PrintReg(VirtRegs[j]); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1617 | VirtRegs.erase(VirtRegs.begin()+j); |
| 1618 | } |
| 1619 | } |
| 1620 | } |
| 1621 | |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1622 | // Print debug location information. |
Devang Patel | d61b1d5 | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 1623 | if (isDebugValue() && getOperand(e - 1).isMetadata()) { |
| 1624 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1625 | DIVariable DV(getOperand(e - 1).getMetadata()); |
| 1626 | OS << " line no:" << DV.getLineNumber(); |
| 1627 | if (MDNode *InlinedAt = DV.getInlinedAt()) { |
| 1628 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt); |
| 1629 | if (!InlinedAtDL.isUnknown()) { |
| 1630 | OS << " inlined @[ "; |
| 1631 | printDebugLoc(InlinedAtDL, MF, OS); |
| 1632 | OS << " ]"; |
| 1633 | } |
| 1634 | } |
| 1635 | } else if (!debugLoc.isUnknown() && MF) { |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1636 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
Dan Gohman | 2e3f187 | 2009-11-23 21:29:08 +0000 | [diff] [blame] | 1637 | OS << " dbg:"; |
Devang Patel | c728518 | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1638 | printDebugLoc(debugLoc, MF, OS); |
Bill Wendling | 1a0a3d0 | 2009-02-19 21:44:55 +0000 | [diff] [blame] | 1639 | } |
| 1640 | |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1641 | OS << '\n'; |
Chris Lattner | 214808f | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1642 | } |
| 1643 | |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1644 | bool MachineInstr::addRegisterKilled(unsigned IncomingReg, |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1645 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1646 | bool AddIfNotFound) { |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1647 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1648 | bool hasAliases = isPhysReg && |
| 1649 | MCRegAliasIterator(IncomingReg, RegInfo, false).isValid(); |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1650 | bool Found = false; |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1651 | SmallVector<unsigned,4> DeadOps; |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1652 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1653 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | f465f06 | 2009-08-04 20:09:25 +0000 | [diff] [blame] | 1654 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1655 | continue; |
| 1656 | unsigned Reg = MO.getReg(); |
| 1657 | if (!Reg) |
| 1658 | continue; |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1659 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1660 | if (Reg == IncomingReg) { |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1661 | if (!Found) { |
| 1662 | if (MO.isKill()) |
| 1663 | // The register is already marked kill. |
| 1664 | return true; |
Jakob Stoklund Olesen | c59cd9b | 2009-08-02 19:13:03 +0000 | [diff] [blame] | 1665 | if (isPhysReg && isRegTiedToDefOperand(i)) |
| 1666 | // Two-address uses of physregs must not be marked kill. |
| 1667 | return true; |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1668 | MO.setIsKill(); |
| 1669 | Found = true; |
| 1670 | } |
| 1671 | } else if (hasAliases && MO.isKill() && |
| 1672 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1673 | // A super-register kill already exists. |
| 1674 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | b261292 | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1675 | return true; |
| 1676 | if (RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1677 | DeadOps.push_back(i); |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1678 | } |
| 1679 | } |
| 1680 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1681 | // Trim unneeded kill operands. |
| 1682 | while (!DeadOps.empty()) { |
| 1683 | unsigned OpIdx = DeadOps.back(); |
| 1684 | if (getOperand(OpIdx).isImplicit()) |
| 1685 | RemoveOperand(OpIdx); |
| 1686 | else |
| 1687 | getOperand(OpIdx).setIsKill(false); |
| 1688 | DeadOps.pop_back(); |
| 1689 | } |
| 1690 | |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1691 | // If not found, this means an alias of one of the operands is killed. Add a |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1692 | // new implicit operand if required. |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1693 | if (!Found && AddIfNotFound) { |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1694 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1695 | false /*IsDef*/, |
| 1696 | true /*IsImp*/, |
| 1697 | true /*IsKill*/)); |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1698 | return true; |
| 1699 | } |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1700 | return Found; |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1701 | } |
| 1702 | |
Jakob Stoklund Olesen | 8c139a5 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 1703 | void MachineInstr::clearRegisterKills(unsigned Reg, |
| 1704 | const TargetRegisterInfo *RegInfo) { |
| 1705 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1706 | RegInfo = 0; |
| 1707 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1708 | MachineOperand &MO = getOperand(i); |
| 1709 | if (!MO.isReg() || !MO.isUse() || !MO.isKill()) |
| 1710 | continue; |
| 1711 | unsigned OpReg = MO.getReg(); |
| 1712 | if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg))) |
| 1713 | MO.setIsKill(false); |
| 1714 | } |
| 1715 | } |
| 1716 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1717 | bool MachineInstr::addRegisterDead(unsigned Reg, |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1718 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1719 | bool AddIfNotFound) { |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1720 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg); |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1721 | bool hasAliases = isPhysReg && |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1722 | MCRegAliasIterator(Reg, RegInfo, false).isValid(); |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1723 | bool Found = false; |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1724 | SmallVector<unsigned,4> DeadOps; |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1725 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1726 | MachineOperand &MO = getOperand(i); |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1727 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1728 | continue; |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1729 | unsigned MOReg = MO.getReg(); |
| 1730 | if (!MOReg) |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1731 | continue; |
| 1732 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1733 | if (MOReg == Reg) { |
Jakob Stoklund Olesen | 76ad3de | 2011-04-05 16:53:50 +0000 | [diff] [blame] | 1734 | MO.setIsDead(); |
| 1735 | Found = true; |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1736 | } else if (hasAliases && MO.isDead() && |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1737 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1738 | // There exists a super-register that's marked dead. |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1739 | if (RegInfo->isSuperRegister(Reg, MOReg)) |
Dan Gohman | b261292 | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1740 | return true; |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1741 | if (RegInfo->isSubRegister(Reg, MOReg)) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1742 | DeadOps.push_back(i); |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1743 | } |
| 1744 | } |
| 1745 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1746 | // Trim unneeded dead operands. |
| 1747 | while (!DeadOps.empty()) { |
| 1748 | unsigned OpIdx = DeadOps.back(); |
| 1749 | if (getOperand(OpIdx).isImplicit()) |
| 1750 | RemoveOperand(OpIdx); |
| 1751 | else |
| 1752 | getOperand(OpIdx).setIsDead(false); |
| 1753 | DeadOps.pop_back(); |
| 1754 | } |
| 1755 | |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1756 | // If not found, this means an alias of one of the operands is dead. Add a |
| 1757 | // new implicit operand if required. |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1758 | if (Found || !AddIfNotFound) |
| 1759 | return Found; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1760 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1761 | addOperand(MachineOperand::CreateReg(Reg, |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1762 | true /*IsDef*/, |
| 1763 | true /*IsImp*/, |
| 1764 | false /*IsKill*/, |
| 1765 | true /*IsDead*/)); |
| 1766 | return true; |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1767 | } |
Jakob Stoklund Olesen | 7725526 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1768 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1769 | void MachineInstr::addRegisterDefined(unsigned Reg, |
Jakob Stoklund Olesen | 7725526 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1770 | const TargetRegisterInfo *RegInfo) { |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1771 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 1772 | MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo); |
Jakob Stoklund Olesen | 1f38010 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1773 | if (MO) |
| 1774 | return; |
| 1775 | } else { |
| 1776 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1777 | const MachineOperand &MO = getOperand(i); |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1778 | if (MO.isReg() && MO.getReg() == Reg && MO.isDef() && |
Jakob Stoklund Olesen | 1f38010 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1779 | MO.getSubReg() == 0) |
| 1780 | return; |
| 1781 | } |
| 1782 | } |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1783 | addOperand(MachineOperand::CreateReg(Reg, |
Jakob Stoklund Olesen | 1f38010 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1784 | true /*IsDef*/, |
| 1785 | true /*IsImp*/)); |
Jakob Stoklund Olesen | 7725526 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1786 | } |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1787 | |
Jakob Stoklund Olesen | 4290be4 | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 1788 | void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs, |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1789 | const TargetRegisterInfo &TRI) { |
Jakob Stoklund Olesen | 56fe2ed | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1790 | bool HasRegMask = false; |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1791 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1792 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | 56fe2ed | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1793 | if (MO.isRegMask()) { |
| 1794 | HasRegMask = true; |
| 1795 | continue; |
| 1796 | } |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1797 | if (!MO.isReg() || !MO.isDef()) continue; |
| 1798 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | f650732 | 2012-02-03 20:43:35 +0000 | [diff] [blame] | 1799 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1800 | bool Dead = true; |
Jakob Stoklund Olesen | 4290be4 | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 1801 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 1802 | I != E; ++I) |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1803 | if (TRI.regsOverlap(*I, Reg)) { |
| 1804 | Dead = false; |
| 1805 | break; |
| 1806 | } |
| 1807 | // If there are no uses, including partial uses, the def is dead. |
| 1808 | if (Dead) MO.setIsDead(); |
| 1809 | } |
Jakob Stoklund Olesen | 56fe2ed | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1810 | |
| 1811 | // This is a call with a register mask operand. |
| 1812 | // Mask clobbers are always dead, so add defs for the non-dead defines. |
| 1813 | if (HasRegMask) |
| 1814 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 1815 | I != E; ++I) |
| 1816 | addRegisterDefined(*I, &TRI); |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1817 | } |
| 1818 | |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1819 | unsigned |
| 1820 | MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) { |
Chandler Carruth | 962152c | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1821 | // Build up a buffer of hash code components. |
Chandler Carruth | 962152c | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1822 | SmallVector<size_t, 8> HashComponents; |
| 1823 | HashComponents.reserve(MI->getNumOperands() + 1); |
| 1824 | HashComponents.push_back(MI->getOpcode()); |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1825 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1826 | const MachineOperand &MO = MI->getOperand(i); |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 1827 | if (MO.isReg() && MO.isDef() && |
| 1828 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
| 1829 | continue; // Skip virtual register defs. |
| 1830 | |
| 1831 | HashComponents.push_back(hash_value(MO)); |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1832 | } |
Chandler Carruth | 962152c | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1833 | return hash_combine_range(HashComponents.begin(), HashComponents.end()); |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1834 | } |
Jakob Stoklund Olesen | 25a404e | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 1835 | |
| 1836 | void MachineInstr::emitError(StringRef Msg) const { |
| 1837 | // Find the source location cookie. |
| 1838 | unsigned LocCookie = 0; |
| 1839 | const MDNode *LocMD = 0; |
| 1840 | for (unsigned i = getNumOperands(); i != 0; --i) { |
| 1841 | if (getOperand(i-1).isMetadata() && |
| 1842 | (LocMD = getOperand(i-1).getMetadata()) && |
| 1843 | LocMD->getNumOperands() != 0) { |
| 1844 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) { |
| 1845 | LocCookie = CI->getZExtValue(); |
| 1846 | break; |
| 1847 | } |
| 1848 | } |
| 1849 | } |
| 1850 | |
| 1851 | if (const MachineBasicBlock *MBB = getParent()) |
| 1852 | if (const MachineFunction *MF = MBB->getParent()) |
| 1853 | return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg); |
| 1854 | report_fatal_error(Msg); |
| 1855 | } |