blob: 79939d075dddc19b80bb11370b92802d6031a31b [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanc0353bf2009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Constants.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Metadata.h"
31#include "llvm/IR/Module.h"
32#include "llvm/IR/Type.h"
33#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000034#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000035#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000038#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000039#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000044
Chris Lattner60055892007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner961e7422008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000051
Chris Lattner961e7422008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000064
Chris Lattner961e7422008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Chris Lattner961e7422008-01-01 01:12:31 +0000109/// ChangeToImmediate - Replace this operand with a new immediate operand of
110/// the specified value. If an operand is known to be an immediate already,
111/// the setImm method should be used.
112void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000113 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000121
Chris Lattner961e7422008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000132 MachineRegisterInfo *RegInfo = 0;
133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 bool WasReg = isReg();
140 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000141 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000142
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000143 // Change this to a register and set the reg#.
144 OpKind = MO_Register;
145 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000146 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000147 IsDef = isDef;
148 IsImp = isImp;
149 IsKill = isKill;
150 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000151 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000152 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000153 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000154 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000155 // Ensure isOnRegUseList() returns false.
156 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000157 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000158 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000159 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000160
161 // If this operand is embedded in a function, add the operand to the
162 // register's use/def list.
163 if (RegInfo)
164 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000165}
166
Chris Lattner60055892007-12-30 21:56:09 +0000167/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000168/// operand. Note that this should stay in sync with the hash_value overload
169/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000170bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000171 if (getType() != Other.getType() ||
172 getTargetFlags() != Other.getTargetFlags())
173 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000174
Chris Lattner60055892007-12-30 21:56:09 +0000175 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000176 case MachineOperand::MO_Register:
177 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
178 getSubReg() == Other.getSubReg();
179 case MachineOperand::MO_Immediate:
180 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000181 case MachineOperand::MO_CImmediate:
182 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000183 case MachineOperand::MO_FPImmediate:
184 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000185 case MachineOperand::MO_MachineBasicBlock:
186 return getMBB() == Other.getMBB();
187 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000188 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000189 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000190 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000191 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000192 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000193 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000194 case MachineOperand::MO_GlobalAddress:
195 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
196 case MachineOperand::MO_ExternalSymbol:
197 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
198 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000199 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000200 return getBlockAddress() == Other.getBlockAddress() &&
201 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000202 case MachineOperand::MO_RegisterMask:
203 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000204 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000207 case MachineOperand::MO_Metadata:
208 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000209 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000210 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000211}
212
Chandler Carruth264854f2012-07-05 11:06:22 +0000213// Note: this must stay exactly in sync with isIdenticalTo above.
214hash_code llvm::hash_value(const MachineOperand &MO) {
215 switch (MO.getType()) {
216 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000217 // Register operands don't have target flags.
218 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000219 case MachineOperand::MO_Immediate:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
221 case MachineOperand::MO_CImmediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
223 case MachineOperand::MO_FPImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
225 case MachineOperand::MO_MachineBasicBlock:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
227 case MachineOperand::MO_FrameIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000230 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000231 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
232 MO.getOffset());
233 case MachineOperand::MO_JumpTableIndex:
234 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
235 case MachineOperand::MO_ExternalSymbol:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
237 MO.getSymbolName());
238 case MachineOperand::MO_GlobalAddress:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
240 MO.getOffset());
241 case MachineOperand::MO_BlockAddress:
242 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000243 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000244 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000245 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
247 case MachineOperand::MO_Metadata:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
249 case MachineOperand::MO_MCSymbol:
250 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
251 }
252 llvm_unreachable("Invalid machine operand type");
253}
254
Chris Lattner60055892007-12-30 21:56:09 +0000255/// print - Print the specified machine operand.
256///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000257void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000258 // If the instruction is embedded into a basic block, we can find the
259 // target info for the instruction.
260 if (!TM)
261 if (const MachineInstr *MI = getParent())
262 if (const MachineBasicBlock *MBB = MI->getParent())
263 if (const MachineFunction *MF = MBB->getParent())
264 TM = &MF->getTarget();
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000265 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman2745d192009-11-09 19:38:45 +0000266
Chris Lattner60055892007-12-30 21:56:09 +0000267 switch (getType()) {
268 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000269 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000270
Evan Cheng0dc101b2009-06-30 08:49:04 +0000271 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000272 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000273 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000274 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000275 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000276 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000277 if (isEarlyClobber())
278 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000279 if (isImplicit())
280 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000281 OS << "def";
282 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000283 // <def,read-undef> only makes sense when getSubReg() is set.
284 // Don't clutter the output otherwise.
285 if (isUndef() && getSubReg())
286 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000287 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000288 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000289 NeedComma = true;
290 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000291
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000292 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000293 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000294 OS << "kill";
295 NeedComma = true;
296 }
297 if (isDead()) {
298 if (NeedComma) OS << ',';
299 OS << "dead";
300 NeedComma = true;
301 }
302 if (isUndef() && isUse()) {
303 if (NeedComma) OS << ',';
304 OS << "undef";
305 NeedComma = true;
306 }
307 if (isInternalRead()) {
308 if (NeedComma) OS << ',';
309 OS << "internal";
310 NeedComma = true;
311 }
312 if (isTied()) {
313 if (NeedComma) OS << ',';
314 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000315 if (TiedTo != 15)
316 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000317 NeedComma = true;
Chris Lattner60055892007-12-30 21:56:09 +0000318 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000319 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000320 }
321 break;
322 case MachineOperand::MO_Immediate:
323 OS << getImm();
324 break;
Devang Patelf071d722011-06-24 20:46:11 +0000325 case MachineOperand::MO_CImmediate:
326 getCImm()->getValue().print(OS, false);
327 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000328 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000329 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000330 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000331 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000332 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000333 break;
Chris Lattner60055892007-12-30 21:56:09 +0000334 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000335 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000336 break;
337 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000338 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000339 break;
340 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000341 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000342 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000343 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000344 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000345 case MachineOperand::MO_TargetIndex:
346 OS << "<ti#" << getIndex();
347 if (getOffset()) OS << "+" << getOffset();
348 OS << '>';
349 break;
Chris Lattner60055892007-12-30 21:56:09 +0000350 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000351 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000352 break;
353 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000354 OS << "<ga:";
355 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000356 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000357 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000358 break;
359 case MachineOperand::MO_ExternalSymbol:
360 OS << "<es:" << getSymbolName();
361 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000362 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000363 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000364 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000365 OS << '<';
Dan Gohman34341e62009-10-31 20:19:03 +0000366 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000367 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000368 OS << '>';
369 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000370 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000371 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000372 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000373 case MachineOperand::MO_RegisterLiveOut:
374 OS << "<regliveout>";
375 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000376 case MachineOperand::MO_Metadata:
377 OS << '<';
378 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
379 OS << '>';
380 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000381 case MachineOperand::MO_MCSymbol:
382 OS << "<MCSym=" << *getMCSymbol() << '>';
383 break;
Chris Lattner60055892007-12-30 21:56:09 +0000384 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000385
Chris Lattnerfd682802009-06-24 17:54:48 +0000386 if (unsigned TF = getTargetFlags())
387 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000388}
389
390//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000391// MachineMemOperand Implementation
392//===----------------------------------------------------------------------===//
393
Chris Lattnerde93bb02010-09-21 05:39:30 +0000394/// getAddrSpace - Return the LLVM IR address space number that this pointer
395/// points into.
396unsigned MachinePointerInfo::getAddrSpace() const {
397 if (V == 0) return 0;
398 return cast<PointerType>(V->getType())->getAddressSpace();
399}
400
Chris Lattner82fd06d2010-09-21 06:22:23 +0000401/// getConstantPool - Return a MachinePointerInfo record that refers to the
402/// constant pool.
403MachinePointerInfo MachinePointerInfo::getConstantPool() {
404 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
405}
406
407/// getFixedStack - Return a MachinePointerInfo record that refers to the
408/// the specified FrameIndex.
409MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
410 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
411}
412
Chris Lattner50287ea2010-09-21 06:43:24 +0000413MachinePointerInfo MachinePointerInfo::getJumpTable() {
414 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
415}
416
417MachinePointerInfo MachinePointerInfo::getGOT() {
418 return MachinePointerInfo(PseudoSourceValue::getGOT());
419}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000420
Chris Lattner886250c2010-09-21 18:51:21 +0000421MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
422 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
423}
424
Chris Lattner00ca0b82010-09-21 04:32:08 +0000425MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000426 uint64_t s, unsigned int a,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000427 const MDNode *TBAAInfo,
428 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000429 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000430 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola80c540e2012-03-31 18:14:00 +0000431 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattner00ca0b82010-09-21 04:32:08 +0000432 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
433 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000434 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000435 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000436}
437
Dan Gohman2da2bed2008-08-20 15:58:01 +0000438/// Profile - Gather unique data for the object.
439///
440void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000441 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000442 ID.AddInteger(Size);
Chris Lattner187f6532010-09-21 04:23:39 +0000443 ID.AddPointer(getValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000444 ID.AddInteger(Flags);
445}
446
Dan Gohman48b185d2009-09-25 20:36:54 +0000447void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
448 // The Value and Offset may differ due to CSE. But the flags and size
449 // should be the same.
450 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
451 assert(MMO->getSize() == getSize() && "Size mismatch!");
452
453 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
454 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000455 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
456 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000457 // Also update the base and offset, because the new alignment may
458 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000459 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000460 }
461}
462
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000463/// getAlignment - Return the minimum known alignment in bytes of the
464/// actual memory reference.
465uint64_t MachineMemOperand::getAlignment() const {
466 return MinAlign(getBaseAlignment(), getOffset());
467}
468
Dan Gohman48b185d2009-09-25 20:36:54 +0000469raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
470 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000471 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000472
Dan Gohman48b185d2009-09-25 20:36:54 +0000473 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000474 OS << "Volatile ";
475
Dan Gohman48b185d2009-09-25 20:36:54 +0000476 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000477 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000478 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000479 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000480 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000481
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000482 // Print the address information.
483 OS << "[";
Dan Gohman48b185d2009-09-25 20:36:54 +0000484 if (!MMO.getValue())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000485 OS << "<unknown>";
486 else
Dan Gohman48b185d2009-09-25 20:36:54 +0000487 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000488
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000489 unsigned AS = MMO.getAddrSpace();
490 if (AS != 0)
491 OS << "(addrspace=" << AS << ')';
492
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000493 // If the alignment of the memory reference itself differs from the alignment
494 // of the base pointer, print the base alignment explicitly, next to the base
495 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000496 if (MMO.getBaseAlignment() != MMO.getAlignment())
497 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000498
Dan Gohman48b185d2009-09-25 20:36:54 +0000499 if (MMO.getOffset() != 0)
500 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000501 OS << "]";
502
503 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000504 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
505 MMO.getBaseAlignment() != MMO.getSize())
506 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000507
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000508 // Print TBAA info.
509 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
510 OS << "(tbaa=";
511 if (TBAAInfo->getNumOperands() > 0)
512 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
513 else
514 OS << "<unknown>";
515 OS << ")";
516 }
517
Bill Wendling9f638ab2011-04-29 23:45:22 +0000518 // Print nontemporal info.
519 if (MMO.isNonTemporal())
520 OS << "(nontemporal)";
521
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000522 return OS;
523}
524
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000525//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000526// MachineInstr Implementation
527//===----------------------------------------------------------------------===//
528
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000529void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000530 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000531 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000532 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000533 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000534 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000535 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000536}
537
Bob Wilson406f2702010-04-09 04:34:03 +0000538/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
539/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000540/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000541MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
542 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000543 : MCID(&tid), Parent(0), Operands(0), NumOperands(0),
544 Flags(0), AsmPrinterFlags(0),
545 NumMemRefs(0), MemRefs(0), debugLoc(dl) {
546 // Reserve space for the expected number of operands.
547 if (unsigned NumOps = MCID->getNumOperands() +
548 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
549 CapOperands = OperandCapacity::get(NumOps);
550 Operands = MF.allocateOperandArray(CapOperands);
551 }
552
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000553 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000554 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000555}
556
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000557/// MachineInstr ctor - Copies MachineInstr arg exactly
558///
Evan Chenga7a20c42008-07-19 00:37:25 +0000559MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000560 : MCID(&MI.getDesc()), Parent(0), Operands(0), NumOperands(0),
561 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000562 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000563 debugLoc(MI.getDebugLoc()) {
564 CapOperands = OperandCapacity::get(MI.getNumOperands());
565 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000566
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000567 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000568 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000569 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000570
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000571 // Copy all the sensible flags.
572 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000573}
574
Chris Lattner961e7422008-01-01 01:12:31 +0000575/// getRegInfo - If this instruction is embedded into a MachineFunction,
576/// return the MachineRegisterInfo object for the current function, otherwise
577/// return null.
578MachineRegisterInfo *MachineInstr::getRegInfo() {
579 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000580 return &MBB->getParent()->getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000581 return 0;
582}
583
584/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
585/// this instruction from their respective use lists. This requires that the
586/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000587void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000588 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000589 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000590 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000591}
592
593/// AddRegOperandsToUseLists - Add all of the register operands in
594/// this instruction from their respective use lists. This requires that the
595/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000596void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000597 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000598 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000599 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000600}
601
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000602void MachineInstr::addOperand(const MachineOperand &Op) {
603 MachineBasicBlock *MBB = getParent();
604 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
605 MachineFunction *MF = MBB->getParent();
606 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
607 addOperand(*MF, Op);
608}
609
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000610/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
611/// ranges. If MRI is non-null also update use-def chains.
612static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
613 unsigned NumOps, MachineRegisterInfo *MRI) {
614 if (MRI)
615 return MRI->moveOperands(Dst, Src, NumOps);
616
617 // Here it would be convenient to call memmove, so that isn't allowed because
618 // MachineOperand has a constructor and so isn't a POD type.
619 if (Dst < Src)
620 for (unsigned i = 0; i != NumOps; ++i)
621 new (Dst + i) MachineOperand(Src[i]);
622 else
623 for (unsigned i = NumOps; i ; --i)
624 new (Dst + i - 1) MachineOperand(Src[i - 1]);
625}
626
Chris Lattner961e7422008-01-01 01:12:31 +0000627/// addOperand - Add the specified operand to the instruction. If it is an
628/// implicit operand, it is added to the end of the operand list. If it is
629/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000630/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000631void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000632 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000633
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000634 // Check if we're adding one of our existing operands.
635 if (&Op >= Operands && &Op < Operands + NumOperands) {
636 // This is unusual: MI->addOperand(MI->getOperand(i)).
637 // If adding Op requires reallocating or moving existing operands around,
638 // the Op reference could go stale. Support it by copying Op.
639 MachineOperand CopyOp(Op);
640 return addOperand(MF, CopyOp);
641 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000642
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000643 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000644 // the end, everything else goes before the implicit regs.
645 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000646 // FIXME: Allow mixed explicit and implicit operands on inline asm.
647 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
648 // implicit-defs, but they must not be moved around. See the FIXME in
649 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000650 unsigned OpNo = getNumOperands();
651 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000652 if (!isImpReg && !isInlineAsm()) {
653 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
654 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000655 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000656 }
657 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000658
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000659#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000660 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000661 // OpNo now points as the desired insertion point. Unless this is a variadic
662 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000663 // RegMask operands go between the explicit and implicit operands.
664 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000665 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000666 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000667#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000668
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000669 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000670
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000671 // Determine if the Operands array needs to be reallocated.
672 // Save the old capacity and operand array.
673 OperandCapacity OldCap = CapOperands;
674 MachineOperand *OldOperands = Operands;
675 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
676 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
677 Operands = MF.allocateOperandArray(CapOperands);
678 // Move the operands before the insertion point.
679 if (OpNo)
680 moveOperands(Operands, OldOperands, OpNo, MRI);
681 }
Chris Lattner961e7422008-01-01 01:12:31 +0000682
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000683 // Move the operands following the insertion point.
684 if (OpNo != NumOperands)
685 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
686 MRI);
687 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000688
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000689 // Deallocate the old operand array.
690 if (OldOperands != Operands && OldOperands)
691 MF.deallocateOperandArray(OldCap, OldOperands);
692
693 // Copy Op into place. It still needs to be inserted into the MRI use lists.
694 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
695 NewMO->ParentMI = this;
696
697 // When adding a register operand, tell MRI about it.
698 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000699 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000700 NewMO->Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000701 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000702 NewMO->TiedTo = 0;
703 // Add the new operand to MRI, but only for instructions in an MBB.
704 if (MRI)
705 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000706 // The MCID operand information isn't accurate until we start adding
707 // explicit operands. The implicit operands are added first, then the
708 // explicits are inserted before them.
709 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000710 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000711 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000712 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000713 if (DefIdx != -1)
714 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000715 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000716 // If the register operand is flagged as early, mark the operand as such.
717 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000718 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000719 }
Chris Lattner961e7422008-01-01 01:12:31 +0000720 }
721}
722
723/// RemoveOperand - Erase an operand from an instruction, leaving it with one
724/// fewer operand than it started with.
725///
726void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000727 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000728 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000729
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000730#ifndef NDEBUG
731 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000732 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000733 if (Operands[i].isReg())
734 assert(!Operands[i].isTied() && "Cannot move tied operands");
735#endif
736
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000737 MachineRegisterInfo *MRI = getRegInfo();
738 if (MRI && Operands[OpNo].isReg())
739 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000740
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000741 // Don't call the MachineOperand destructor. A lot of this code depends on
742 // MachineOperand having a trivial destructor anyway, and adding a call here
743 // wouldn't make it 'destructor-correct'.
744
745 if (unsigned N = NumOperands - 1 - OpNo)
746 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
747 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000748}
749
Dan Gohman48b185d2009-09-25 20:36:54 +0000750/// addMemOperand - Add a MachineMemOperand to the machine instruction.
751/// This function should be used only occasionally. The setMemRefs function
752/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000753void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000754 MachineMemOperand *MO) {
755 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000756 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000757
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000758 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000759 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000760
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000761 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000762 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000763 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000764}
Chris Lattner961e7422008-01-01 01:12:31 +0000765
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000766bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000767 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000768 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000769 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000770 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000771 return true;
772 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000773 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000774 return false;
775 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000776 // This was the last instruction in the bundle.
777 if (!MII->isBundledWithSucc())
778 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000779 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000780}
781
Evan Chenge9c46c22010-03-03 01:44:33 +0000782bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
783 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000784 // If opcodes or number of operands are not the same then the two
785 // instructions are obviously not identical.
786 if (Other->getOpcode() != getOpcode() ||
787 Other->getNumOperands() != getNumOperands())
788 return false;
789
Evan Cheng7fae11b2011-12-14 02:11:42 +0000790 if (isBundle()) {
791 // Both instructions are bundles, compare MIs inside the bundle.
792 MachineBasicBlock::const_instr_iterator I1 = *this;
793 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
794 MachineBasicBlock::const_instr_iterator I2 = *Other;
795 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
796 while (++I1 != E1 && I1->isInsideBundle()) {
797 ++I2;
798 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
799 return false;
800 }
801 }
802
Evan Cheng0f260e12010-03-03 21:54:14 +0000803 // Check operands to make sure they match.
804 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
805 const MachineOperand &MO = getOperand(i);
806 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000807 if (!MO.isReg()) {
808 if (!MO.isIdenticalTo(OMO))
809 return false;
810 continue;
811 }
812
Evan Cheng0f260e12010-03-03 21:54:14 +0000813 // Clients may or may not want to ignore defs when testing for equality.
814 // For example, machine CSE pass only cares about finding common
815 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000816 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000817 if (Check == IgnoreDefs)
818 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000819 else if (Check == IgnoreVRegDefs) {
820 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
821 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
822 if (MO.getReg() != OMO.getReg())
823 return false;
824 } else {
825 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000826 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000827 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
828 return false;
829 }
830 } else {
831 if (!MO.isIdenticalTo(OMO))
832 return false;
833 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
834 return false;
835 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000836 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000837 // If DebugLoc does not match then two dbg.values are not identical.
838 if (isDebugValue())
839 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
840 && getDebugLoc() != Other->getDebugLoc())
841 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000842 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000843}
844
Chris Lattnerbec79b42006-04-17 21:35:41 +0000845MachineInstr *MachineInstr::removeFromParent() {
846 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000847 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000848}
849
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000850MachineInstr *MachineInstr::removeFromBundle() {
851 assert(getParent() && "Not embedded in a basic block!");
852 return getParent()->remove_instr(this);
853}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000854
Dan Gohman3b460302008-07-07 23:14:23 +0000855void MachineInstr::eraseFromParent() {
856 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000857 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000858}
859
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000860void MachineInstr::eraseFromBundle() {
861 assert(getParent() && "Not embedded in a basic block!");
862 getParent()->erase_instr(this);
863}
Dan Gohman3b460302008-07-07 23:14:23 +0000864
Evan Cheng4d728b02007-05-15 01:26:09 +0000865/// getNumExplicitOperands - Returns the number of non-implicit operands.
866///
867unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000868 unsigned NumOperands = MCID->getNumOperands();
869 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000870 return NumOperands;
871
Dan Gohman37608532009-04-15 17:59:11 +0000872 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
873 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000874 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000875 NumOperands++;
876 }
877 return NumOperands;
878}
879
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000880void MachineInstr::bundleWithPred() {
881 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
882 setFlag(BundledPred);
883 MachineBasicBlock::instr_iterator Pred = this;
884 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000885 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000886 Pred->setFlag(BundledSucc);
887}
888
889void MachineInstr::bundleWithSucc() {
890 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
891 setFlag(BundledSucc);
892 MachineBasicBlock::instr_iterator Succ = this;
893 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000894 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000895 Succ->setFlag(BundledPred);
896}
897
898void MachineInstr::unbundleFromPred() {
899 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
900 clearFlag(BundledPred);
901 MachineBasicBlock::instr_iterator Pred = this;
902 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000903 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000904 Pred->clearFlag(BundledSucc);
905}
906
907void MachineInstr::unbundleFromSucc() {
908 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
909 clearFlag(BundledSucc);
910 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000911 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000912 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000913 Succ->clearFlag(BundledPred);
914}
915
Evan Cheng6eb516d2011-01-07 23:50:32 +0000916bool MachineInstr::isStackAligningInlineAsm() const {
917 if (isInlineAsm()) {
918 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
919 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
920 return true;
921 }
922 return false;
923}
Chris Lattner33f5af02006-10-20 22:39:59 +0000924
Chad Rosier994f4042012-09-05 21:00:58 +0000925InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
926 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
927 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000928 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000929}
930
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000931int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
932 unsigned *GroupNo) const {
933 assert(isInlineAsm() && "Expected an inline asm instruction");
934 assert(OpIdx < getNumOperands() && "OpIdx out of range");
935
936 // Ignore queries about the initial operands.
937 if (OpIdx < InlineAsm::MIOp_FirstOperand)
938 return -1;
939
940 unsigned Group = 0;
941 unsigned NumOps;
942 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
943 i += NumOps) {
944 const MachineOperand &FlagMO = getOperand(i);
945 // If we reach the implicit register operands, stop looking.
946 if (!FlagMO.isImm())
947 return -1;
948 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
949 if (i + NumOps > OpIdx) {
950 if (GroupNo)
951 *GroupNo = Group;
952 return i;
953 }
954 ++Group;
955 }
956 return -1;
957}
958
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000959const TargetRegisterClass*
960MachineInstr::getRegClassConstraint(unsigned OpIdx,
961 const TargetInstrInfo *TII,
962 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000963 assert(getParent() && "Can't have an MBB reference here!");
964 assert(getParent()->getParent() && "Can't have an MF reference here!");
965 const MachineFunction &MF = *getParent()->getParent();
966
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000967 // Most opcodes have fixed constraints in their MCInstrDesc.
968 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000969 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000970
971 if (!getOperand(OpIdx).isReg())
972 return NULL;
973
974 // For tied uses on inline asm, get the constraint from the def.
975 unsigned DefIdx;
976 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
977 OpIdx = DefIdx;
978
979 // Inline asm stores register class constraints in the flag word.
980 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
981 if (FlagIdx < 0)
982 return NULL;
983
984 unsigned Flag = getOperand(FlagIdx).getImm();
985 unsigned RCID;
986 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
987 return TRI->getRegClass(RCID);
988
989 // Assume that all registers in a memory operand are pointers.
990 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000991 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000992
993 return NULL;
994}
995
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000996/// Return the number of instructions inside the MI bundle, not counting the
997/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +0000998unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000999 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001000 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001001 while (I->isBundledWithSucc())
1002 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001003 return Size;
1004}
1005
Evan Cheng910c8082007-04-26 19:00:32 +00001006/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001007/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001008/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001009int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1010 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001011 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001012 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001013 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001014 continue;
1015 unsigned MOReg = MO.getReg();
1016 if (!MOReg)
1017 continue;
1018 if (MOReg == Reg ||
1019 (TRI &&
1020 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1021 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1022 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001023 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001024 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001025 }
Evan Chengec3ac312007-03-26 22:37:45 +00001026 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001027}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001028
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001029/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1030/// indicating if this instruction reads or writes Reg. This also considers
1031/// partial defines.
1032std::pair<bool,bool>
1033MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1034 SmallVectorImpl<unsigned> *Ops) const {
1035 bool PartDef = false; // Partial redefine.
1036 bool FullDef = false; // Full define.
1037 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001038
1039 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1040 const MachineOperand &MO = getOperand(i);
1041 if (!MO.isReg() || MO.getReg() != Reg)
1042 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001043 if (Ops)
1044 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001045 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001046 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001047 else if (MO.getSubReg() && !MO.isUndef())
1048 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001049 PartDef = true;
1050 else
1051 FullDef = true;
1052 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001053 // A partial redefine uses Reg unless there is also a full define.
1054 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001055}
1056
Evan Cheng63254462008-03-05 00:59:57 +00001057/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001058/// the specified register or -1 if it is not found. If isDead is true, defs
1059/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1060/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001061int
1062MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1063 const TargetRegisterInfo *TRI) const {
1064 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001065 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001066 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001067 // Accept regmask operands when Overlap is set.
1068 // Ignore them when looking for a specific def operand (Overlap == false).
1069 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1070 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001071 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001072 continue;
1073 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001074 bool Found = (MOReg == Reg);
1075 if (!Found && TRI && isPhys &&
1076 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1077 if (Overlap)
1078 Found = TRI->regsOverlap(MOReg, Reg);
1079 else
1080 Found = TRI->isSubRegister(MOReg, Reg);
1081 }
1082 if (Found && (!isDead || MO.isDead()))
1083 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001084 }
Evan Cheng63254462008-03-05 00:59:57 +00001085 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001086}
Evan Cheng4d728b02007-05-15 01:26:09 +00001087
Evan Cheng5983bdb2007-05-29 18:35:22 +00001088/// findFirstPredOperandIdx() - Find the index of the first operand in the
1089/// operand list that is used to represent the predicate. It returns -1 if
1090/// none is found.
1091int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001092 // Don't call MCID.findFirstPredOperandIdx() because this variant
1093 // is sometimes called on an instruction that's not yet complete, and
1094 // so the number of operands is less than the MCID indicates. In
1095 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001096 const MCInstrDesc &MCID = getDesc();
1097 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001098 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001099 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001100 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001101 }
1102
Evan Cheng5983bdb2007-05-29 18:35:22 +00001103 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001104}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001105
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001106// MachineOperand::TiedTo is 4 bits wide.
1107const unsigned TiedMax = 15;
1108
1109/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1110///
1111/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1112/// field. TiedTo can have these values:
1113///
1114/// 0: Operand is not tied to anything.
1115/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1116/// TiedMax: Tied to an operand >= TiedMax-1.
1117///
1118/// The tied def must be one of the first TiedMax operands on a normal
1119/// instruction. INLINEASM instructions allow more tied defs.
1120///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001121void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001122 MachineOperand &DefMO = getOperand(DefIdx);
1123 MachineOperand &UseMO = getOperand(UseIdx);
1124 assert(DefMO.isDef() && "DefIdx must be a def operand");
1125 assert(UseMO.isUse() && "UseIdx must be a use operand");
1126 assert(!DefMO.isTied() && "Def is already tied to another use");
1127 assert(!UseMO.isTied() && "Use is already tied to another def");
1128
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001129 if (DefIdx < TiedMax)
1130 UseMO.TiedTo = DefIdx + 1;
1131 else {
1132 // Inline asm can use the group descriptors to find tied operands, but on
1133 // normal instruction, the tied def must be within the first TiedMax
1134 // operands.
1135 assert(isInlineAsm() && "DefIdx out of range");
1136 UseMO.TiedTo = TiedMax;
1137 }
1138
1139 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1140 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001141}
1142
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001143/// Given the index of a tied register operand, find the operand it is tied to.
1144/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1145/// which must exist.
1146unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001147 const MachineOperand &MO = getOperand(OpIdx);
1148 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001149
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001150 // Normally TiedTo is in range.
1151 if (MO.TiedTo < TiedMax)
1152 return MO.TiedTo - 1;
1153
1154 // Uses on normal instructions can be out of range.
1155 if (!isInlineAsm()) {
1156 // Normal tied defs must be in the 0..TiedMax-1 range.
1157 if (MO.isUse())
1158 return TiedMax - 1;
1159 // MO is a def. Search for the tied use.
1160 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1161 const MachineOperand &UseMO = getOperand(i);
1162 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1163 return i;
1164 }
1165 llvm_unreachable("Can't find tied use");
1166 }
1167
1168 // Now deal with inline asm by parsing the operand group descriptor flags.
1169 // Find the beginning of each operand group.
1170 SmallVector<unsigned, 8> GroupIdx;
1171 unsigned OpIdxGroup = ~0u;
1172 unsigned NumOps;
1173 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1174 i += NumOps) {
1175 const MachineOperand &FlagMO = getOperand(i);
1176 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1177 unsigned CurGroup = GroupIdx.size();
1178 GroupIdx.push_back(i);
1179 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1180 // OpIdx belongs to this operand group.
1181 if (OpIdx > i && OpIdx < i + NumOps)
1182 OpIdxGroup = CurGroup;
1183 unsigned TiedGroup;
1184 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1185 continue;
1186 // Operands in this group are tied to operands in TiedGroup which must be
1187 // earlier. Find the number of operands between the two groups.
1188 unsigned Delta = i - GroupIdx[TiedGroup];
1189
1190 // OpIdx is a use tied to TiedGroup.
1191 if (OpIdxGroup == CurGroup)
1192 return OpIdx - Delta;
1193
1194 // OpIdx is a def tied to this use group.
1195 if (OpIdxGroup == TiedGroup)
1196 return OpIdx + Delta;
1197 }
1198 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001199}
1200
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001201/// clearKillInfo - Clears kill flags on all operands.
1202///
1203void MachineInstr::clearKillInfo() {
1204 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1205 MachineOperand &MO = getOperand(i);
1206 if (MO.isReg() && MO.isUse())
1207 MO.setIsKill(false);
1208 }
1209}
1210
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001211void MachineInstr::substituteRegister(unsigned FromReg,
1212 unsigned ToReg,
1213 unsigned SubIdx,
1214 const TargetRegisterInfo &RegInfo) {
1215 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1216 if (SubIdx)
1217 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1218 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1219 MachineOperand &MO = getOperand(i);
1220 if (!MO.isReg() || MO.getReg() != FromReg)
1221 continue;
1222 MO.substPhysReg(ToReg, RegInfo);
1223 }
1224 } else {
1225 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1226 MachineOperand &MO = getOperand(i);
1227 if (!MO.isReg() || MO.getReg() != FromReg)
1228 continue;
1229 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1230 }
1231 }
1232}
1233
Evan Cheng7d98a482008-07-03 09:09:37 +00001234/// isSafeToMove - Return true if it is safe to move this instruction. If
1235/// SawStore is set to true, it means that there is a store (or call) between
1236/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001237bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001238 AliasAnalysis *AA,
1239 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001240 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001241 //
1242 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001243 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001244 // a load across an atomic load with Ordering > Monotonic.
1245 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001246 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001247 SawStore = true;
1248 return false;
1249 }
Evan Cheng0638c202011-01-07 21:08:26 +00001250
1251 if (isLabel() || isDebugValue() ||
Evan Cheng7f8e5632011-12-07 07:15:52 +00001252 isTerminator() || hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001253 return false;
1254
1255 // See if this instruction does a load. If so, we have to guarantee that the
1256 // loaded value doesn't change between the load and the its intended
1257 // destination. The check for isInvariantLoad gives the targe the chance to
1258 // classify the load as always returning a constant, e.g. a constant pool
1259 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001260 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001261 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001262 // end of block, we can't move it.
1263 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001264
Evan Cheng399e1102008-03-13 00:44:09 +00001265 return true;
1266}
1267
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001268/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1269/// or volatile memory reference, or if the information describing the memory
1270/// reference is not available. Return false if it is known to have no ordered
1271/// memory references.
1272bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001273 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001274 if (!mayStore() &&
1275 !mayLoad() &&
1276 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001277 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001278 return false;
1279
1280 // Otherwise, if the instruction has no memory reference information,
1281 // conservatively assume it wasn't preserved.
1282 if (memoperands_empty())
1283 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001284
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001285 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001286 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001287 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001288 return true;
1289
1290 return false;
1291}
1292
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001293/// isInvariantLoad - Return true if this instruction is loading from a
1294/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001295/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001296/// of a function if it does not change. This should only return true of
1297/// *all* loads the instruction does are invariant (if it does multiple loads).
1298bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1299 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001300 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001301 return false;
1302
1303 // If the instruction has lost its memoperands, conservatively assume that
1304 // it may not be an invariant load.
1305 if (memoperands_empty())
1306 return false;
1307
1308 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1309
1310 for (mmo_iterator I = memoperands_begin(),
1311 E = memoperands_end(); I != E; ++I) {
1312 if ((*I)->isVolatile()) return false;
1313 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001314 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001315
1316 if (const Value *V = (*I)->getValue()) {
1317 // A load from a constant PseudoSourceValue is invariant.
1318 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1319 if (PSV->isConstant(MFI))
1320 continue;
1321 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001322 if (AA && AA->pointsToConstantMemory(
1323 AliasAnalysis::Location(V, (*I)->getSize(),
1324 (*I)->getTBAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001325 continue;
1326 }
1327
1328 // Otherwise assume conservatively.
1329 return false;
1330 }
1331
1332 // Everything checks out.
1333 return true;
1334}
1335
Evan Cheng71453822009-12-03 02:31:43 +00001336/// isConstantValuePHI - If the specified instruction is a PHI that always
1337/// merges together the same virtual register, return the register, otherwise
1338/// return 0.
1339unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001340 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001341 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001342 assert(getNumOperands() >= 3 &&
1343 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001344
1345 unsigned Reg = getOperand(1).getReg();
1346 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1347 if (getOperand(i).getReg() != Reg)
1348 return 0;
1349 return Reg;
1350}
1351
Evan Cheng6eb516d2011-01-07 23:50:32 +00001352bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001353 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001354 return true;
1355 if (isInlineAsm()) {
1356 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1357 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1358 return true;
1359 }
1360
1361 return false;
1362}
1363
Evan Chengb083c472010-04-08 20:02:37 +00001364/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1365///
1366bool MachineInstr::allDefsAreDead() const {
1367 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1368 const MachineOperand &MO = getOperand(i);
1369 if (!MO.isReg() || MO.isUse())
1370 continue;
1371 if (!MO.isDead())
1372 return false;
1373 }
1374 return true;
1375}
1376
Evan Cheng21eedfb2010-10-22 21:49:09 +00001377/// copyImplicitOps - Copy implicit register operands from specified
1378/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001379void MachineInstr::copyImplicitOps(MachineFunction &MF,
1380 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001381 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1382 i != e; ++i) {
1383 const MachineOperand &MO = MI->getOperand(i);
1384 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001385 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001386 }
1387}
1388
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001389void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001390#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001391 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001392#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001393}
1394
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001395static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001396 raw_ostream &CommentOS) {
1397 const LLVMContext &Ctx = MF->getFunction()->getContext();
1398 if (!DL.isUnknown()) { // Print source line info.
1399 DIScope Scope(DL.getScope(Ctx));
Manman Ren983a16c2013-06-28 05:43:10 +00001400 assert((!Scope || Scope.isScope()) &&
1401 "Scope of a DebugLoc should be null or a DIScope.");
Devang Patelc7285182010-06-29 21:51:32 +00001402 // Omit the directory, because it's likely to be long and uninteresting.
Manman Ren983a16c2013-06-28 05:43:10 +00001403 if (Scope)
Devang Patelc7285182010-06-29 21:51:32 +00001404 CommentOS << Scope.getFilename();
1405 else
1406 CommentOS << "<unknown>";
1407 CommentOS << ':' << DL.getLine();
1408 if (DL.getCol() != 0)
1409 CommentOS << ':' << DL.getCol();
1410 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1411 if (!InlinedAtDL.isUnknown()) {
1412 CommentOS << " @[ ";
1413 printDebugLoc(InlinedAtDL, MF, CommentOS);
1414 CommentOS << " ]";
1415 }
1416 }
1417}
1418
Andrew Trickb36388a2013-01-25 07:45:25 +00001419void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1420 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001421 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1422 const MachineFunction *MF = 0;
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001423 const MachineRegisterInfo *MRI = 0;
Dan Gohman2745d192009-11-09 19:38:45 +00001424 if (const MachineBasicBlock *MBB = getParent()) {
1425 MF = MBB->getParent();
1426 if (!TM && MF)
1427 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001428 if (MF)
1429 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001430 }
Dan Gohman34341e62009-10-31 20:19:03 +00001431
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001432 // Save a list of virtual registers.
1433 SmallVector<unsigned, 8> VirtRegs;
1434
Dan Gohman34341e62009-10-31 20:19:03 +00001435 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001436 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001437 for (; StartOp < e && getOperand(StartOp).isReg() &&
1438 getOperand(StartOp).isDef() &&
1439 !getOperand(StartOp).isImplicit();
1440 ++StartOp) {
1441 if (StartOp != 0) OS << ", ";
1442 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001443 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001444 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001445 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001446 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001447
Dan Gohman34341e62009-10-31 20:19:03 +00001448 if (StartOp != 0)
1449 OS << " = ";
1450
1451 // Print the opcode name.
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001452 if (TM && TM->getInstrInfo())
1453 OS << TM->getInstrInfo()->getName(getOpcode());
1454 else
1455 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001456
Andrew Trickb36388a2013-01-25 07:45:25 +00001457 if (SkipOpers)
1458 return;
1459
Dan Gohman34341e62009-10-31 20:19:03 +00001460 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001461 bool OmittedAnyCallClobbers = false;
1462 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001463 unsigned AsmDescOp = ~0u;
1464 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001465
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001466 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001467 // Print asm string.
1468 OS << " ";
1469 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1470
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001471 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001472 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1473 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1474 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001475 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1476 OS << " [mayload]";
1477 if (ExtraInfo & InlineAsm::Extra_MayStore)
1478 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001479 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1480 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001481 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001482 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001483 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001484 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001485
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001486 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001487 FirstOp = false;
1488 }
1489
1490
Chris Lattnerac6e9742002-10-30 01:55:38 +00001491 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001492 const MachineOperand &MO = getOperand(i);
1493
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001494 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001495 VirtRegs.push_back(MO.getReg());
1496
Dan Gohman2745d192009-11-09 19:38:45 +00001497 // Omit call-clobbered registers which aren't used anywhere. This makes
1498 // call instructions much less noisy on targets where calls clobber lots
1499 // of registers. Don't rely on MO.isDead() because we may be called before
1500 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001501 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001502 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1503 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001504 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001505 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001506 if (MRI.use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001507 bool HasAliasLive = false;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001508 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1509 AI.isValid(); ++AI) {
1510 unsigned AliasReg = *AI;
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001511 if (!MRI.use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001512 HasAliasLive = true;
1513 break;
1514 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001515 }
Dan Gohman2745d192009-11-09 19:38:45 +00001516 if (!HasAliasLive) {
1517 OmittedAnyCallClobbers = true;
1518 continue;
1519 }
1520 }
1521 }
1522 }
1523
1524 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001525 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001526 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001527 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1528 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001529 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001530 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001531 OS << "opt:";
1532 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001533 if (isDebugValue() && MO.isMetadata()) {
1534 // Pretty print DBG_VALUE instructions.
1535 const MDNode *MD = MO.getMetadata();
1536 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1537 OS << "!\"" << MDS->getString() << '\"';
1538 else
1539 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001540 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1541 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001542 } else if (i == AsmDescOp && MO.isImm()) {
1543 // Pretty print the inline asm operand descriptor.
1544 OS << '$' << AsmOpCount++;
1545 unsigned Flag = MO.getImm();
1546 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001547 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1548 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1549 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1550 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1551 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1552 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1553 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001554 }
1555
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001556 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001557 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001558 if (TM)
1559 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1560 else
1561 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001562 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001563
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001564 unsigned TiedTo = 0;
1565 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001566 OS << " tiedto:$" << TiedTo;
1567
1568 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001569
1570 // Compute the index of the next operand descriptor.
1571 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001572 } else
1573 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001574 }
1575
1576 // Briefly indicate whether any call clobbers were omitted.
1577 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001578 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001579 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001580 }
Misha Brukman835702a2005-04-21 22:36:52 +00001581
Dan Gohman34341e62009-10-31 20:19:03 +00001582 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001583 const unsigned PrintableFlags = FrameSetup;
1584 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001585 if (!HaveSemi) OS << ";"; HaveSemi = true;
1586 OS << " flags: ";
1587
1588 if (Flags & FrameSetup)
1589 OS << "FrameSetup";
1590 }
1591
Dan Gohman3b460302008-07-07 23:14:23 +00001592 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001593 if (!HaveSemi) OS << ";"; HaveSemi = true;
1594
1595 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001596 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1597 i != e; ++i) {
1598 OS << **i;
Oscar Fuentes40b31ad2010-08-02 06:00:15 +00001599 if (llvm::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001600 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001601 }
1602 }
1603
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001604 // Print the regclass of any virtual registers encountered.
1605 if (MRI && !VirtRegs.empty()) {
1606 if (!HaveSemi) OS << ";"; HaveSemi = true;
1607 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1608 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001609 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001610 for (unsigned j = i+1; j != VirtRegs.size();) {
1611 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1612 ++j;
1613 continue;
1614 }
1615 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001616 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001617 VirtRegs.erase(VirtRegs.begin()+j);
1618 }
1619 }
1620 }
1621
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001622 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001623 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1624 if (!HaveSemi) OS << ";"; HaveSemi = true;
1625 DIVariable DV(getOperand(e - 1).getMetadata());
1626 OS << " line no:" << DV.getLineNumber();
1627 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1628 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1629 if (!InlinedAtDL.isUnknown()) {
1630 OS << " inlined @[ ";
1631 printDebugLoc(InlinedAtDL, MF, OS);
1632 OS << " ]";
1633 }
1634 }
1635 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001636 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman2e3f1872009-11-23 21:29:08 +00001637 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001638 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001639 }
1640
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001641 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001642}
1643
Owen Anderson2a8a4852008-01-24 01:10:07 +00001644bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001645 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001646 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001647 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001648 bool hasAliases = isPhysReg &&
1649 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001650 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001651 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001652 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1653 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001654 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001655 continue;
1656 unsigned Reg = MO.getReg();
1657 if (!Reg)
1658 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001659
Evan Cheng6c177732008-04-16 09:41:59 +00001660 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001661 if (!Found) {
1662 if (MO.isKill())
1663 // The register is already marked kill.
1664 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001665 if (isPhysReg && isRegTiedToDefOperand(i))
1666 // Two-address uses of physregs must not be marked kill.
1667 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001668 MO.setIsKill();
1669 Found = true;
1670 }
1671 } else if (hasAliases && MO.isKill() &&
1672 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001673 // A super-register kill already exists.
1674 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001675 return true;
1676 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001677 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001678 }
1679 }
1680
Evan Cheng6c177732008-04-16 09:41:59 +00001681 // Trim unneeded kill operands.
1682 while (!DeadOps.empty()) {
1683 unsigned OpIdx = DeadOps.back();
1684 if (getOperand(OpIdx).isImplicit())
1685 RemoveOperand(OpIdx);
1686 else
1687 getOperand(OpIdx).setIsKill(false);
1688 DeadOps.pop_back();
1689 }
1690
Bill Wendling7921ad02008-03-03 22:14:33 +00001691 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001692 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001693 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001694 addOperand(MachineOperand::CreateReg(IncomingReg,
1695 false /*IsDef*/,
1696 true /*IsImp*/,
1697 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001698 return true;
1699 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001700 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001701}
1702
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001703void MachineInstr::clearRegisterKills(unsigned Reg,
1704 const TargetRegisterInfo *RegInfo) {
1705 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1706 RegInfo = 0;
1707 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1708 MachineOperand &MO = getOperand(i);
1709 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1710 continue;
1711 unsigned OpReg = MO.getReg();
1712 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1713 MO.setIsKill(false);
1714 }
1715}
1716
Matthias Braun1965bfa2013-10-10 21:28:38 +00001717bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001718 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001719 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001720 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001721 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001722 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001723 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001724 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001725 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1726 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001727 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001728 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001729 unsigned MOReg = MO.getReg();
1730 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001731 continue;
1732
Matthias Braun1965bfa2013-10-10 21:28:38 +00001733 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001734 MO.setIsDead();
1735 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001736 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001737 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001738 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001739 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001740 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001741 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001742 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001743 }
1744 }
1745
Evan Cheng6c177732008-04-16 09:41:59 +00001746 // Trim unneeded dead operands.
1747 while (!DeadOps.empty()) {
1748 unsigned OpIdx = DeadOps.back();
1749 if (getOperand(OpIdx).isImplicit())
1750 RemoveOperand(OpIdx);
1751 else
1752 getOperand(OpIdx).setIsDead(false);
1753 DeadOps.pop_back();
1754 }
1755
Dan Gohmanc7367b42008-09-03 15:56:16 +00001756 // If not found, this means an alias of one of the operands is dead. Add a
1757 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001758 if (Found || !AddIfNotFound)
1759 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001760
Matthias Braun1965bfa2013-10-10 21:28:38 +00001761 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001762 true /*IsDef*/,
1763 true /*IsImp*/,
1764 false /*IsKill*/,
1765 true /*IsDead*/));
1766 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001767}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001768
Matthias Braun1965bfa2013-10-10 21:28:38 +00001769void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001770 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001771 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1772 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001773 if (MO)
1774 return;
1775 } else {
1776 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1777 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001778 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001779 MO.getSubReg() == 0)
1780 return;
1781 }
1782 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001783 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001784 true /*IsDef*/,
1785 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001786}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001787
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001788void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001789 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001790 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001791 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1792 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001793 if (MO.isRegMask()) {
1794 HasRegMask = true;
1795 continue;
1796 }
Dan Gohman86936502010-06-18 23:28:01 +00001797 if (!MO.isReg() || !MO.isDef()) continue;
1798 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001799 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001800 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001801 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1802 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001803 if (TRI.regsOverlap(*I, Reg)) {
1804 Dead = false;
1805 break;
1806 }
1807 // If there are no uses, including partial uses, the def is dead.
1808 if (Dead) MO.setIsDead();
1809 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001810
1811 // This is a call with a register mask operand.
1812 // Mask clobbers are always dead, so add defs for the non-dead defines.
1813 if (HasRegMask)
1814 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1815 I != E; ++I)
1816 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001817}
1818
Evan Cheng59d27fe2010-03-03 23:37:30 +00001819unsigned
1820MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001821 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001822 SmallVector<size_t, 8> HashComponents;
1823 HashComponents.reserve(MI->getNumOperands() + 1);
1824 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001825 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1826 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001827 if (MO.isReg() && MO.isDef() &&
1828 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1829 continue; // Skip virtual register defs.
1830
1831 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001832 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001833 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001834}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001835
1836void MachineInstr::emitError(StringRef Msg) const {
1837 // Find the source location cookie.
1838 unsigned LocCookie = 0;
1839 const MDNode *LocMD = 0;
1840 for (unsigned i = getNumOperands(); i != 0; --i) {
1841 if (getOperand(i-1).isMetadata() &&
1842 (LocMD = getOperand(i-1).getMetadata()) &&
1843 LocMD->getNumOperands() != 0) {
1844 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1845 LocCookie = CI->getZExtValue();
1846 break;
1847 }
1848 }
1849 }
1850
1851 if (const MachineBasicBlock *MBB = getParent())
1852 if (const MachineFunction *MF = MBB->getParent())
1853 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1854 report_fatal_error(Msg);
1855}