blob: a98949025a26dd3e4abbd66681e93c0b839adef8 [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanc0353bf2009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/Constants.h"
26#include "llvm/DebugInfo.h"
27#include "llvm/Function.h"
28#include "llvm/InlineAsm.h"
29#include "llvm/LLVMContext.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Metadata.h"
33#include "llvm/Module.h"
David Greene29388d62010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman0ece9432008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
42#include "llvm/Type.h"
43#include "llvm/Value.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000045
Chris Lattner60055892007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner961e7422008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000052
Chris Lattner961e7422008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000065
Chris Lattner961e7422008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner961e7422008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000114 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000115 // If this operand is currently a register operand, and if this is in a
116 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000117 if (isReg() && isOnRegUseList())
118 if (MachineInstr *MI = getParent())
119 if (MachineBasicBlock *MBB = MI->getParent())
120 if (MachineFunction *MF = MBB->getParent())
121 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000122
Chris Lattner961e7422008-01-01 01:12:31 +0000123 OpKind = MO_Immediate;
124 Contents.ImmVal = ImmVal;
125}
126
127/// ChangeToRegister - Replace this operand with a new register operand of
128/// the specified value. If an operand is known to be an register already,
129/// the setReg method should be used.
130void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000131 bool isKill, bool isDead, bool isUndef,
132 bool isDebug) {
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000133 MachineRegisterInfo *RegInfo = 0;
134 if (MachineInstr *MI = getParent())
135 if (MachineBasicBlock *MBB = MI->getParent())
136 if (MachineFunction *MF = MBB->getParent())
137 RegInfo = &MF->getRegInfo();
138 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000139 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000140 bool WasReg = isReg();
141 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000142 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000143
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000144 // Change this to a register and set the reg#.
145 OpKind = MO_Register;
146 SmallContents.RegNo = Reg;
147 SubReg = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000148 IsDef = isDef;
149 IsImp = isImp;
150 IsKill = isKill;
151 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000152 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000153 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000155 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000156 // Ensure isOnRegUseList() returns false.
157 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000158 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000159 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000160 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000161
162 // If this operand is embedded in a function, add the operand to the
163 // register's use/def list.
164 if (RegInfo)
165 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000166}
167
Chris Lattner60055892007-12-30 21:56:09 +0000168/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000169/// operand. Note that this should stay in sync with the hash_value overload
170/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000171bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000172 if (getType() != Other.getType() ||
173 getTargetFlags() != Other.getTargetFlags())
174 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000175
Chris Lattner60055892007-12-30 21:56:09 +0000176 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000177 case MachineOperand::MO_Register:
178 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
179 getSubReg() == Other.getSubReg();
180 case MachineOperand::MO_Immediate:
181 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000182 case MachineOperand::MO_CImmediate:
183 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000184 case MachineOperand::MO_FPImmediate:
185 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000186 case MachineOperand::MO_MachineBasicBlock:
187 return getMBB() == Other.getMBB();
188 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000190 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000191 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000193 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000194 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000195 case MachineOperand::MO_GlobalAddress:
196 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
197 case MachineOperand::MO_ExternalSymbol:
198 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
199 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000200 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000201 return getBlockAddress() == Other.getBlockAddress() &&
202 getOffset() == Other.getOffset();
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000203 case MO_RegisterMask:
204 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000207 case MachineOperand::MO_Metadata:
208 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000209 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000210 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000211}
212
Chandler Carruth264854f2012-07-05 11:06:22 +0000213// Note: this must stay exactly in sync with isIdenticalTo above.
214hash_code llvm::hash_value(const MachineOperand &MO) {
215 switch (MO.getType()) {
216 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000217 // Register operands don't have target flags.
218 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000219 case MachineOperand::MO_Immediate:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
221 case MachineOperand::MO_CImmediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
223 case MachineOperand::MO_FPImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
225 case MachineOperand::MO_MachineBasicBlock:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
227 case MachineOperand::MO_FrameIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000230 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000231 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
232 MO.getOffset());
233 case MachineOperand::MO_JumpTableIndex:
234 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
235 case MachineOperand::MO_ExternalSymbol:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
237 MO.getSymbolName());
238 case MachineOperand::MO_GlobalAddress:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
240 MO.getOffset());
241 case MachineOperand::MO_BlockAddress:
242 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000243 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000244 case MachineOperand::MO_RegisterMask:
245 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
246 case MachineOperand::MO_Metadata:
247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
248 case MachineOperand::MO_MCSymbol:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
250 }
251 llvm_unreachable("Invalid machine operand type");
252}
253
Chris Lattner60055892007-12-30 21:56:09 +0000254/// print - Print the specified machine operand.
255///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000256void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000257 // If the instruction is embedded into a basic block, we can find the
258 // target info for the instruction.
259 if (!TM)
260 if (const MachineInstr *MI = getParent())
261 if (const MachineBasicBlock *MBB = MI->getParent())
262 if (const MachineFunction *MF = MBB->getParent())
263 TM = &MF->getTarget();
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000264 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman2745d192009-11-09 19:38:45 +0000265
Chris Lattner60055892007-12-30 21:56:09 +0000266 switch (getType()) {
267 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000268 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000269
Evan Cheng0dc101b2009-06-30 08:49:04 +0000270 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000271 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000272 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000273 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000274 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000275 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000276 if (isEarlyClobber())
277 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000278 if (isImplicit())
279 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000280 OS << "def";
281 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000282 // <def,read-undef> only makes sense when getSubReg() is set.
283 // Don't clutter the output otherwise.
284 if (isUndef() && getSubReg())
285 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000286 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000287 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000288 NeedComma = true;
289 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000290
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000291 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000292 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000293 OS << "kill";
294 NeedComma = true;
295 }
296 if (isDead()) {
297 if (NeedComma) OS << ',';
298 OS << "dead";
299 NeedComma = true;
300 }
301 if (isUndef() && isUse()) {
302 if (NeedComma) OS << ',';
303 OS << "undef";
304 NeedComma = true;
305 }
306 if (isInternalRead()) {
307 if (NeedComma) OS << ',';
308 OS << "internal";
309 NeedComma = true;
310 }
311 if (isTied()) {
312 if (NeedComma) OS << ',';
313 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000314 if (TiedTo != 15)
315 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000316 NeedComma = true;
Chris Lattner60055892007-12-30 21:56:09 +0000317 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000319 }
320 break;
321 case MachineOperand::MO_Immediate:
322 OS << getImm();
323 break;
Devang Patelf071d722011-06-24 20:46:11 +0000324 case MachineOperand::MO_CImmediate:
325 getCImm()->getValue().print(OS, false);
326 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000327 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000328 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000329 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000330 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000331 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000332 break;
Chris Lattner60055892007-12-30 21:56:09 +0000333 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000334 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000335 break;
336 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000337 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000340 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000341 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000342 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000343 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000344 case MachineOperand::MO_TargetIndex:
345 OS << "<ti#" << getIndex();
346 if (getOffset()) OS << "+" << getOffset();
347 OS << '>';
348 break;
Chris Lattner60055892007-12-30 21:56:09 +0000349 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000350 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000351 break;
352 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000353 OS << "<ga:";
354 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000355 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000356 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000357 break;
358 case MachineOperand::MO_ExternalSymbol:
359 OS << "<es:" << getSymbolName();
360 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000361 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000362 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000363 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000364 OS << '<';
Dan Gohman34341e62009-10-31 20:19:03 +0000365 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000366 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000367 OS << '>';
368 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000369 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000370 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000371 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000372 case MachineOperand::MO_Metadata:
373 OS << '<';
374 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
375 OS << '>';
376 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000377 case MachineOperand::MO_MCSymbol:
378 OS << "<MCSym=" << *getMCSymbol() << '>';
379 break;
Chris Lattner60055892007-12-30 21:56:09 +0000380 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000381
Chris Lattnerfd682802009-06-24 17:54:48 +0000382 if (unsigned TF = getTargetFlags())
383 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000384}
385
386//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000387// MachineMemOperand Implementation
388//===----------------------------------------------------------------------===//
389
Chris Lattnerde93bb02010-09-21 05:39:30 +0000390/// getAddrSpace - Return the LLVM IR address space number that this pointer
391/// points into.
392unsigned MachinePointerInfo::getAddrSpace() const {
393 if (V == 0) return 0;
394 return cast<PointerType>(V->getType())->getAddressSpace();
395}
396
Chris Lattner82fd06d2010-09-21 06:22:23 +0000397/// getConstantPool - Return a MachinePointerInfo record that refers to the
398/// constant pool.
399MachinePointerInfo MachinePointerInfo::getConstantPool() {
400 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
401}
402
403/// getFixedStack - Return a MachinePointerInfo record that refers to the
404/// the specified FrameIndex.
405MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
406 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
407}
408
Chris Lattner50287ea2010-09-21 06:43:24 +0000409MachinePointerInfo MachinePointerInfo::getJumpTable() {
410 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
411}
412
413MachinePointerInfo MachinePointerInfo::getGOT() {
414 return MachinePointerInfo(PseudoSourceValue::getGOT());
415}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000416
Chris Lattner886250c2010-09-21 18:51:21 +0000417MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
418 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
419}
420
Chris Lattner00ca0b82010-09-21 04:32:08 +0000421MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000422 uint64_t s, unsigned int a,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000423 const MDNode *TBAAInfo,
424 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000425 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000426 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola80c540e2012-03-31 18:14:00 +0000427 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattner00ca0b82010-09-21 04:32:08 +0000428 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
429 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000430 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000431 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000432}
433
Dan Gohman2da2bed2008-08-20 15:58:01 +0000434/// Profile - Gather unique data for the object.
435///
436void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000437 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000438 ID.AddInteger(Size);
Chris Lattner187f6532010-09-21 04:23:39 +0000439 ID.AddPointer(getValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000440 ID.AddInteger(Flags);
441}
442
Dan Gohman48b185d2009-09-25 20:36:54 +0000443void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
444 // The Value and Offset may differ due to CSE. But the flags and size
445 // should be the same.
446 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
447 assert(MMO->getSize() == getSize() && "Size mismatch!");
448
449 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
450 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000451 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
452 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000453 // Also update the base and offset, because the new alignment may
454 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000455 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000456 }
457}
458
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000459/// getAlignment - Return the minimum known alignment in bytes of the
460/// actual memory reference.
461uint64_t MachineMemOperand::getAlignment() const {
462 return MinAlign(getBaseAlignment(), getOffset());
463}
464
Dan Gohman48b185d2009-09-25 20:36:54 +0000465raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
466 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000467 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000468
Dan Gohman48b185d2009-09-25 20:36:54 +0000469 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000470 OS << "Volatile ";
471
Dan Gohman48b185d2009-09-25 20:36:54 +0000472 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000473 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000474 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000475 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000476 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000477
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000478 // Print the address information.
479 OS << "[";
Dan Gohman48b185d2009-09-25 20:36:54 +0000480 if (!MMO.getValue())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000481 OS << "<unknown>";
482 else
Dan Gohman48b185d2009-09-25 20:36:54 +0000483 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000484
485 // If the alignment of the memory reference itself differs from the alignment
486 // of the base pointer, print the base alignment explicitly, next to the base
487 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000488 if (MMO.getBaseAlignment() != MMO.getAlignment())
489 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000490
Dan Gohman48b185d2009-09-25 20:36:54 +0000491 if (MMO.getOffset() != 0)
492 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000493 OS << "]";
494
495 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000496 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
497 MMO.getBaseAlignment() != MMO.getSize())
498 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000499
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000500 // Print TBAA info.
501 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
502 OS << "(tbaa=";
503 if (TBAAInfo->getNumOperands() > 0)
504 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
505 else
506 OS << "<unknown>";
507 OS << ")";
508 }
509
Bill Wendling9f638ab2011-04-29 23:45:22 +0000510 // Print nontemporal info.
511 if (MMO.isNonTemporal())
512 OS << "(nontemporal)";
513
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000514 return OS;
515}
516
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000517//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000518// MachineInstr Implementation
519//===----------------------------------------------------------------------===//
520
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000521void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000522 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000523 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000524 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000525 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000526 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000527 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000528}
529
Bob Wilson406f2702010-04-09 04:34:03 +0000530/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
531/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000532/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000533MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
534 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesen463b05a2011-09-29 01:47:36 +0000535 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000536 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesen463b05a2011-09-29 01:47:36 +0000537 unsigned NumImplicitOps = 0;
Bob Wilsond8eeb122010-04-09 04:46:43 +0000538 if (!NoImp)
Evan Cheng6cc775f2011-06-28 19:10:37 +0000539 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
540 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000541 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000542 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000543 // Make sure that we get added to a machine basicblock
544 LeakDetector::addGarbageObject(this);
545}
546
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000547/// MachineInstr ctor - Copies MachineInstr arg exactly
548///
Evan Chenga7a20c42008-07-19 00:37:25 +0000549MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesen463b05a2011-09-29 01:47:36 +0000550 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000551 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohman48b185d2009-09-25 20:36:54 +0000552 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner53af9da2006-05-04 19:14:44 +0000553 Operands.reserve(MI.getNumOperands());
Tanya Lattner9953d862004-05-23 20:58:02 +0000554
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000555 // Add operands
Evan Chenga7a20c42008-07-19 00:37:25 +0000556 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000557 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000558
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000559 // Copy all the sensible flags.
560 setFlags(MI.Flags);
Anton Korobeynikov65cff4142011-03-05 18:43:04 +0000561
Dan Gohman3b460302008-07-07 23:14:23 +0000562 // Set parent to null.
Chris Lattner574e7162007-12-31 04:56:33 +0000563 Parent = 0;
Dan Gohman3e9ad4d2008-07-21 18:47:29 +0000564
565 LeakDetector::addGarbageObject(this);
Tanya Lattnere6a4a7d2004-05-23 19:35:12 +0000566}
567
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000568MachineInstr::~MachineInstr() {
Dan Gohman0ece9432008-07-17 23:49:46 +0000569 LeakDetector::removeGarbageObject(this);
Chris Lattner3c6ce5b2007-12-30 06:11:04 +0000570#ifndef NDEBUG
Chris Lattner961e7422008-01-01 01:12:31 +0000571 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattner3c6ce5b2007-12-30 06:11:04 +0000572 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000573 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner961e7422008-01-01 01:12:31 +0000574 "Reg operand def/use list corrupted");
575 }
Chris Lattner3c6ce5b2007-12-30 06:11:04 +0000576#endif
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000577}
578
Chris Lattner961e7422008-01-01 01:12:31 +0000579/// getRegInfo - If this instruction is embedded into a MachineFunction,
580/// return the MachineRegisterInfo object for the current function, otherwise
581/// return null.
582MachineRegisterInfo *MachineInstr::getRegInfo() {
583 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000584 return &MBB->getParent()->getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000585 return 0;
586}
587
588/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
589/// this instruction from their respective use lists. This requires that the
590/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000591void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
592 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000593 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000594 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000595}
596
597/// AddRegOperandsToUseLists - Add all of the register operands in
598/// this instruction from their respective use lists. This requires that the
599/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000600void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
601 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000602 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000603 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000604}
605
Chris Lattner961e7422008-01-01 01:12:31 +0000606/// addOperand - Add the specified operand to the instruction. If it is an
607/// implicit operand, it is added to the end of the operand list. If it is
608/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000609/// (before the first implicit operand).
Chris Lattner961e7422008-01-01 01:12:31 +0000610void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000611 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000612 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohman9356d8f2008-12-09 22:45:08 +0000613 MachineRegisterInfo *RegInfo = getRegInfo();
614
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000615 // If the Operands backing store is reallocated, all register operands must
616 // be removed and re-added to RegInfo. It is storing pointers to operands.
617 bool Reallocate = RegInfo &&
618 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000619
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000620 // Find the insert location for the new operand. Implicit registers go at
621 // the end, everything goes before the implicit regs.
622 unsigned OpNo = Operands.size();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000623
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000624 // Remove all the implicit operands from RegInfo if they need to be shifted.
625 // FIXME: Allow mixed explicit and implicit operands on inline asm.
626 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
627 // implicit-defs, but they must not be moved around. See the FIXME in
628 // InstrEmitter.cpp.
629 if (!isImpReg && !isInlineAsm()) {
630 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
631 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000632 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000633 if (RegInfo)
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000634 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner961e7422008-01-01 01:12:31 +0000635 }
636 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000637
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000638 // OpNo now points as the desired insertion point. Unless this is a variadic
639 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000640 // RegMask operands go between the explicit and implicit operands.
641 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
642 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000643 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner961e7422008-01-01 01:12:31 +0000644
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000645 // All operands from OpNo have been removed from RegInfo. If the Operands
646 // backing store needs to be reallocated, we also need to remove any other
647 // register operands.
648 if (Reallocate)
649 for (unsigned i = 0; i != OpNo; ++i)
650 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000651 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000652
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000653 // Insert the new operand at OpNo.
654 Operands.insert(Operands.begin() + OpNo, Op);
655 Operands[OpNo].ParentMI = this;
Chris Lattner961e7422008-01-01 01:12:31 +0000656
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000657 // The Operands backing store has now been reallocated, so we can re-add the
658 // operands before OpNo.
659 if (Reallocate)
660 for (unsigned i = 0; i != OpNo; ++i)
661 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000662 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000663
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000664 // When adding a register operand, tell RegInfo about it.
665 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000666 // Ensure isOnRegUseList() returns false, regardless of Op's status.
667 Operands[OpNo].Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000668 // Ignore existing ties. This is not a property that can be copied.
669 Operands[OpNo].TiedTo = 0;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000670 // Add the new operand to RegInfo.
671 if (RegInfo)
672 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000673 // The MCID operand information isn't accurate until we start adding
674 // explicit operands. The implicit operands are added first, then the
675 // explicits are inserted before them.
676 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000677 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000678 if (Operands[OpNo].isUse()) {
679 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000680 if (DefIdx != -1)
681 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000682 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000683 // If the register operand is flagged as early, mark the operand as such.
684 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
685 Operands[OpNo].setIsEarlyClobber(true);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000686 }
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000687 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000688
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000689 // Re-add all the implicit ops.
690 if (RegInfo) {
691 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000692 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000693 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000694 }
Chris Lattner961e7422008-01-01 01:12:31 +0000695 }
696}
697
698/// RemoveOperand - Erase an operand from an instruction, leaving it with one
699/// fewer operand than it started with.
700///
701void MachineInstr::RemoveOperand(unsigned OpNo) {
702 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000703 untieRegOperand(OpNo);
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000704 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000705
Chris Lattner961e7422008-01-01 01:12:31 +0000706 // Special case removing the last one.
707 if (OpNo == Operands.size()-1) {
708 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000709 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
710 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000711
Chris Lattner961e7422008-01-01 01:12:31 +0000712 Operands.pop_back();
713 return;
714 }
715
716 // Otherwise, we are removing an interior operand. If we have reginfo to
717 // update, remove all operands that will be shifted down from their reg lists,
718 // move everything down, then re-add them.
Chris Lattner961e7422008-01-01 01:12:31 +0000719 if (RegInfo) {
720 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000721 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000722 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000723 }
724 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000725
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000726#ifndef NDEBUG
727 // Moving tied operands would break the ties.
728 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i)
729 if (Operands[i].isReg())
730 assert(!Operands[i].isTied() && "Cannot move tied operands");
731#endif
732
Chris Lattner961e7422008-01-01 01:12:31 +0000733 Operands.erase(Operands.begin()+OpNo);
734
735 if (RegInfo) {
736 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000737 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000738 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000739 }
740 }
741}
742
Dan Gohman48b185d2009-09-25 20:36:54 +0000743/// addMemOperand - Add a MachineMemOperand to the machine instruction.
744/// This function should be used only occasionally. The setMemRefs function
745/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000746void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000747 MachineMemOperand *MO) {
748 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000749 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000750
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000751 uint16_t NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000752 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000753
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000754 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000755 NewMemRefs[NewNum - 1] = MO;
756
757 MemRefs = NewMemRefs;
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000758 NumMemRefs = NewNum;
Dan Gohman48b185d2009-09-25 20:36:54 +0000759}
Chris Lattner961e7422008-01-01 01:12:31 +0000760
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000761bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng2a81dd42011-12-06 22:12:01 +0000762 const MachineBasicBlock *MBB = getParent();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000763 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000764 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000765 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000766 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000767 return true;
768 } else {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000769 if (Type == AllInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000770 return false;
771 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000772 ++MII;
773 }
Evan Cheng7f8e5632011-12-07 07:15:52 +0000774
Evan Chengcdf89fd2011-12-08 19:23:10 +0000775 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000776}
777
Evan Chenge9c46c22010-03-03 01:44:33 +0000778bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
779 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000780 // If opcodes or number of operands are not the same then the two
781 // instructions are obviously not identical.
782 if (Other->getOpcode() != getOpcode() ||
783 Other->getNumOperands() != getNumOperands())
784 return false;
785
Evan Cheng7fae11b2011-12-14 02:11:42 +0000786 if (isBundle()) {
787 // Both instructions are bundles, compare MIs inside the bundle.
788 MachineBasicBlock::const_instr_iterator I1 = *this;
789 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
790 MachineBasicBlock::const_instr_iterator I2 = *Other;
791 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
792 while (++I1 != E1 && I1->isInsideBundle()) {
793 ++I2;
794 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
795 return false;
796 }
797 }
798
Evan Cheng0f260e12010-03-03 21:54:14 +0000799 // Check operands to make sure they match.
800 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
801 const MachineOperand &MO = getOperand(i);
802 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000803 if (!MO.isReg()) {
804 if (!MO.isIdenticalTo(OMO))
805 return false;
806 continue;
807 }
808
Evan Cheng0f260e12010-03-03 21:54:14 +0000809 // Clients may or may not want to ignore defs when testing for equality.
810 // For example, machine CSE pass only cares about finding common
811 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000812 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000813 if (Check == IgnoreDefs)
814 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000815 else if (Check == IgnoreVRegDefs) {
816 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
817 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
818 if (MO.getReg() != OMO.getReg())
819 return false;
820 } else {
821 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000822 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000823 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
824 return false;
825 }
826 } else {
827 if (!MO.isIdenticalTo(OMO))
828 return false;
829 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
830 return false;
831 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000832 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000833 // If DebugLoc does not match then two dbg.values are not identical.
834 if (isDebugValue())
835 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
836 && getDebugLoc() != Other->getDebugLoc())
837 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000838 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000839}
840
Chris Lattnerbec79b42006-04-17 21:35:41 +0000841MachineInstr *MachineInstr::removeFromParent() {
842 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000843 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000844}
845
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000846MachineInstr *MachineInstr::removeFromBundle() {
847 assert(getParent() && "Not embedded in a basic block!");
848 return getParent()->remove_instr(this);
849}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000850
Dan Gohman3b460302008-07-07 23:14:23 +0000851void MachineInstr::eraseFromParent() {
852 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000853 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000854}
855
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000856void MachineInstr::eraseFromBundle() {
857 assert(getParent() && "Not embedded in a basic block!");
858 getParent()->erase_instr(this);
859}
Dan Gohman3b460302008-07-07 23:14:23 +0000860
Evan Cheng4d728b02007-05-15 01:26:09 +0000861/// getNumExplicitOperands - Returns the number of non-implicit operands.
862///
863unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000864 unsigned NumOperands = MCID->getNumOperands();
865 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000866 return NumOperands;
867
Dan Gohman37608532009-04-15 17:59:11 +0000868 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
869 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000870 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000871 NumOperands++;
872 }
873 return NumOperands;
874}
875
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000876void MachineInstr::bundleWithPred() {
877 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
878 setFlag(BundledPred);
879 MachineBasicBlock::instr_iterator Pred = this;
880 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000881 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000882 Pred->setFlag(BundledSucc);
883}
884
885void MachineInstr::bundleWithSucc() {
886 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
887 setFlag(BundledSucc);
888 MachineBasicBlock::instr_iterator Succ = this;
889 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000890 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000891 Succ->setFlag(BundledPred);
892}
893
894void MachineInstr::unbundleFromPred() {
895 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
896 clearFlag(BundledPred);
897 MachineBasicBlock::instr_iterator Pred = this;
898 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000899 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000900 Pred->clearFlag(BundledSucc);
901}
902
903void MachineInstr::unbundleFromSucc() {
904 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
905 clearFlag(BundledSucc);
906 MachineBasicBlock::instr_iterator Succ = this;
907 --Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000908 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000909 Succ->clearFlag(BundledPred);
910}
911
Evan Cheng6eb516d2011-01-07 23:50:32 +0000912bool MachineInstr::isStackAligningInlineAsm() const {
913 if (isInlineAsm()) {
914 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
915 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
916 return true;
917 }
918 return false;
919}
Chris Lattner33f5af02006-10-20 22:39:59 +0000920
Chad Rosier994f4042012-09-05 21:00:58 +0000921InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
922 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
923 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000924 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000925}
926
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000927int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
928 unsigned *GroupNo) const {
929 assert(isInlineAsm() && "Expected an inline asm instruction");
930 assert(OpIdx < getNumOperands() && "OpIdx out of range");
931
932 // Ignore queries about the initial operands.
933 if (OpIdx < InlineAsm::MIOp_FirstOperand)
934 return -1;
935
936 unsigned Group = 0;
937 unsigned NumOps;
938 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
939 i += NumOps) {
940 const MachineOperand &FlagMO = getOperand(i);
941 // If we reach the implicit register operands, stop looking.
942 if (!FlagMO.isImm())
943 return -1;
944 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
945 if (i + NumOps > OpIdx) {
946 if (GroupNo)
947 *GroupNo = Group;
948 return i;
949 }
950 ++Group;
951 }
952 return -1;
953}
954
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000955const TargetRegisterClass*
956MachineInstr::getRegClassConstraint(unsigned OpIdx,
957 const TargetInstrInfo *TII,
958 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000959 assert(getParent() && "Can't have an MBB reference here!");
960 assert(getParent()->getParent() && "Can't have an MF reference here!");
961 const MachineFunction &MF = *getParent()->getParent();
962
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000963 // Most opcodes have fixed constraints in their MCInstrDesc.
964 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000965 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000966
967 if (!getOperand(OpIdx).isReg())
968 return NULL;
969
970 // For tied uses on inline asm, get the constraint from the def.
971 unsigned DefIdx;
972 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
973 OpIdx = DefIdx;
974
975 // Inline asm stores register class constraints in the flag word.
976 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
977 if (FlagIdx < 0)
978 return NULL;
979
980 unsigned Flag = getOperand(FlagIdx).getImm();
981 unsigned RCID;
982 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
983 return TRI->getRegClass(RCID);
984
985 // Assume that all registers in a memory operand are pointers.
986 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000987 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000988
989 return NULL;
990}
991
Evan Cheng7fae11b2011-12-14 02:11:42 +0000992/// getBundleSize - Return the number of instructions inside the MI bundle.
993unsigned MachineInstr::getBundleSize() const {
994 assert(isBundle() && "Expecting a bundle");
995
Akira Hatanakaebb31e92012-10-31 00:50:52 +0000996 const MachineBasicBlock *MBB = getParent();
997 MachineBasicBlock::const_instr_iterator I = *this, E = MBB->instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000998 unsigned Size = 0;
Akira Hatanakaebb31e92012-10-31 00:50:52 +0000999 while ((++I != E) && I->isInsideBundle()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +00001000 ++Size;
1001 }
1002 assert(Size > 1 && "Malformed bundle");
1003
1004 return Size;
1005}
1006
Evan Cheng910c8082007-04-26 19:00:32 +00001007/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001008/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001009/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001010int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1011 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001012 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001013 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001014 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001015 continue;
1016 unsigned MOReg = MO.getReg();
1017 if (!MOReg)
1018 continue;
1019 if (MOReg == Reg ||
1020 (TRI &&
1021 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1022 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1023 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001024 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001025 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001026 }
Evan Chengec3ac312007-03-26 22:37:45 +00001027 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001028}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001029
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001030/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1031/// indicating if this instruction reads or writes Reg. This also considers
1032/// partial defines.
1033std::pair<bool,bool>
1034MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1035 SmallVectorImpl<unsigned> *Ops) const {
1036 bool PartDef = false; // Partial redefine.
1037 bool FullDef = false; // Full define.
1038 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001039
1040 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1041 const MachineOperand &MO = getOperand(i);
1042 if (!MO.isReg() || MO.getReg() != Reg)
1043 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001044 if (Ops)
1045 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001046 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001047 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001048 else if (MO.getSubReg() && !MO.isUndef())
1049 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001050 PartDef = true;
1051 else
1052 FullDef = true;
1053 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001054 // A partial redefine uses Reg unless there is also a full define.
1055 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001056}
1057
Evan Cheng63254462008-03-05 00:59:57 +00001058/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001059/// the specified register or -1 if it is not found. If isDead is true, defs
1060/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1061/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001062int
1063MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1064 const TargetRegisterInfo *TRI) const {
1065 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001066 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001067 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001068 // Accept regmask operands when Overlap is set.
1069 // Ignore them when looking for a specific def operand (Overlap == false).
1070 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1071 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001072 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001073 continue;
1074 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001075 bool Found = (MOReg == Reg);
1076 if (!Found && TRI && isPhys &&
1077 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1078 if (Overlap)
1079 Found = TRI->regsOverlap(MOReg, Reg);
1080 else
1081 Found = TRI->isSubRegister(MOReg, Reg);
1082 }
1083 if (Found && (!isDead || MO.isDead()))
1084 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001085 }
Evan Cheng63254462008-03-05 00:59:57 +00001086 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001087}
Evan Cheng4d728b02007-05-15 01:26:09 +00001088
Evan Cheng5983bdb2007-05-29 18:35:22 +00001089/// findFirstPredOperandIdx() - Find the index of the first operand in the
1090/// operand list that is used to represent the predicate. It returns -1 if
1091/// none is found.
1092int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001093 // Don't call MCID.findFirstPredOperandIdx() because this variant
1094 // is sometimes called on an instruction that's not yet complete, and
1095 // so the number of operands is less than the MCID indicates. In
1096 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001097 const MCInstrDesc &MCID = getDesc();
1098 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001099 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001100 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001101 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001102 }
1103
Evan Cheng5983bdb2007-05-29 18:35:22 +00001104 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001105}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001106
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001107// MachineOperand::TiedTo is 4 bits wide.
1108const unsigned TiedMax = 15;
1109
1110/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1111///
1112/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1113/// field. TiedTo can have these values:
1114///
1115/// 0: Operand is not tied to anything.
1116/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1117/// TiedMax: Tied to an operand >= TiedMax-1.
1118///
1119/// The tied def must be one of the first TiedMax operands on a normal
1120/// instruction. INLINEASM instructions allow more tied defs.
1121///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001122void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001123 MachineOperand &DefMO = getOperand(DefIdx);
1124 MachineOperand &UseMO = getOperand(UseIdx);
1125 assert(DefMO.isDef() && "DefIdx must be a def operand");
1126 assert(UseMO.isUse() && "UseIdx must be a use operand");
1127 assert(!DefMO.isTied() && "Def is already tied to another use");
1128 assert(!UseMO.isTied() && "Use is already tied to another def");
1129
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001130 if (DefIdx < TiedMax)
1131 UseMO.TiedTo = DefIdx + 1;
1132 else {
1133 // Inline asm can use the group descriptors to find tied operands, but on
1134 // normal instruction, the tied def must be within the first TiedMax
1135 // operands.
1136 assert(isInlineAsm() && "DefIdx out of range");
1137 UseMO.TiedTo = TiedMax;
1138 }
1139
1140 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1141 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001142}
1143
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001144/// Given the index of a tied register operand, find the operand it is tied to.
1145/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1146/// which must exist.
1147unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001148 const MachineOperand &MO = getOperand(OpIdx);
1149 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001150
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001151 // Normally TiedTo is in range.
1152 if (MO.TiedTo < TiedMax)
1153 return MO.TiedTo - 1;
1154
1155 // Uses on normal instructions can be out of range.
1156 if (!isInlineAsm()) {
1157 // Normal tied defs must be in the 0..TiedMax-1 range.
1158 if (MO.isUse())
1159 return TiedMax - 1;
1160 // MO is a def. Search for the tied use.
1161 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1162 const MachineOperand &UseMO = getOperand(i);
1163 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1164 return i;
1165 }
1166 llvm_unreachable("Can't find tied use");
1167 }
1168
1169 // Now deal with inline asm by parsing the operand group descriptor flags.
1170 // Find the beginning of each operand group.
1171 SmallVector<unsigned, 8> GroupIdx;
1172 unsigned OpIdxGroup = ~0u;
1173 unsigned NumOps;
1174 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1175 i += NumOps) {
1176 const MachineOperand &FlagMO = getOperand(i);
1177 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1178 unsigned CurGroup = GroupIdx.size();
1179 GroupIdx.push_back(i);
1180 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1181 // OpIdx belongs to this operand group.
1182 if (OpIdx > i && OpIdx < i + NumOps)
1183 OpIdxGroup = CurGroup;
1184 unsigned TiedGroup;
1185 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1186 continue;
1187 // Operands in this group are tied to operands in TiedGroup which must be
1188 // earlier. Find the number of operands between the two groups.
1189 unsigned Delta = i - GroupIdx[TiedGroup];
1190
1191 // OpIdx is a use tied to TiedGroup.
1192 if (OpIdxGroup == CurGroup)
1193 return OpIdx - Delta;
1194
1195 // OpIdx is a def tied to this use group.
1196 if (OpIdxGroup == TiedGroup)
1197 return OpIdx + Delta;
1198 }
1199 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001200}
1201
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001202/// clearKillInfo - Clears kill flags on all operands.
1203///
1204void MachineInstr::clearKillInfo() {
1205 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1206 MachineOperand &MO = getOperand(i);
1207 if (MO.isReg() && MO.isUse())
1208 MO.setIsKill(false);
1209 }
1210}
1211
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001212void MachineInstr::substituteRegister(unsigned FromReg,
1213 unsigned ToReg,
1214 unsigned SubIdx,
1215 const TargetRegisterInfo &RegInfo) {
1216 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1217 if (SubIdx)
1218 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1219 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1220 MachineOperand &MO = getOperand(i);
1221 if (!MO.isReg() || MO.getReg() != FromReg)
1222 continue;
1223 MO.substPhysReg(ToReg, RegInfo);
1224 }
1225 } else {
1226 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1227 MachineOperand &MO = getOperand(i);
1228 if (!MO.isReg() || MO.getReg() != FromReg)
1229 continue;
1230 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1231 }
1232 }
1233}
1234
Evan Cheng7d98a482008-07-03 09:09:37 +00001235/// isSafeToMove - Return true if it is safe to move this instruction. If
1236/// SawStore is set to true, it means that there is a store (or call) between
1237/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001238bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001239 AliasAnalysis *AA,
1240 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001241 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001242 //
1243 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001244 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001245 // a load across an atomic load with Ordering > Monotonic.
1246 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001247 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001248 SawStore = true;
1249 return false;
1250 }
Evan Cheng0638c202011-01-07 21:08:26 +00001251
1252 if (isLabel() || isDebugValue() ||
Evan Cheng7f8e5632011-12-07 07:15:52 +00001253 isTerminator() || hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001254 return false;
1255
1256 // See if this instruction does a load. If so, we have to guarantee that the
1257 // loaded value doesn't change between the load and the its intended
1258 // destination. The check for isInvariantLoad gives the targe the chance to
1259 // classify the load as always returning a constant, e.g. a constant pool
1260 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001261 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001262 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001263 // end of block, we can't move it.
1264 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001265
Evan Cheng399e1102008-03-13 00:44:09 +00001266 return true;
1267}
1268
Evan Cheng57dc0782008-08-27 20:33:50 +00001269/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1270/// instruction which defined the specified register instead of copying it.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001271bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001272 AliasAnalysis *AA,
1273 unsigned DstReg) const {
Evan Cheng57dc0782008-08-27 20:33:50 +00001274 bool SawStore = false;
Dan Gohman87b02d52009-10-09 23:27:56 +00001275 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Cheng62e795a2010-03-02 19:03:01 +00001276 !isSafeToMove(TII, AA, SawStore))
Evan Cheng57dc0782008-08-27 20:33:50 +00001277 return false;
1278 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohman0b273252008-11-18 19:49:32 +00001279 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001280 if (!MO.isReg())
Evan Cheng57dc0782008-08-27 20:33:50 +00001281 continue;
1282 // FIXME: For now, do not remat any instruction with register operands.
1283 // Later on, we can loosen the restriction is the register operands have
1284 // not been modified between the def and use. Note, this is different from
Evan Chengf016b262008-08-27 20:58:54 +00001285 // MachineSink because the code is no longer in two-address form (at least
Evan Cheng57dc0782008-08-27 20:33:50 +00001286 // partially).
1287 if (MO.isUse())
1288 return false;
1289 else if (!MO.isDead() && MO.getReg() != DstReg)
1290 return false;
1291 }
1292 return true;
1293}
1294
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001295/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1296/// or volatile memory reference, or if the information describing the memory
1297/// reference is not available. Return false if it is known to have no ordered
1298/// memory references.
1299bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001300 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001301 if (!mayStore() &&
1302 !mayLoad() &&
1303 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001304 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001305 return false;
1306
1307 // Otherwise, if the instruction has no memory reference information,
1308 // conservatively assume it wasn't preserved.
1309 if (memoperands_empty())
1310 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001311
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001312 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001313 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001314 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001315 return true;
1316
1317 return false;
1318}
1319
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001320/// isInvariantLoad - Return true if this instruction is loading from a
1321/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001322/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001323/// of a function if it does not change. This should only return true of
1324/// *all* loads the instruction does are invariant (if it does multiple loads).
1325bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1326 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001327 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001328 return false;
1329
1330 // If the instruction has lost its memoperands, conservatively assume that
1331 // it may not be an invariant load.
1332 if (memoperands_empty())
1333 return false;
1334
1335 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1336
1337 for (mmo_iterator I = memoperands_begin(),
1338 E = memoperands_end(); I != E; ++I) {
1339 if ((*I)->isVolatile()) return false;
1340 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001341 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001342
1343 if (const Value *V = (*I)->getValue()) {
1344 // A load from a constant PseudoSourceValue is invariant.
1345 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1346 if (PSV->isConstant(MFI))
1347 continue;
1348 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001349 if (AA && AA->pointsToConstantMemory(
1350 AliasAnalysis::Location(V, (*I)->getSize(),
1351 (*I)->getTBAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001352 continue;
1353 }
1354
1355 // Otherwise assume conservatively.
1356 return false;
1357 }
1358
1359 // Everything checks out.
1360 return true;
1361}
1362
Evan Cheng71453822009-12-03 02:31:43 +00001363/// isConstantValuePHI - If the specified instruction is a PHI that always
1364/// merges together the same virtual register, return the register, otherwise
1365/// return 0.
1366unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001367 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001368 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001369 assert(getNumOperands() >= 3 &&
1370 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001371
1372 unsigned Reg = getOperand(1).getReg();
1373 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1374 if (getOperand(i).getReg() != Reg)
1375 return 0;
1376 return Reg;
1377}
1378
Evan Cheng6eb516d2011-01-07 23:50:32 +00001379bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001380 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001381 return true;
1382 if (isInlineAsm()) {
1383 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1384 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1385 return true;
1386 }
1387
1388 return false;
1389}
1390
Evan Chengb083c472010-04-08 20:02:37 +00001391/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1392///
1393bool MachineInstr::allDefsAreDead() const {
1394 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1395 const MachineOperand &MO = getOperand(i);
1396 if (!MO.isReg() || MO.isUse())
1397 continue;
1398 if (!MO.isDead())
1399 return false;
1400 }
1401 return true;
1402}
1403
Evan Cheng21eedfb2010-10-22 21:49:09 +00001404/// copyImplicitOps - Copy implicit register operands from specified
1405/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001406void MachineInstr::copyImplicitOps(MachineFunction &MF,
1407 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001408 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1409 i != e; ++i) {
1410 const MachineOperand &MO = MI->getOperand(i);
1411 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001412 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001413 }
1414}
1415
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001416void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001417#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001418 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001419#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001420}
1421
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001422static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001423 raw_ostream &CommentOS) {
1424 const LLVMContext &Ctx = MF->getFunction()->getContext();
1425 if (!DL.isUnknown()) { // Print source line info.
1426 DIScope Scope(DL.getScope(Ctx));
1427 // Omit the directory, because it's likely to be long and uninteresting.
1428 if (Scope.Verify())
1429 CommentOS << Scope.getFilename();
1430 else
1431 CommentOS << "<unknown>";
1432 CommentOS << ':' << DL.getLine();
1433 if (DL.getCol() != 0)
1434 CommentOS << ':' << DL.getCol();
1435 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1436 if (!InlinedAtDL.isUnknown()) {
1437 CommentOS << " @[ ";
1438 printDebugLoc(InlinedAtDL, MF, CommentOS);
1439 CommentOS << " ]";
1440 }
1441 }
1442}
1443
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001444void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001445 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1446 const MachineFunction *MF = 0;
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001447 const MachineRegisterInfo *MRI = 0;
Dan Gohman2745d192009-11-09 19:38:45 +00001448 if (const MachineBasicBlock *MBB = getParent()) {
1449 MF = MBB->getParent();
1450 if (!TM && MF)
1451 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001452 if (MF)
1453 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001454 }
Dan Gohman34341e62009-10-31 20:19:03 +00001455
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001456 // Save a list of virtual registers.
1457 SmallVector<unsigned, 8> VirtRegs;
1458
Dan Gohman34341e62009-10-31 20:19:03 +00001459 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001460 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001461 for (; StartOp < e && getOperand(StartOp).isReg() &&
1462 getOperand(StartOp).isDef() &&
1463 !getOperand(StartOp).isImplicit();
1464 ++StartOp) {
1465 if (StartOp != 0) OS << ", ";
1466 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001467 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001468 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001469 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001470 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001471
Dan Gohman34341e62009-10-31 20:19:03 +00001472 if (StartOp != 0)
1473 OS << " = ";
1474
1475 // Print the opcode name.
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001476 if (TM && TM->getInstrInfo())
1477 OS << TM->getInstrInfo()->getName(getOpcode());
1478 else
1479 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001480
Dan Gohman34341e62009-10-31 20:19:03 +00001481 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001482 bool OmittedAnyCallClobbers = false;
1483 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001484 unsigned AsmDescOp = ~0u;
1485 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001486
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001487 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001488 // Print asm string.
1489 OS << " ";
1490 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1491
1492 // Print HasSideEffects, IsAlignStack
1493 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1494 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1495 OS << " [sideeffect]";
1496 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1497 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001498 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001499 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001500 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001501 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001502
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001503 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001504 FirstOp = false;
1505 }
1506
1507
Chris Lattnerac6e9742002-10-30 01:55:38 +00001508 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001509 const MachineOperand &MO = getOperand(i);
1510
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001511 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001512 VirtRegs.push_back(MO.getReg());
1513
Dan Gohman2745d192009-11-09 19:38:45 +00001514 // Omit call-clobbered registers which aren't used anywhere. This makes
1515 // call instructions much less noisy on targets where calls clobber lots
1516 // of registers. Don't rely on MO.isDead() because we may be called before
1517 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001518 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001519 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1520 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001521 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001522 const MachineRegisterInfo &MRI = MF->getRegInfo();
1523 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1524 bool HasAliasLive = false;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001525 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1526 AI.isValid(); ++AI) {
1527 unsigned AliasReg = *AI;
Dan Gohman2745d192009-11-09 19:38:45 +00001528 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1529 HasAliasLive = true;
1530 break;
1531 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001532 }
Dan Gohman2745d192009-11-09 19:38:45 +00001533 if (!HasAliasLive) {
1534 OmittedAnyCallClobbers = true;
1535 continue;
1536 }
1537 }
1538 }
1539 }
1540
1541 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001542 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001543 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001544 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1545 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001546 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001547 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001548 OS << "opt:";
1549 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001550 if (isDebugValue() && MO.isMetadata()) {
1551 // Pretty print DBG_VALUE instructions.
1552 const MDNode *MD = MO.getMetadata();
1553 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1554 OS << "!\"" << MDS->getString() << '\"';
1555 else
1556 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001557 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1558 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001559 } else if (i == AsmDescOp && MO.isImm()) {
1560 // Pretty print the inline asm operand descriptor.
1561 OS << '$' << AsmOpCount++;
1562 unsigned Flag = MO.getImm();
1563 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001564 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1565 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1566 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1567 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1568 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1569 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1570 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001571 }
1572
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001573 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001574 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001575 if (TM)
1576 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1577 else
1578 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001579 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001580
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001581 unsigned TiedTo = 0;
1582 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001583 OS << " tiedto:$" << TiedTo;
1584
1585 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001586
1587 // Compute the index of the next operand descriptor.
1588 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001589 } else
1590 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001591 }
1592
1593 // Briefly indicate whether any call clobbers were omitted.
1594 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001595 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001596 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001597 }
Misha Brukman835702a2005-04-21 22:36:52 +00001598
Dan Gohman34341e62009-10-31 20:19:03 +00001599 bool HaveSemi = false;
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001600 if (Flags) {
1601 if (!HaveSemi) OS << ";"; HaveSemi = true;
1602 OS << " flags: ";
1603
1604 if (Flags & FrameSetup)
1605 OS << "FrameSetup";
1606 }
1607
Dan Gohman3b460302008-07-07 23:14:23 +00001608 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001609 if (!HaveSemi) OS << ";"; HaveSemi = true;
1610
1611 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001612 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1613 i != e; ++i) {
1614 OS << **i;
Oscar Fuentes40b31ad2010-08-02 06:00:15 +00001615 if (llvm::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001616 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001617 }
1618 }
1619
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001620 // Print the regclass of any virtual registers encountered.
1621 if (MRI && !VirtRegs.empty()) {
1622 if (!HaveSemi) OS << ";"; HaveSemi = true;
1623 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1624 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001625 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001626 for (unsigned j = i+1; j != VirtRegs.size();) {
1627 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1628 ++j;
1629 continue;
1630 }
1631 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001632 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001633 VirtRegs.erase(VirtRegs.begin()+j);
1634 }
1635 }
1636 }
1637
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001638 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001639 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1640 if (!HaveSemi) OS << ";"; HaveSemi = true;
1641 DIVariable DV(getOperand(e - 1).getMetadata());
1642 OS << " line no:" << DV.getLineNumber();
1643 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1644 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1645 if (!InlinedAtDL.isUnknown()) {
1646 OS << " inlined @[ ";
1647 printDebugLoc(InlinedAtDL, MF, OS);
1648 OS << " ]";
1649 }
1650 }
1651 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001652 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman2e3f1872009-11-23 21:29:08 +00001653 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001654 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001655 }
1656
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001657 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001658}
1659
Owen Anderson2a8a4852008-01-24 01:10:07 +00001660bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001661 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001662 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001663 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001664 bool hasAliases = isPhysReg &&
1665 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001666 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001667 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001668 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1669 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001670 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001671 continue;
1672 unsigned Reg = MO.getReg();
1673 if (!Reg)
1674 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001675
Evan Cheng6c177732008-04-16 09:41:59 +00001676 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001677 if (!Found) {
1678 if (MO.isKill())
1679 // The register is already marked kill.
1680 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001681 if (isPhysReg && isRegTiedToDefOperand(i))
1682 // Two-address uses of physregs must not be marked kill.
1683 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001684 MO.setIsKill();
1685 Found = true;
1686 }
1687 } else if (hasAliases && MO.isKill() &&
1688 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001689 // A super-register kill already exists.
1690 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001691 return true;
1692 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001693 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001694 }
1695 }
1696
Evan Cheng6c177732008-04-16 09:41:59 +00001697 // Trim unneeded kill operands.
1698 while (!DeadOps.empty()) {
1699 unsigned OpIdx = DeadOps.back();
1700 if (getOperand(OpIdx).isImplicit())
1701 RemoveOperand(OpIdx);
1702 else
1703 getOperand(OpIdx).setIsKill(false);
1704 DeadOps.pop_back();
1705 }
1706
Bill Wendling7921ad02008-03-03 22:14:33 +00001707 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001708 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001709 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001710 addOperand(MachineOperand::CreateReg(IncomingReg,
1711 false /*IsDef*/,
1712 true /*IsImp*/,
1713 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001714 return true;
1715 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001716 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001717}
1718
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001719void MachineInstr::clearRegisterKills(unsigned Reg,
1720 const TargetRegisterInfo *RegInfo) {
1721 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1722 RegInfo = 0;
1723 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1724 MachineOperand &MO = getOperand(i);
1725 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1726 continue;
1727 unsigned OpReg = MO.getReg();
1728 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1729 MO.setIsKill(false);
1730 }
1731}
1732
Owen Anderson2a8a4852008-01-24 01:10:07 +00001733bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001734 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001735 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001736 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001737 bool hasAliases = isPhysReg &&
1738 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001739 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001740 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001741 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1742 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001743 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001744 continue;
1745 unsigned Reg = MO.getReg();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001746 if (!Reg)
1747 continue;
1748
Evan Cheng6c177732008-04-16 09:41:59 +00001749 if (Reg == IncomingReg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001750 MO.setIsDead();
1751 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001752 } else if (hasAliases && MO.isDead() &&
1753 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001754 // There exists a super-register that's marked dead.
1755 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001756 return true;
Jakob Stoklund Olesen3a48c062012-05-30 18:38:56 +00001757 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001758 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001759 }
1760 }
1761
Evan Cheng6c177732008-04-16 09:41:59 +00001762 // Trim unneeded dead operands.
1763 while (!DeadOps.empty()) {
1764 unsigned OpIdx = DeadOps.back();
1765 if (getOperand(OpIdx).isImplicit())
1766 RemoveOperand(OpIdx);
1767 else
1768 getOperand(OpIdx).setIsDead(false);
1769 DeadOps.pop_back();
1770 }
1771
Dan Gohmanc7367b42008-09-03 15:56:16 +00001772 // If not found, this means an alias of one of the operands is dead. Add a
1773 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001774 if (Found || !AddIfNotFound)
1775 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001776
Chris Lattnerfd682802009-06-24 17:54:48 +00001777 addOperand(MachineOperand::CreateReg(IncomingReg,
1778 true /*IsDef*/,
1779 true /*IsImp*/,
1780 false /*IsKill*/,
1781 true /*IsDead*/));
1782 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001783}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001784
1785void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1786 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001787 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1788 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1789 if (MO)
1790 return;
1791 } else {
1792 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1793 const MachineOperand &MO = getOperand(i);
1794 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1795 MO.getSubReg() == 0)
1796 return;
1797 }
1798 }
1799 addOperand(MachineOperand::CreateReg(IncomingReg,
1800 true /*IsDef*/,
1801 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001802}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001803
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001804void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001805 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001806 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001807 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1808 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001809 if (MO.isRegMask()) {
1810 HasRegMask = true;
1811 continue;
1812 }
Dan Gohman86936502010-06-18 23:28:01 +00001813 if (!MO.isReg() || !MO.isDef()) continue;
1814 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001815 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001816 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001817 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1818 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001819 if (TRI.regsOverlap(*I, Reg)) {
1820 Dead = false;
1821 break;
1822 }
1823 // If there are no uses, including partial uses, the def is dead.
1824 if (Dead) MO.setIsDead();
1825 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001826
1827 // This is a call with a register mask operand.
1828 // Mask clobbers are always dead, so add defs for the non-dead defines.
1829 if (HasRegMask)
1830 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1831 I != E; ++I)
1832 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001833}
1834
Evan Cheng59d27fe2010-03-03 23:37:30 +00001835unsigned
1836MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001837 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001838 SmallVector<size_t, 8> HashComponents;
1839 HashComponents.reserve(MI->getNumOperands() + 1);
1840 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001841 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1842 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001843 if (MO.isReg() && MO.isDef() &&
1844 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1845 continue; // Skip virtual register defs.
1846
1847 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001848 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001849 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001850}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001851
1852void MachineInstr::emitError(StringRef Msg) const {
1853 // Find the source location cookie.
1854 unsigned LocCookie = 0;
1855 const MDNode *LocMD = 0;
1856 for (unsigned i = getNumOperands(); i != 0; --i) {
1857 if (getOperand(i-1).isMetadata() &&
1858 (LocMD = getOperand(i-1).getMetadata()) &&
1859 LocMD->getNumOperands() != 0) {
1860 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1861 LocCookie = CI->getZExtValue();
1862 break;
1863 }
1864 }
1865 }
1866
1867 if (const MachineBasicBlock *MBB = getParent())
1868 if (const MachineFunction *MF = MBB->getParent())
1869 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1870 report_fatal_error(Msg);
1871}