blob: 218c4bc9bca3900dbb1e743948e1256bf94c62f2 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000013#include "Sparc.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000014#include "SparcTargetMachine.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000015#include "llvm/PassManager.h"
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000016#include "llvm/Target/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000017using namespace llvm;
18
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000019extern "C" void LLVMInitializeSparcTarget() {
20 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000021 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
22 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000023}
24
Chris Lattner158e1f52006-02-05 05:50:24 +000025/// SparcTargetMachine ctor - Create an ILP32 architecture model
26///
Evan Cheng2129f592011-07-19 06:37:02 +000027SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
28 StringRef CPU, StringRef FS,
29 Reloc::Model RM, bool is64bit)
30 : LLVMTargetMachine(T, TT, CPU, FS, RM),
Evan Chengfe6e4052011-06-30 01:53:36 +000031 Subtarget(TT, CPU, FS, is64bit),
Chris Lattner8228b112010-02-04 06:34:01 +000032 DataLayout(Subtarget.getDataLayout()),
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000033 TLInfo(*this), TSInfo(*this), InstrInfo(Subtarget),
Anton Korobeynikov2f931282011-01-10 12:39:04 +000034 FrameLowering(Subtarget) {
Chris Lattner158e1f52006-02-05 05:50:24 +000035}
36
Bill Wendling084669a2009-04-29 00:15:41 +000037bool SparcTargetMachine::addInstSelector(PassManagerBase &PM,
Bill Wendling026e5d72009-04-29 23:29:43 +000038 CodeGenOpt::Level OptLevel) {
Chris Lattner158e1f52006-02-05 05:50:24 +000039 PM.add(createSparcISelDag(*this));
Chris Lattner158e1f52006-02-05 05:50:24 +000040 return false;
41}
42
Chris Lattner12e97302006-09-04 04:14:57 +000043/// addPreEmitPass - This pass may be implemented by targets that want to run
44/// passes immediately before machine code is emitted. This should return
45/// true if -print-machineinstrs should print out the code after the passes.
Bill Wendling026e5d72009-04-29 23:29:43 +000046bool SparcTargetMachine::addPreEmitPass(PassManagerBase &PM,
47 CodeGenOpt::Level OptLevel){
Chris Lattner12e97302006-09-04 04:14:57 +000048 PM.add(createSparcFPMoverPass(*this));
49 PM.add(createSparcDelaySlotFillerPass(*this));
50 return true;
51}
Chris Lattner8228b112010-02-04 06:34:01 +000052
53SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Cheng2129f592011-07-19 06:37:02 +000054 StringRef TT,
55 StringRef CPU,
56 StringRef FS, Reloc::Model RM)
57 : SparcTargetMachine(T, TT, CPU, FS, RM, false) {
Chris Lattner8228b112010-02-04 06:34:01 +000058}
59
60SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Cheng2129f592011-07-19 06:37:02 +000061 StringRef TT,
62 StringRef CPU,
63 StringRef FS, Reloc::Model RM)
64 : SparcTargetMachine(T, TT, CPU, FS, RM, true) {
Chris Lattner8228b112010-02-04 06:34:01 +000065}