Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines an instruction selector for the ARM target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARM.h" |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 15 | #include "ARMBaseInstrInfo.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 16 | #include "ARMTargetMachine.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/ARMAddressingModes.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 19 | #include "llvm/CodeGen/MachineFunction.h" |
| 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/SelectionDAG.h" |
| 23 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 24 | #include "llvm/IR/CallingConv.h" |
| 25 | #include "llvm/IR/Constants.h" |
| 26 | #include "llvm/IR/DerivedTypes.h" |
| 27 | #include "llvm/IR/Function.h" |
| 28 | #include "llvm/IR/Intrinsics.h" |
| 29 | #include "llvm/IR/LLVMContext.h" |
Evan Cheng | 8e6b40a | 2010-05-04 20:39:49 +0000 | [diff] [blame] | 30 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | 1770fb8 | 2008-02-03 05:43:57 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Compiler.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 33 | #include "llvm/Support/ErrorHandling.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetLowering.h" |
| 35 | #include "llvm/Target/TargetOptions.h" |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 36 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 39 | #define DEBUG_TYPE "arm-isel" |
| 40 | |
Evan Cheng | 59069ec | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 41 | static cl::opt<bool> |
| 42 | DisableShifterOp("disable-shifter-op", cl::Hidden, |
| 43 | cl::desc("Disable isel of shifter-op"), |
| 44 | cl::init(false)); |
| 45 | |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 46 | static cl::opt<bool> |
| 47 | CheckVMLxHazard("check-vmlx-hazard", cl::Hidden, |
| 48 | cl::desc("Check fp vmla / vmls hazard at isel time"), |
Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 49 | cl::init(true)); |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 50 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 51 | //===--------------------------------------------------------------------===// |
| 52 | /// ARMDAGToDAGISel - ARM specific code to select ARM machine |
| 53 | /// instructions for SelectionDAG operations. |
| 54 | /// |
| 55 | namespace { |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 56 | |
| 57 | enum AddrMode2Type { |
| 58 | AM2_BASE, // Simple AM2 (+-imm12) |
| 59 | AM2_SHOP // Shifter-op AM2 |
| 60 | }; |
| 61 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 62 | class ARMDAGToDAGISel : public SelectionDAGISel { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 64 | /// make the right decision when generating code for different targets. |
| 65 | const ARMSubtarget *Subtarget; |
| 66 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 67 | public: |
Eric Christopher | 2f991c9 | 2014-07-03 22:24:49 +0000 | [diff] [blame] | 68 | explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm, CodeGenOpt::Level OptLevel) |
| 69 | : SelectionDAGISel(tm, OptLevel) {} |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 70 | |
Eric Christopher | 0e6e7cf | 2014-05-22 02:00:27 +0000 | [diff] [blame] | 71 | bool runOnMachineFunction(MachineFunction &MF) override { |
| 72 | // Reset the subtarget each time through. |
Eric Christopher | 22b2ad2 | 2015-02-20 08:24:37 +0000 | [diff] [blame^] | 73 | Subtarget = &MF.getSubtarget<ARMSubtarget>(); |
Eric Christopher | 0e6e7cf | 2014-05-22 02:00:27 +0000 | [diff] [blame] | 74 | SelectionDAGISel::runOnMachineFunction(MF); |
| 75 | return true; |
| 76 | } |
| 77 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 78 | const char *getPassName() const override { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | return "ARM Instruction Selection"; |
Anton Korobeynikov | 02bb33c | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 82 | void PreprocessISelDAG() override; |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 83 | |
Bob Wilson | 4facd96 | 2009-10-08 18:51:31 +0000 | [diff] [blame] | 84 | /// getI32Imm - Return a target constant of type i32 with the specified |
| 85 | /// value. |
Anton Korobeynikov | 02bb33c | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 86 | inline SDValue getI32Imm(unsigned Imm) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 87 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
Anton Korobeynikov | 02bb33c | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 88 | } |
| 89 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 90 | SDNode *Select(SDNode *N) override; |
Evan Cheng | 5e73ff2 | 2010-02-15 19:41:07 +0000 | [diff] [blame] | 91 | |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 92 | |
| 93 | bool hasNoVMLxHazardUse(SDNode *N) const; |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 94 | bool isShifterOpProfitable(const SDValue &Shift, |
| 95 | ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt); |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 96 | bool SelectRegShifterOperand(SDValue N, SDValue &A, |
| 97 | SDValue &B, SDValue &C, |
| 98 | bool CheckProfitability = true); |
| 99 | bool SelectImmShifterOperand(SDValue N, SDValue &A, |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 100 | SDValue &B, bool CheckProfitability = true); |
| 101 | bool SelectShiftRegShifterOperand(SDValue N, SDValue &A, |
Owen Anderson | 6d55745 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 102 | SDValue &B, SDValue &C) { |
| 103 | // Don't apply the profitability check |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 104 | return SelectRegShifterOperand(N, A, B, C, false); |
| 105 | } |
| 106 | bool SelectShiftImmShifterOperand(SDValue N, SDValue &A, |
| 107 | SDValue &B) { |
| 108 | // Don't apply the profitability check |
| 109 | return SelectImmShifterOperand(N, A, B, false); |
Owen Anderson | 6d55745 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 110 | } |
| 111 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 112 | bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm); |
| 113 | bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc); |
| 114 | |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 115 | AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base, |
| 116 | SDValue &Offset, SDValue &Opc); |
| 117 | bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset, |
| 118 | SDValue &Opc) { |
| 119 | return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE; |
| 120 | } |
| 121 | |
| 122 | bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset, |
| 123 | SDValue &Opc) { |
| 124 | return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP; |
| 125 | } |
| 126 | |
| 127 | bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset, |
| 128 | SDValue &Opc) { |
| 129 | SelectAddrMode2Worker(N, Base, Offset, Opc); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 130 | // return SelectAddrMode2ShOp(N, Base, Offset, Opc); |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 131 | // This always matches one way or another. |
| 132 | return true; |
| 133 | } |
| 134 | |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 135 | bool SelectCMOVPred(SDValue N, SDValue &Pred, SDValue &Reg) { |
| 136 | const ConstantSDNode *CN = cast<ConstantSDNode>(N); |
| 137 | Pred = CurDAG->getTargetConstant(CN->getZExtValue(), MVT::i32); |
| 138 | Reg = CurDAG->getRegister(ARM::CPSR, MVT::i32); |
| 139 | return true; |
| 140 | } |
| 141 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 142 | bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N, |
| 143 | SDValue &Offset, SDValue &Opc); |
| 144 | bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 145 | SDValue &Offset, SDValue &Opc); |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 146 | bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N, |
| 147 | SDValue &Offset, SDValue &Opc); |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 148 | bool SelectAddrOffsetNone(SDValue N, SDValue &Base); |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 149 | bool SelectAddrMode3(SDValue N, SDValue &Base, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 150 | SDValue &Offset, SDValue &Opc); |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 151 | bool SelectAddrMode3Offset(SDNode *Op, SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 152 | SDValue &Offset, SDValue &Opc); |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 153 | bool SelectAddrMode5(SDValue N, SDValue &Base, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 154 | SDValue &Offset); |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 155 | bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align); |
Bob Wilson | e3ecd5f | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 156 | bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 157 | |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 158 | bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 160 | // Thumb Addressing Modes: |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 161 | bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 162 | bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset, |
| 163 | unsigned Scale); |
| 164 | bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset); |
| 165 | bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset); |
| 166 | bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset); |
| 167 | bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base, |
| 168 | SDValue &OffImm); |
| 169 | bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base, |
| 170 | SDValue &OffImm); |
| 171 | bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base, |
| 172 | SDValue &OffImm); |
| 173 | bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base, |
| 174 | SDValue &OffImm); |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 175 | bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 176 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 177 | // Thumb 2 Addressing Modes: |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 178 | bool SelectT2ShifterOperandReg(SDValue N, |
Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 179 | SDValue &BaseReg, SDValue &Opc); |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 180 | bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm); |
| 181 | bool SelectT2AddrModeImm8(SDValue N, SDValue &Base, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 182 | SDValue &OffImm); |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 183 | bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N, |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 184 | SDValue &OffImm); |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 185 | bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 186 | SDValue &OffReg, SDValue &ShImm); |
Tim Northover | a7ecd24 | 2013-07-16 09:46:55 +0000 | [diff] [blame] | 187 | bool SelectT2AddrModeExclusive(SDValue N, SDValue &Base, SDValue &OffImm); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 188 | |
Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 189 | inline bool is_so_imm(unsigned Imm) const { |
| 190 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 191 | } |
| 192 | |
| 193 | inline bool is_so_imm_not(unsigned Imm) const { |
| 194 | return ARM_AM::getSOImmVal(~Imm) != -1; |
| 195 | } |
| 196 | |
| 197 | inline bool is_t2_so_imm(unsigned Imm) const { |
| 198 | return ARM_AM::getT2SOImmVal(Imm) != -1; |
| 199 | } |
| 200 | |
| 201 | inline bool is_t2_so_imm_not(unsigned Imm) const { |
| 202 | return ARM_AM::getT2SOImmVal(~Imm) != -1; |
| 203 | } |
| 204 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 205 | // Include the pieces autogenerated from the target description. |
| 206 | #include "ARMGenDAGISel.inc" |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 207 | |
| 208 | private: |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 209 | /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for |
| 210 | /// ARM. |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 211 | SDNode *SelectARMIndexedLoad(SDNode *N); |
| 212 | SDNode *SelectT2IndexedLoad(SDNode *N); |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 213 | |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 214 | /// SelectVLD - Select NEON load intrinsics. NumVecs should be |
| 215 | /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 216 | /// loads of D registers and even subregs and odd subregs of Q registers. |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 217 | /// For NumVecs <= 2, QOpcodes1 is not used. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 218 | SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 219 | const uint16_t *DOpcodes, |
| 220 | const uint16_t *QOpcodes0, const uint16_t *QOpcodes1); |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 221 | |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 222 | /// SelectVST - Select NEON store intrinsics. NumVecs should |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 223 | /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 224 | /// stores of D registers and even subregs and odd subregs of Q registers. |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 225 | /// For NumVecs <= 2, QOpcodes1 is not used. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 226 | SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 227 | const uint16_t *DOpcodes, |
| 228 | const uint16_t *QOpcodes0, const uint16_t *QOpcodes1); |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 229 | |
Bob Wilson | 93117bc | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 230 | /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 231 | /// be 2, 3 or 4. The opcode arrays specify the instructions used for |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 232 | /// load/store of D registers and Q registers. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 233 | SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad, |
| 234 | bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 235 | const uint16_t *DOpcodes, const uint16_t *QOpcodes); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 236 | |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 237 | /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs |
| 238 | /// should be 2, 3 or 4. The opcode array specifies the instructions used |
| 239 | /// for loading D registers. (Q registers are not supported.) |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 240 | SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 241 | const uint16_t *Opcodes); |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 242 | |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 243 | /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2, |
| 244 | /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be |
| 245 | /// generated to force the table registers to be consecutive. |
| 246 | SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 247 | |
Sandeep Patel | 7460e08 | 2009-10-13 20:25:58 +0000 | [diff] [blame] | 248 | /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM. |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 249 | SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned); |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 250 | |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 251 | // Select special operations if node forms integer ABS pattern |
| 252 | SDNode *SelectABSOp(SDNode *N); |
| 253 | |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 254 | SDNode *SelectInlineAsm(SDNode *N); |
| 255 | |
Evan Cheng | d85631e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 256 | SDNode *SelectConcatVector(SDNode *N); |
| 257 | |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 258 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 259 | /// inline asm expressions. |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 260 | bool SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode, |
| 261 | std::vector<SDValue> &OutOps) override; |
Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 262 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 263 | // Form pairs of consecutive R, S, D, or Q registers. |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 264 | SDNode *createGPRPairNode(EVT VT, SDValue V0, SDValue V1); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 265 | SDNode *createSRegPairNode(EVT VT, SDValue V0, SDValue V1); |
| 266 | SDNode *createDRegPairNode(EVT VT, SDValue V0, SDValue V1); |
| 267 | SDNode *createQRegPairNode(EVT VT, SDValue V0, SDValue V1); |
Evan Cheng | c2ae5f5 | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 268 | |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 269 | // Form sequences of 4 consecutive S, D, or Q registers. |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 270 | SDNode *createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
| 271 | SDNode *createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
| 272 | SDNode *createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3); |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 273 | |
| 274 | // Get the alignment operand for a NEON VLD or VST instruction. |
| 275 | SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 276 | }; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 277 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 278 | |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 279 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 280 | /// operand. If so Imm will receive the 32-bit value. |
| 281 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
| 282 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
| 283 | Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
| 284 | return true; |
| 285 | } |
| 286 | return false; |
| 287 | } |
| 288 | |
| 289 | // isInt32Immediate - This method tests to see if a constant operand. |
| 290 | // If so Imm will receive the 32 bit value. |
| 291 | static bool isInt32Immediate(SDValue N, unsigned &Imm) { |
| 292 | return isInt32Immediate(N.getNode(), Imm); |
| 293 | } |
| 294 | |
| 295 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 296 | // opcode and that it has a immediate integer right operand. |
| 297 | // If so Imm will receive the 32 bit value. |
| 298 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
| 299 | return N->getOpcode() == Opc && |
| 300 | isInt32Immediate(N->getOperand(1).getNode(), Imm); |
| 301 | } |
| 302 | |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 303 | /// \brief Check whether a particular node is a constant value representable as |
Dmitri Gribenko | 5485acd | 2012-09-14 14:57:36 +0000 | [diff] [blame] | 304 | /// (N * Scale) where (N in [\p RangeMin, \p RangeMax). |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 305 | /// |
| 306 | /// \param ScaledConstant [out] - On success, the pre-scaled constant value. |
Jakob Stoklund Olesen | 2056d15 | 2011-09-23 22:10:33 +0000 | [diff] [blame] | 307 | static bool isScaledConstantInRange(SDValue Node, int Scale, |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 308 | int RangeMin, int RangeMax, |
| 309 | int &ScaledConstant) { |
Jakob Stoklund Olesen | 2056d15 | 2011-09-23 22:10:33 +0000 | [diff] [blame] | 310 | assert(Scale > 0 && "Invalid scale!"); |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 311 | |
| 312 | // Check that this is a constant. |
| 313 | const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node); |
| 314 | if (!C) |
| 315 | return false; |
| 316 | |
| 317 | ScaledConstant = (int) C->getZExtValue(); |
| 318 | if ((ScaledConstant % Scale) != 0) |
| 319 | return false; |
| 320 | |
| 321 | ScaledConstant /= Scale; |
| 322 | return ScaledConstant >= RangeMin && ScaledConstant < RangeMax; |
| 323 | } |
| 324 | |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 325 | void ARMDAGToDAGISel::PreprocessISelDAG() { |
| 326 | if (!Subtarget->hasV6T2Ops()) |
| 327 | return; |
| 328 | |
| 329 | bool isThumb2 = Subtarget->isThumb(); |
| 330 | for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(), |
| 331 | E = CurDAG->allnodes_end(); I != E; ) { |
| 332 | SDNode *N = I++; // Preincrement iterator to avoid invalidation issues. |
| 333 | |
| 334 | if (N->getOpcode() != ISD::ADD) |
| 335 | continue; |
| 336 | |
| 337 | // Look for (add X1, (and (srl X2, c1), c2)) where c2 is constant with |
| 338 | // leading zeros, followed by consecutive set bits, followed by 1 or 2 |
| 339 | // trailing zeros, e.g. 1020. |
| 340 | // Transform the expression to |
| 341 | // (add X1, (shl (and (srl X2, c1), (c2>>tz)), tz)) where tz is the number |
| 342 | // of trailing zeros of c2. The left shift would be folded as an shifter |
| 343 | // operand of 'add' and the 'and' and 'srl' would become a bits extraction |
| 344 | // node (UBFX). |
| 345 | |
| 346 | SDValue N0 = N->getOperand(0); |
| 347 | SDValue N1 = N->getOperand(1); |
| 348 | unsigned And_imm = 0; |
| 349 | if (!isOpcWithIntImmediate(N1.getNode(), ISD::AND, And_imm)) { |
| 350 | if (isOpcWithIntImmediate(N0.getNode(), ISD::AND, And_imm)) |
| 351 | std::swap(N0, N1); |
| 352 | } |
| 353 | if (!And_imm) |
| 354 | continue; |
| 355 | |
| 356 | // Check if the AND mask is an immediate of the form: 000.....1111111100 |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 357 | unsigned TZ = countTrailingZeros(And_imm); |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 358 | if (TZ != 1 && TZ != 2) |
| 359 | // Be conservative here. Shifter operands aren't always free. e.g. On |
| 360 | // Swift, left shifter operand of 1 / 2 for free but others are not. |
| 361 | // e.g. |
| 362 | // ubfx r3, r1, #16, #8 |
| 363 | // ldr.w r3, [r0, r3, lsl #2] |
| 364 | // vs. |
| 365 | // mov.w r9, #1020 |
| 366 | // and.w r2, r9, r1, lsr #14 |
| 367 | // ldr r2, [r0, r2] |
| 368 | continue; |
| 369 | And_imm >>= TZ; |
| 370 | if (And_imm & (And_imm + 1)) |
| 371 | continue; |
| 372 | |
| 373 | // Look for (and (srl X, c1), c2). |
| 374 | SDValue Srl = N1.getOperand(0); |
| 375 | unsigned Srl_imm = 0; |
| 376 | if (!isOpcWithIntImmediate(Srl.getNode(), ISD::SRL, Srl_imm) || |
| 377 | (Srl_imm <= 2)) |
| 378 | continue; |
| 379 | |
| 380 | // Make sure first operand is not a shifter operand which would prevent |
| 381 | // folding of the left shift. |
| 382 | SDValue CPTmp0; |
| 383 | SDValue CPTmp1; |
| 384 | SDValue CPTmp2; |
| 385 | if (isThumb2) { |
| 386 | if (SelectT2ShifterOperandReg(N0, CPTmp0, CPTmp1)) |
| 387 | continue; |
| 388 | } else { |
| 389 | if (SelectImmShifterOperand(N0, CPTmp0, CPTmp1) || |
| 390 | SelectRegShifterOperand(N0, CPTmp0, CPTmp1, CPTmp2)) |
| 391 | continue; |
| 392 | } |
| 393 | |
| 394 | // Now make the transformation. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 395 | Srl = CurDAG->getNode(ISD::SRL, SDLoc(Srl), MVT::i32, |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 396 | Srl.getOperand(0), |
| 397 | CurDAG->getConstant(Srl_imm+TZ, MVT::i32)); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 398 | N1 = CurDAG->getNode(ISD::AND, SDLoc(N1), MVT::i32, |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 399 | Srl, CurDAG->getConstant(And_imm, MVT::i32)); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 400 | N1 = CurDAG->getNode(ISD::SHL, SDLoc(N1), MVT::i32, |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 401 | N1, CurDAG->getConstant(TZ, MVT::i32)); |
| 402 | CurDAG->UpdateNodeOperands(N, N0, N1); |
Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 403 | } |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 404 | } |
| 405 | |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 406 | /// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS |
| 407 | /// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at |
| 408 | /// least on current ARM implementations) which should be avoidded. |
| 409 | bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const { |
| 410 | if (OptLevel == CodeGenOpt::None) |
| 411 | return true; |
| 412 | |
| 413 | if (!CheckVMLxHazard) |
| 414 | return true; |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 415 | |
Tim Northover | 0feb91e | 2014-04-01 14:10:07 +0000 | [diff] [blame] | 416 | if (!Subtarget->isCortexA7() && !Subtarget->isCortexA8() && |
| 417 | !Subtarget->isCortexA9() && !Subtarget->isSwift()) |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 418 | return true; |
| 419 | |
| 420 | if (!N->hasOneUse()) |
| 421 | return false; |
| 422 | |
| 423 | SDNode *Use = *N->use_begin(); |
| 424 | if (Use->getOpcode() == ISD::CopyToReg) |
| 425 | return true; |
| 426 | if (Use->isMachineOpcode()) { |
Eric Christopher | 2f991c9 | 2014-07-03 22:24:49 +0000 | [diff] [blame] | 427 | const ARMBaseInstrInfo *TII = static_cast<const ARMBaseInstrInfo *>( |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 428 | CurDAG->getSubtarget().getInstrInfo()); |
Bill Wendling | a3cd350 | 2013-06-19 21:36:55 +0000 | [diff] [blame] | 429 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 430 | const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode()); |
| 431 | if (MCID.mayStore()) |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 432 | return true; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 433 | unsigned Opcode = MCID.getOpcode(); |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 434 | if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) |
| 435 | return true; |
| 436 | // vmlx feeding into another vmlx. We actually want to unfold |
| 437 | // the use later in the MLxExpansion pass. e.g. |
| 438 | // vmla |
| 439 | // vmla (stall 8 cycles) |
| 440 | // |
| 441 | // vmul (5 cycles) |
| 442 | // vadd (5 cycles) |
| 443 | // vmla |
| 444 | // This adds up to about 18 - 19 cycles. |
| 445 | // |
| 446 | // vmla |
| 447 | // vmul (stall 4 cycles) |
| 448 | // vadd adds up to about 14 cycles. |
| 449 | return TII->isFpMLxInstruction(Opcode); |
| 450 | } |
| 451 | |
| 452 | return false; |
| 453 | } |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 454 | |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 455 | bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift, |
| 456 | ARM_AM::ShiftOpc ShOpcVal, |
| 457 | unsigned ShAmt) { |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 458 | if (!Subtarget->isLikeA9() && !Subtarget->isSwift()) |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 459 | return true; |
| 460 | if (Shift.hasOneUse()) |
| 461 | return true; |
| 462 | // R << 2 is free. |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 463 | return ShOpcVal == ARM_AM::lsl && |
| 464 | (ShAmt == 2 || (Subtarget->isSwift() && ShAmt == 1)); |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 465 | } |
| 466 | |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 467 | bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 468 | SDValue &BaseReg, |
Owen Anderson | 6d55745 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 469 | SDValue &Opc, |
| 470 | bool CheckProfitability) { |
Evan Cheng | 59069ec | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 471 | if (DisableShifterOp) |
| 472 | return false; |
| 473 | |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 474 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 475 | |
| 476 | // Don't match base register only case. That is matched to a separate |
| 477 | // lower complexity pattern with explicit register operand. |
| 478 | if (ShOpcVal == ARM_AM::no_shift) return false; |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 479 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 480 | BaseReg = N.getOperand(0); |
| 481 | unsigned ShImmVal = 0; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 482 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 483 | if (!RHS) return false; |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 484 | ShImmVal = RHS->getZExtValue() & 31; |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 485 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
| 486 | MVT::i32); |
| 487 | return true; |
| 488 | } |
| 489 | |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 490 | bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N, |
| 491 | SDValue &BaseReg, |
| 492 | SDValue &ShReg, |
| 493 | SDValue &Opc, |
| 494 | bool CheckProfitability) { |
| 495 | if (DisableShifterOp) |
| 496 | return false; |
| 497 | |
| 498 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
| 499 | |
| 500 | // Don't match base register only case. That is matched to a separate |
| 501 | // lower complexity pattern with explicit register operand. |
| 502 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 503 | |
| 504 | BaseReg = N.getOperand(0); |
| 505 | unsigned ShImmVal = 0; |
| 506 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 507 | if (RHS) return false; |
| 508 | |
| 509 | ShReg = N.getOperand(1); |
| 510 | if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal)) |
| 511 | return false; |
| 512 | Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal), |
| 513 | MVT::i32); |
| 514 | return true; |
| 515 | } |
| 516 | |
| 517 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 518 | bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N, |
| 519 | SDValue &Base, |
| 520 | SDValue &OffImm) { |
| 521 | // Match simple R + imm12 operands. |
| 522 | |
| 523 | // Base only. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 524 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 525 | !CurDAG->isBaseWithConstantOffset(N)) { |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 526 | if (N.getOpcode() == ISD::FrameIndex) { |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 527 | // Match frame index. |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 528 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 529 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 530 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 531 | return true; |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 532 | } |
Owen Anderson | 6d55745 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 533 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 534 | if (N.getOpcode() == ARMISD::Wrapper && |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 535 | N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) { |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 536 | Base = N.getOperand(0); |
| 537 | } else |
| 538 | Base = N; |
| 539 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 540 | return true; |
| 541 | } |
| 542 | |
| 543 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Renato Golin | 63e2798 | 2014-09-09 09:57:59 +0000 | [diff] [blame] | 544 | int RHSC = (int)RHS->getSExtValue(); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 545 | if (N.getOpcode() == ISD::SUB) |
| 546 | RHSC = -RHSC; |
| 547 | |
Renato Golin | 63e2798 | 2014-09-09 09:57:59 +0000 | [diff] [blame] | 548 | if (RHSC > -0x1000 && RHSC < 0x1000) { // 12 bits |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 549 | Base = N.getOperand(0); |
| 550 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 551 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 552 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 553 | } |
| 554 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 555 | return true; |
| 556 | } |
| 557 | } |
| 558 | |
| 559 | // Base only. |
| 560 | Base = N; |
| 561 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 562 | return true; |
| 563 | } |
| 564 | |
| 565 | |
| 566 | |
| 567 | bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, |
| 568 | SDValue &Opc) { |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 569 | if (N.getOpcode() == ISD::MUL && |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 570 | ((!Subtarget->isLikeA9() && !Subtarget->isSwift()) || N.hasOneUse())) { |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 571 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 572 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
| 573 | int RHSC = (int)RHS->getZExtValue(); |
| 574 | if (RHSC & 1) { |
| 575 | RHSC = RHSC & ~1; |
| 576 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 577 | if (RHSC < 0) { |
| 578 | AddSub = ARM_AM::sub; |
| 579 | RHSC = - RHSC; |
| 580 | } |
| 581 | if (isPowerOf2_32(RHSC)) { |
| 582 | unsigned ShAmt = Log2_32(RHSC); |
| 583 | Base = Offset = N.getOperand(0); |
| 584 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 585 | ARM_AM::lsl), |
| 586 | MVT::i32); |
| 587 | return true; |
| 588 | } |
| 589 | } |
| 590 | } |
| 591 | } |
| 592 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 593 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 594 | // ISD::OR that is equivalent to an ISD::ADD. |
| 595 | !CurDAG->isBaseWithConstantOffset(N)) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 596 | return false; |
| 597 | |
| 598 | // Leave simple R +/- imm12 operands for LDRi12 |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 599 | if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) { |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 600 | int RHSC; |
| 601 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 602 | -0x1000+1, 0x1000, RHSC)) // 12 bits. |
| 603 | return false; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 604 | } |
| 605 | |
| 606 | // Otherwise this is R +/- [possibly shifted] R. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 607 | ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add; |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 608 | ARM_AM::ShiftOpc ShOpcVal = |
| 609 | ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode()); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 610 | unsigned ShAmt = 0; |
| 611 | |
| 612 | Base = N.getOperand(0); |
| 613 | Offset = N.getOperand(1); |
| 614 | |
| 615 | if (ShOpcVal != ARM_AM::no_shift) { |
| 616 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 617 | // it. |
| 618 | if (ConstantSDNode *Sh = |
| 619 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
| 620 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 621 | if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt)) |
| 622 | Offset = N.getOperand(1).getOperand(0); |
| 623 | else { |
| 624 | ShAmt = 0; |
| 625 | ShOpcVal = ARM_AM::no_shift; |
| 626 | } |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 627 | } else { |
| 628 | ShOpcVal = ARM_AM::no_shift; |
| 629 | } |
| 630 | } |
| 631 | |
| 632 | // Try matching (R shl C) + (R). |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 633 | if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift && |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 634 | !(Subtarget->isLikeA9() || Subtarget->isSwift() || |
| 635 | N.getOperand(0).hasOneUse())) { |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 636 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode()); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 637 | if (ShOpcVal != ARM_AM::no_shift) { |
| 638 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 639 | // fold it. |
| 640 | if (ConstantSDNode *Sh = |
| 641 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
| 642 | ShAmt = Sh->getZExtValue(); |
Cameron Zwarich | 842f99a | 2011-10-05 23:39:02 +0000 | [diff] [blame] | 643 | if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) { |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 644 | Offset = N.getOperand(0).getOperand(0); |
| 645 | Base = N.getOperand(1); |
| 646 | } else { |
| 647 | ShAmt = 0; |
| 648 | ShOpcVal = ARM_AM::no_shift; |
| 649 | } |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 650 | } else { |
| 651 | ShOpcVal = ARM_AM::no_shift; |
| 652 | } |
| 653 | } |
| 654 | } |
| 655 | |
| 656 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
| 657 | MVT::i32); |
| 658 | return true; |
| 659 | } |
| 660 | |
| 661 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 662 | //----- |
| 663 | |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 664 | AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N, |
| 665 | SDValue &Base, |
| 666 | SDValue &Offset, |
| 667 | SDValue &Opc) { |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 668 | if (N.getOpcode() == ISD::MUL && |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 669 | (!(Subtarget->isLikeA9() || Subtarget->isSwift()) || N.hasOneUse())) { |
Evan Cheng | 72a8bcf | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 670 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 671 | // X * [3,5,9] -> X + X * [2,4,8] etc. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 672 | int RHSC = (int)RHS->getZExtValue(); |
Evan Cheng | 72a8bcf | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 673 | if (RHSC & 1) { |
| 674 | RHSC = RHSC & ~1; |
| 675 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 676 | if (RHSC < 0) { |
| 677 | AddSub = ARM_AM::sub; |
| 678 | RHSC = - RHSC; |
| 679 | } |
| 680 | if (isPowerOf2_32(RHSC)) { |
| 681 | unsigned ShAmt = Log2_32(RHSC); |
| 682 | Base = Offset = N.getOperand(0); |
| 683 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, |
| 684 | ARM_AM::lsl), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 685 | MVT::i32); |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 686 | return AM2_SHOP; |
Evan Cheng | 72a8bcf | 2007-03-13 21:05:54 +0000 | [diff] [blame] | 687 | } |
| 688 | } |
| 689 | } |
| 690 | } |
| 691 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 692 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 693 | // ISD::OR that is equivalent to an ADD. |
| 694 | !CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | Base = N; |
| 696 | if (N.getOpcode() == ISD::FrameIndex) { |
| 697 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 698 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 699 | } else if (N.getOpcode() == ARMISD::Wrapper && |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 700 | N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 701 | Base = N.getOperand(0); |
| 702 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 703 | Offset = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 704 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 705 | ARM_AM::no_shift), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 706 | MVT::i32); |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 707 | return AM2_BASE; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 708 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 709 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 710 | // Match simple R +/- imm12 operands. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 711 | if (N.getOpcode() != ISD::SUB) { |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 712 | int RHSC; |
| 713 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 714 | -0x1000+1, 0x1000, RHSC)) { // 12 bits. |
| 715 | Base = N.getOperand(0); |
| 716 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 717 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 718 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 719 | } |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 720 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 721 | |
| 722 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 723 | if (RHSC < 0) { |
| 724 | AddSub = ARM_AM::sub; |
| 725 | RHSC = - RHSC; |
| 726 | } |
| 727 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC, |
| 728 | ARM_AM::no_shift), |
| 729 | MVT::i32); |
| 730 | return AM2_BASE; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 731 | } |
Jim Grosbach | c7b10f3 | 2010-09-29 17:32:29 +0000 | [diff] [blame] | 732 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 733 | |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 734 | if ((Subtarget->isLikeA9() || Subtarget->isSwift()) && !N.hasOneUse()) { |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 735 | // Compute R +/- (R << N) and reuse it. |
| 736 | Base = N; |
| 737 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 738 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0, |
| 739 | ARM_AM::no_shift), |
| 740 | MVT::i32); |
| 741 | return AM2_BASE; |
| 742 | } |
| 743 | |
Johnny Chen | b678a56 | 2009-10-27 17:25:15 +0000 | [diff] [blame] | 744 | // Otherwise this is R +/- [possibly shifted] R. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 745 | ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub; |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 746 | ARM_AM::ShiftOpc ShOpcVal = |
| 747 | ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 748 | unsigned ShAmt = 0; |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 749 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 750 | Base = N.getOperand(0); |
| 751 | Offset = N.getOperand(1); |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 752 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 753 | if (ShOpcVal != ARM_AM::no_shift) { |
| 754 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 755 | // it. |
| 756 | if (ConstantSDNode *Sh = |
| 757 | dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 758 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 759 | if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt)) |
| 760 | Offset = N.getOperand(1).getOperand(0); |
| 761 | else { |
| 762 | ShAmt = 0; |
| 763 | ShOpcVal = ARM_AM::no_shift; |
| 764 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 765 | } else { |
| 766 | ShOpcVal = ARM_AM::no_shift; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 767 | } |
| 768 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 769 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 770 | // Try matching (R shl C) + (R). |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 771 | if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift && |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 772 | !(Subtarget->isLikeA9() || Subtarget->isSwift() || |
| 773 | N.getOperand(0).hasOneUse())) { |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 774 | ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 775 | if (ShOpcVal != ARM_AM::no_shift) { |
| 776 | // Check to see if the RHS of the shift is a constant, if not, we can't |
| 777 | // fold it. |
| 778 | if (ConstantSDNode *Sh = |
| 779 | dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 780 | ShAmt = Sh->getZExtValue(); |
Cameron Zwarich | 842f99a | 2011-10-05 23:39:02 +0000 | [diff] [blame] | 781 | if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) { |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 782 | Offset = N.getOperand(0).getOperand(0); |
| 783 | Base = N.getOperand(1); |
| 784 | } else { |
| 785 | ShAmt = 0; |
| 786 | ShOpcVal = ARM_AM::no_shift; |
| 787 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 788 | } else { |
| 789 | ShOpcVal = ARM_AM::no_shift; |
| 790 | } |
| 791 | } |
| 792 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 793 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 795 | MVT::i32); |
Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 796 | return AM2_SHOP; |
Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 797 | } |
| 798 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 799 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 800 | SDValue &Offset, SDValue &Opc) { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 801 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 802 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 803 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 804 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 805 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 806 | ? ARM_AM::add : ARM_AM::sub; |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 807 | int Val; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 808 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) |
| 809 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 810 | |
| 811 | Offset = N; |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 812 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 813 | unsigned ShAmt = 0; |
| 814 | if (ShOpcVal != ARM_AM::no_shift) { |
| 815 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 816 | // it. |
| 817 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 818 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 819 | if (isShifterOpProfitable(N, ShOpcVal, ShAmt)) |
| 820 | Offset = N.getOperand(0); |
| 821 | else { |
| 822 | ShAmt = 0; |
| 823 | ShOpcVal = ARM_AM::no_shift; |
| 824 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 825 | } else { |
| 826 | ShOpcVal = ARM_AM::no_shift; |
| 827 | } |
| 828 | } |
| 829 | |
| 830 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 831 | MVT::i32); |
Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 832 | return true; |
| 833 | } |
| 834 | |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 835 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N, |
| 836 | SDValue &Offset, SDValue &Opc) { |
Owen Anderson | 939cd21 | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 837 | unsigned Opcode = Op->getOpcode(); |
| 838 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 839 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 840 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 841 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 842 | ? ARM_AM::add : ARM_AM::sub; |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 843 | int Val; |
| 844 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits. |
Owen Anderson | 939cd21 | 2011-08-31 20:00:11 +0000 | [diff] [blame] | 845 | if (AddSub == ARM_AM::sub) Val *= -1; |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 846 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 847 | Opc = CurDAG->getTargetConstant(Val, MVT::i32); |
| 848 | return true; |
| 849 | } |
| 850 | |
| 851 | return false; |
| 852 | } |
| 853 | |
| 854 | |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 855 | bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N, |
| 856 | SDValue &Offset, SDValue &Opc) { |
| 857 | unsigned Opcode = Op->getOpcode(); |
| 858 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 859 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 860 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 861 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 862 | ? ARM_AM::add : ARM_AM::sub; |
| 863 | int Val; |
| 864 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits. |
| 865 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 866 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val, |
| 867 | ARM_AM::no_shift), |
| 868 | MVT::i32); |
| 869 | return true; |
| 870 | } |
| 871 | |
| 872 | return false; |
| 873 | } |
| 874 | |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 875 | bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) { |
| 876 | Base = N; |
| 877 | return true; |
| 878 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 879 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 880 | bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 881 | SDValue &Base, SDValue &Offset, |
| 882 | SDValue &Opc) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 883 | if (N.getOpcode() == ISD::SUB) { |
| 884 | // X - C is canonicalize to X + -C, no need to handle it here. |
| 885 | Base = N.getOperand(0); |
| 886 | Offset = N.getOperand(1); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 887 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 888 | return true; |
| 889 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 890 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 891 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 892 | Base = N; |
| 893 | if (N.getOpcode() == ISD::FrameIndex) { |
| 894 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 895 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 896 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 897 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 898 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 899 | return true; |
| 900 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 901 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 902 | // If the RHS is +/- imm8, fold into addr mode. |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 903 | int RHSC; |
| 904 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1, |
| 905 | -256 + 1, 256, RHSC)) { // 8 bits. |
| 906 | Base = N.getOperand(0); |
| 907 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 908 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 909 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 910 | } |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 911 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 912 | |
| 913 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 914 | if (RHSC < 0) { |
| 915 | AddSub = ARM_AM::sub; |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 916 | RHSC = -RHSC; |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 917 | } |
| 918 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32); |
| 919 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 920 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 921 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 922 | Base = N.getOperand(0); |
| 923 | Offset = N.getOperand(1); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 924 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 925 | return true; |
| 926 | } |
| 927 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 928 | bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 929 | SDValue &Offset, SDValue &Opc) { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 930 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 931 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 932 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 933 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
| 934 | ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) |
| 935 | ? ARM_AM::add : ARM_AM::sub; |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 936 | int Val; |
| 937 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits. |
| 938 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 939 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32); |
| 940 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 941 | } |
| 942 | |
| 943 | Offset = N; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 944 | Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 945 | return true; |
| 946 | } |
| 947 | |
Jim Grosbach | d37f071 | 2010-10-21 19:38:40 +0000 | [diff] [blame] | 948 | bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 949 | SDValue &Base, SDValue &Offset) { |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 950 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 951 | Base = N; |
| 952 | if (N.getOpcode() == ISD::FrameIndex) { |
| 953 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 954 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 955 | } else if (N.getOpcode() == ARMISD::Wrapper && |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 956 | N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 957 | Base = N.getOperand(0); |
| 958 | } |
| 959 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 960 | MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 961 | return true; |
| 962 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 963 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 964 | // If the RHS is +/- imm8, fold into addr mode. |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 965 | int RHSC; |
| 966 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, |
| 967 | -256 + 1, 256, RHSC)) { |
| 968 | Base = N.getOperand(0); |
| 969 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 970 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 971 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 972 | } |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 973 | |
| 974 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 975 | if (RHSC < 0) { |
| 976 | AddSub = ARM_AM::sub; |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 977 | RHSC = -RHSC; |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 978 | } |
| 979 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC), |
| 980 | MVT::i32); |
| 981 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 982 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 983 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 984 | Base = N; |
| 985 | Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 986 | MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 987 | return true; |
| 988 | } |
| 989 | |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 990 | bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr, |
| 991 | SDValue &Align) { |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 992 | Addr = N; |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 993 | |
| 994 | unsigned Alignment = 0; |
Ahmed Bougacha | db141ac | 2015-02-19 23:52:41 +0000 | [diff] [blame] | 995 | |
| 996 | MemSDNode *MemN = cast<MemSDNode>(Parent); |
| 997 | |
| 998 | if (isa<LSBaseSDNode>(MemN) || |
| 999 | ((MemN->getOpcode() == ARMISD::VST1_UPD || |
| 1000 | MemN->getOpcode() == ARMISD::VLD1_UPD) && |
| 1001 | MemN->getConstantOperandVal(MemN->getNumOperands() - 1) == 1)) { |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1002 | // This case occurs only for VLD1-lane/dup and VST1-lane instructions. |
| 1003 | // The maximum alignment is equal to the memory size being referenced. |
Ahmed Bougacha | db141ac | 2015-02-19 23:52:41 +0000 | [diff] [blame] | 1004 | unsigned MMOAlign = MemN->getAlignment(); |
| 1005 | unsigned MemSize = MemN->getMemoryVT().getSizeInBits() / 8; |
| 1006 | if (MMOAlign >= MemSize && MemSize > 1) |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1007 | Alignment = MemSize; |
| 1008 | } else { |
| 1009 | // All other uses of addrmode6 are for intrinsics. For now just record |
| 1010 | // the raw alignment value; it will be refined later based on the legal |
| 1011 | // alignment operands for the intrinsic. |
Ahmed Bougacha | db141ac | 2015-02-19 23:52:41 +0000 | [diff] [blame] | 1012 | Alignment = MemN->getAlignment(); |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1013 | } |
| 1014 | |
| 1015 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 1016 | return true; |
| 1017 | } |
| 1018 | |
Bob Wilson | e3ecd5f | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1019 | bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N, |
| 1020 | SDValue &Offset) { |
| 1021 | LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op); |
| 1022 | ISD::MemIndexedMode AM = LdSt->getAddressingMode(); |
| 1023 | if (AM != ISD::POST_INC) |
| 1024 | return false; |
| 1025 | Offset = N; |
| 1026 | if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) { |
| 1027 | if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits()) |
| 1028 | Offset = CurDAG->getRegister(0, MVT::i32); |
| 1029 | } |
| 1030 | return true; |
| 1031 | } |
| 1032 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1033 | bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N, |
Evan Cheng | 9a58aff | 2009-08-14 19:01:37 +0000 | [diff] [blame] | 1034 | SDValue &Offset, SDValue &Label) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1035 | if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) { |
| 1036 | Offset = N.getOperand(0); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1037 | SDValue N1 = N.getOperand(1); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1038 | Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(), |
| 1039 | MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1040 | return true; |
| 1041 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1042 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1043 | return false; |
| 1044 | } |
| 1045 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1046 | |
| 1047 | //===----------------------------------------------------------------------===// |
| 1048 | // Thumb Addressing Modes |
| 1049 | //===----------------------------------------------------------------------===// |
| 1050 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1051 | bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N, |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1052 | SDValue &Base, SDValue &Offset){ |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1053 | if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) { |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1054 | ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N); |
Dan Gohman | f1d8304 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 1055 | if (!NC || !NC->isNullValue()) |
Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1056 | return false; |
| 1057 | |
| 1058 | Base = Offset = N; |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1059 | return true; |
| 1060 | } |
| 1061 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1062 | Base = N.getOperand(0); |
| 1063 | Offset = N.getOperand(1); |
| 1064 | return true; |
| 1065 | } |
| 1066 | |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1067 | bool |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1068 | ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base, |
| 1069 | SDValue &Offset, unsigned Scale) { |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1070 | if (Scale == 4) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1071 | SDValue TmpBase, TmpOffImm; |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1072 | if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm)) |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1073 | return false; // We want to select tLDRspi / tSTRspi instead. |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1074 | |
Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 1075 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1076 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 1077 | return false; // We want to select tLDRpci instead. |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1078 | } |
| 1079 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1080 | if (!CurDAG->isBaseWithConstantOffset(N)) |
Bill Wendling | 832a5da | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1081 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1082 | |
Evan Cheng | 650d067 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1083 | // Thumb does not have [sp, r] address mode. |
| 1084 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 1085 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 1086 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
Bill Wendling | 832a5da | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1087 | (RHSR && RHSR->getReg() == ARM::SP)) |
| 1088 | return false; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1089 | |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1090 | // FIXME: Why do we explicitly check for a match here and then return false? |
| 1091 | // Presumably to allow something else to match, but shouldn't this be |
| 1092 | // documented? |
| 1093 | int RHSC; |
| 1094 | if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) |
| 1095 | return false; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1096 | |
| 1097 | Base = N.getOperand(0); |
| 1098 | Offset = N.getOperand(1); |
| 1099 | return true; |
| 1100 | } |
| 1101 | |
| 1102 | bool |
| 1103 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N, |
| 1104 | SDValue &Base, |
| 1105 | SDValue &Offset) { |
| 1106 | return SelectThumbAddrModeRI(N, Base, Offset, 1); |
| 1107 | } |
| 1108 | |
| 1109 | bool |
| 1110 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N, |
| 1111 | SDValue &Base, |
| 1112 | SDValue &Offset) { |
| 1113 | return SelectThumbAddrModeRI(N, Base, Offset, 2); |
| 1114 | } |
| 1115 | |
| 1116 | bool |
| 1117 | ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N, |
| 1118 | SDValue &Base, |
| 1119 | SDValue &Offset) { |
| 1120 | return SelectThumbAddrModeRI(N, Base, Offset, 4); |
| 1121 | } |
| 1122 | |
| 1123 | bool |
| 1124 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, |
| 1125 | SDValue &Base, SDValue &OffImm) { |
| 1126 | if (Scale == 4) { |
| 1127 | SDValue TmpBase, TmpOffImm; |
| 1128 | if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm)) |
| 1129 | return false; // We want to select tLDRspi / tSTRspi instead. |
| 1130 | |
| 1131 | if (N.getOpcode() == ARMISD::Wrapper && |
| 1132 | N.getOperand(0).getOpcode() == ISD::TargetConstantPool) |
| 1133 | return false; // We want to select tLDRpci instead. |
| 1134 | } |
| 1135 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1136 | if (!CurDAG->isBaseWithConstantOffset(N)) { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1137 | if (N.getOpcode() == ARMISD::Wrapper && |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1138 | N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1139 | Base = N.getOperand(0); |
| 1140 | } else { |
| 1141 | Base = N; |
| 1142 | } |
| 1143 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1144 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 650d067 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1145 | return true; |
| 1146 | } |
| 1147 | |
Bill Wendling | 832a5da | 2010-12-15 01:03:19 +0000 | [diff] [blame] | 1148 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
| 1149 | RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1)); |
| 1150 | if ((LHSR && LHSR->getReg() == ARM::SP) || |
| 1151 | (RHSR && RHSR->getReg() == ARM::SP)) { |
| 1152 | ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0)); |
| 1153 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 1154 | unsigned LHSC = LHS ? LHS->getZExtValue() : 0; |
| 1155 | unsigned RHSC = RHS ? RHS->getZExtValue() : 0; |
| 1156 | |
| 1157 | // Thumb does not have [sp, #imm5] address mode for non-zero imm5. |
| 1158 | if (LHSC != 0 || RHSC != 0) return false; |
| 1159 | |
| 1160 | Base = N; |
| 1161 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 1162 | return true; |
| 1163 | } |
| 1164 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1165 | // If the RHS is + imm5 * scale, fold into addr mode. |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1166 | int RHSC; |
| 1167 | if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) { |
| 1168 | Base = N.getOperand(0); |
| 1169 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1170 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1171 | } |
| 1172 | |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1173 | Base = N.getOperand(0); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1174 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 1175 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1176 | } |
| 1177 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1178 | bool |
| 1179 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base, |
| 1180 | SDValue &OffImm) { |
| 1181 | return SelectThumbAddrModeImm5S(N, 4, Base, OffImm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1182 | } |
| 1183 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1184 | bool |
| 1185 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base, |
| 1186 | SDValue &OffImm) { |
| 1187 | return SelectThumbAddrModeImm5S(N, 2, Base, OffImm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1188 | } |
| 1189 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1190 | bool |
| 1191 | ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base, |
| 1192 | SDValue &OffImm) { |
| 1193 | return SelectThumbAddrModeImm5S(N, 1, Base, OffImm); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1194 | } |
| 1195 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1196 | bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N, |
| 1197 | SDValue &Base, SDValue &OffImm) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1198 | if (N.getOpcode() == ISD::FrameIndex) { |
| 1199 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 1200 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1201 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1202 | return true; |
| 1203 | } |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1204 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1205 | if (!CurDAG->isBaseWithConstantOffset(N)) |
Evan Cheng | 650d067 | 2007-02-06 00:22:06 +0000 | [diff] [blame] | 1206 | return false; |
| 1207 | |
| 1208 | RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0)); |
Evan Cheng | a974031 | 2007-02-06 09:11:20 +0000 | [diff] [blame] | 1209 | if (N.getOperand(0).getOpcode() == ISD::FrameIndex || |
| 1210 | (LHSR && LHSR->getReg() == ARM::SP)) { |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1211 | // If the RHS is + imm8 * scale, fold into addr mode. |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1212 | int RHSC; |
| 1213 | if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) { |
| 1214 | Base = N.getOperand(0); |
| 1215 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1216 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 1217 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1218 | } |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1219 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1220 | return true; |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 1221 | } |
| 1222 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1223 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1224 | return false; |
| 1225 | } |
| 1226 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1227 | |
| 1228 | //===----------------------------------------------------------------------===// |
| 1229 | // Thumb 2 Addressing Modes |
| 1230 | //===----------------------------------------------------------------------===// |
| 1231 | |
| 1232 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1233 | bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg, |
Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1234 | SDValue &Opc) { |
Evan Cheng | 59069ec | 2010-07-30 23:33:54 +0000 | [diff] [blame] | 1235 | if (DisableShifterOp) |
| 1236 | return false; |
| 1237 | |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1238 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode()); |
Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1239 | |
| 1240 | // Don't match base register only case. That is matched to a separate |
| 1241 | // lower complexity pattern with explicit register operand. |
| 1242 | if (ShOpcVal == ARM_AM::no_shift) return false; |
| 1243 | |
| 1244 | BaseReg = N.getOperand(0); |
| 1245 | unsigned ShImmVal = 0; |
| 1246 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1247 | ShImmVal = RHS->getZExtValue() & 31; |
| 1248 | Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal)); |
| 1249 | return true; |
| 1250 | } |
| 1251 | |
| 1252 | return false; |
| 1253 | } |
| 1254 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1255 | bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1256 | SDValue &Base, SDValue &OffImm) { |
| 1257 | // Match simple R + imm12 operands. |
David Goodwin | 802a0b5 | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1258 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1259 | // Base only. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1260 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 1261 | !CurDAG->isBaseWithConstantOffset(N)) { |
David Goodwin | 802a0b5 | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1262 | if (N.getOpcode() == ISD::FrameIndex) { |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1263 | // Match frame index. |
David Goodwin | 802a0b5 | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1264 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 1265 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1266 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
David Goodwin | 802a0b5 | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1267 | return true; |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1268 | } |
Owen Anderson | 6d55745 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 1269 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1270 | if (N.getOpcode() == ARMISD::Wrapper && |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1271 | N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) { |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1272 | Base = N.getOperand(0); |
| 1273 | if (Base.getOpcode() == ISD::TargetConstantPool) |
| 1274 | return false; // We want to select t2LDRpci instead. |
| 1275 | } else |
| 1276 | Base = N; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1277 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1278 | return true; |
David Goodwin | 802a0b5 | 2009-07-20 15:55:39 +0000 | [diff] [blame] | 1279 | } |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1280 | |
| 1281 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1282 | if (SelectT2AddrModeImm8(N, Base, OffImm)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1283 | // Let t2LDRi8 handle (R - imm8). |
| 1284 | return false; |
| 1285 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1286 | int RHSC = (int)RHS->getZExtValue(); |
David Goodwin | 79c079b | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1287 | if (N.getOpcode() == ISD::SUB) |
| 1288 | RHSC = -RHSC; |
| 1289 | |
| 1290 | if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned) |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1291 | Base = N.getOperand(0); |
David Goodwin | 79c079b | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1292 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1293 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 1294 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
David Goodwin | 79c079b | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1295 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1296 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1297 | return true; |
| 1298 | } |
| 1299 | } |
| 1300 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1301 | // Base only. |
| 1302 | Base = N; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1303 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1304 | return true; |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1305 | } |
| 1306 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1307 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1308 | SDValue &Base, SDValue &OffImm) { |
David Goodwin | 79c079b | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1309 | // Match simple R - imm8 operands. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1310 | if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB && |
| 1311 | !CurDAG->isBaseWithConstantOffset(N)) |
| 1312 | return false; |
Owen Anderson | 6d55745 | 2011-03-18 19:46:58 +0000 | [diff] [blame] | 1313 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1314 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1315 | int RHSC = (int)RHS->getSExtValue(); |
| 1316 | if (N.getOpcode() == ISD::SUB) |
| 1317 | RHSC = -RHSC; |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1318 | |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1319 | if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative) |
| 1320 | Base = N.getOperand(0); |
| 1321 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1322 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 1323 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1324 | } |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1325 | OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32); |
| 1326 | return true; |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1327 | } |
| 1328 | } |
| 1329 | |
| 1330 | return false; |
| 1331 | } |
| 1332 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1333 | bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N, |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1334 | SDValue &OffImm){ |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1335 | unsigned Opcode = Op->getOpcode(); |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1336 | ISD::MemIndexedMode AM = (Opcode == ISD::LOAD) |
| 1337 | ? cast<LoadSDNode>(Op)->getAddressingMode() |
| 1338 | : cast<StoreSDNode>(Op)->getAddressingMode(); |
Daniel Dunbar | e0cd9ac | 2011-01-19 15:12:16 +0000 | [diff] [blame] | 1339 | int RHSC; |
| 1340 | if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits. |
| 1341 | OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC)) |
| 1342 | ? CurDAG->getTargetConstant(RHSC, MVT::i32) |
| 1343 | : CurDAG->getTargetConstant(-RHSC, MVT::i32); |
| 1344 | return true; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1345 | } |
| 1346 | |
| 1347 | return false; |
| 1348 | } |
| 1349 | |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 1350 | bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1351 | SDValue &Base, |
| 1352 | SDValue &OffReg, SDValue &ShImm) { |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1353 | // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12. |
Chris Lattner | 46c01a3 | 2011-02-13 22:25:43 +0000 | [diff] [blame] | 1354 | if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1355 | return false; |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1356 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 1357 | // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8. |
| 1358 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) { |
| 1359 | int RHSC = (int)RHS->getZExtValue(); |
| 1360 | if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned) |
| 1361 | return false; |
| 1362 | else if (RHSC < 0 && RHSC >= -255) // 8 bits |
David Goodwin | 79c079b | 2009-07-30 18:56:48 +0000 | [diff] [blame] | 1363 | return false; |
| 1364 | } |
| 1365 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1366 | // Look for (R + R) or (R + (R << [1,2,3])). |
| 1367 | unsigned ShAmt = 0; |
| 1368 | Base = N.getOperand(0); |
| 1369 | OffReg = N.getOperand(1); |
| 1370 | |
| 1371 | // Swap if it is ((R << c) + R). |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1372 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode()); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1373 | if (ShOpcVal != ARM_AM::lsl) { |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 1374 | ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode()); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1375 | if (ShOpcVal == ARM_AM::lsl) |
| 1376 | std::swap(Base, OffReg); |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1377 | } |
| 1378 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1379 | if (ShOpcVal == ARM_AM::lsl) { |
| 1380 | // Check to see if the RHS of the shift is a constant, if not, we can't fold |
| 1381 | // it. |
| 1382 | if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) { |
| 1383 | ShAmt = Sh->getZExtValue(); |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1384 | if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt)) |
| 1385 | OffReg = OffReg.getOperand(0); |
| 1386 | else { |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1387 | ShAmt = 0; |
Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1388 | } |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1389 | } |
David Goodwin | f391205 | 2009-07-15 15:50:19 +0000 | [diff] [blame] | 1390 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1391 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1392 | ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32); |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1393 | |
| 1394 | return true; |
| 1395 | } |
| 1396 | |
Tim Northover | a7ecd24 | 2013-07-16 09:46:55 +0000 | [diff] [blame] | 1397 | bool ARMDAGToDAGISel::SelectT2AddrModeExclusive(SDValue N, SDValue &Base, |
| 1398 | SDValue &OffImm) { |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 1399 | // This *must* succeed since it's used for the irreplaceable ldrex and strex |
Tim Northover | a7ecd24 | 2013-07-16 09:46:55 +0000 | [diff] [blame] | 1400 | // instructions. |
| 1401 | Base = N; |
| 1402 | OffImm = CurDAG->getTargetConstant(0, MVT::i32); |
| 1403 | |
| 1404 | if (N.getOpcode() != ISD::ADD || !CurDAG->isBaseWithConstantOffset(N)) |
| 1405 | return true; |
| 1406 | |
| 1407 | ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1)); |
| 1408 | if (!RHS) |
| 1409 | return true; |
| 1410 | |
| 1411 | uint32_t RHSC = (int)RHS->getZExtValue(); |
| 1412 | if (RHSC > 1020 || RHSC % 4 != 0) |
| 1413 | return true; |
| 1414 | |
| 1415 | Base = N.getOperand(0); |
| 1416 | if (Base.getOpcode() == ISD::FrameIndex) { |
| 1417 | int FI = cast<FrameIndexSDNode>(Base)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 1418 | Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
Tim Northover | a7ecd24 | 2013-07-16 09:46:55 +0000 | [diff] [blame] | 1419 | } |
| 1420 | |
| 1421 | OffImm = CurDAG->getTargetConstant(RHSC / 4, MVT::i32); |
| 1422 | return true; |
| 1423 | } |
| 1424 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1425 | //===--------------------------------------------------------------------===// |
| 1426 | |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 1427 | /// getAL - Returns a ARMCC::AL immediate node. |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1428 | static inline SDValue getAL(SelectionDAG *CurDAG) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1429 | return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32); |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1430 | } |
| 1431 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1432 | SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) { |
| 1433 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1434 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 1435 | if (AM == ISD::UNINDEXED) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1436 | return nullptr; |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1437 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1438 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1439 | SDValue Offset, AMOpc; |
| 1440 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 1441 | unsigned Opcode = 0; |
| 1442 | bool Match = false; |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1443 | if (LoadedVT == MVT::i32 && isPre && |
| 1444 | SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) { |
| 1445 | Opcode = ARM::LDR_PRE_IMM; |
| 1446 | Match = true; |
| 1447 | } else if (LoadedVT == MVT::i32 && !isPre && |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1448 | SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) { |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1449 | Opcode = ARM::LDR_POST_IMM; |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1450 | Match = true; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1451 | } else if (LoadedVT == MVT::i32 && |
| 1452 | SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) { |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1453 | Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1454 | Match = true; |
| 1455 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1456 | } else if (LoadedVT == MVT::i16 && |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1457 | SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1458 | Match = true; |
| 1459 | Opcode = (LD->getExtensionType() == ISD::SEXTLOAD) |
| 1460 | ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST) |
| 1461 | : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1462 | } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) { |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1463 | if (LD->getExtensionType() == ISD::SEXTLOAD) { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1464 | if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1465 | Match = true; |
| 1466 | Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST; |
| 1467 | } |
| 1468 | } else { |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1469 | if (isPre && |
| 1470 | SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) { |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1471 | Match = true; |
Owen Anderson | 4d5c8f8 | 2011-08-29 20:16:50 +0000 | [diff] [blame] | 1472 | Opcode = ARM::LDRB_PRE_IMM; |
| 1473 | } else if (!isPre && |
| 1474 | SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) { |
| 1475 | Match = true; |
| 1476 | Opcode = ARM::LDRB_POST_IMM; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1477 | } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) { |
| 1478 | Match = true; |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1479 | Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG; |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1480 | } |
| 1481 | } |
| 1482 | } |
| 1483 | |
| 1484 | if (Match) { |
Owen Anderson | fd60f60 | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1485 | if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) { |
| 1486 | SDValue Chain = LD->getChain(); |
| 1487 | SDValue Base = LD->getBasePtr(); |
| 1488 | SDValue Ops[]= { Base, AMOpc, getAL(CurDAG), |
| 1489 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1490 | return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1491 | MVT::i32, MVT::Other, Ops); |
Owen Anderson | fd60f60 | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1492 | } else { |
| 1493 | SDValue Chain = LD->getChain(); |
| 1494 | SDValue Base = LD->getBasePtr(); |
| 1495 | SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG), |
| 1496 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1497 | return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1498 | MVT::i32, MVT::Other, Ops); |
Owen Anderson | fd60f60 | 2011-08-26 21:12:37 +0000 | [diff] [blame] | 1499 | } |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1500 | } |
| 1501 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1502 | return nullptr; |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 1503 | } |
| 1504 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1505 | SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) { |
| 1506 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1507 | ISD::MemIndexedMode AM = LD->getAddressingMode(); |
| 1508 | if (AM == ISD::UNINDEXED) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1509 | return nullptr; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1510 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1511 | EVT LoadedVT = LD->getMemoryVT(); |
Evan Cheng | 8ecd7eb | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1512 | bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1513 | SDValue Offset; |
| 1514 | bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC); |
| 1515 | unsigned Opcode = 0; |
| 1516 | bool Match = false; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1517 | if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1518 | switch (LoadedVT.getSimpleVT().SimpleTy) { |
| 1519 | case MVT::i32: |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1520 | Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST; |
| 1521 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1522 | case MVT::i16: |
Evan Cheng | 8ecd7eb | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1523 | if (isSExtLd) |
| 1524 | Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST; |
| 1525 | else |
| 1526 | Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1527 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1528 | case MVT::i8: |
| 1529 | case MVT::i1: |
Evan Cheng | 8ecd7eb | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1530 | if (isSExtLd) |
| 1531 | Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST; |
| 1532 | else |
| 1533 | Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1534 | break; |
| 1535 | default: |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1536 | return nullptr; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1537 | } |
| 1538 | Match = true; |
| 1539 | } |
| 1540 | |
| 1541 | if (Match) { |
| 1542 | SDValue Chain = LD->getChain(); |
| 1543 | SDValue Base = LD->getBasePtr(); |
| 1544 | SDValue Ops[]= { Base, Offset, getAL(CurDAG), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1545 | CurDAG->getRegister(0, MVT::i32), Chain }; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1546 | return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32, MVT::i32, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1547 | MVT::Other, Ops); |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1548 | } |
| 1549 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1550 | return nullptr; |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1551 | } |
| 1552 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 1553 | /// \brief Form a GPRPair pseudo register from a pair of GPR regs. |
| 1554 | SDNode *ARMDAGToDAGISel::createGPRPairNode(EVT VT, SDValue V0, SDValue V1) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1555 | SDLoc dl(V0.getNode()); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 1556 | SDValue RegClass = |
| 1557 | CurDAG->getTargetConstant(ARM::GPRPairRegClassID, MVT::i32); |
| 1558 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32); |
| 1559 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32); |
| 1560 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1561 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 1562 | } |
| 1563 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1564 | /// \brief Form a D register from a pair of S registers. |
| 1565 | SDNode *ARMDAGToDAGISel::createSRegPairNode(EVT VT, SDValue V0, SDValue V1) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1566 | SDLoc dl(V0.getNode()); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1567 | SDValue RegClass = |
| 1568 | CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1569 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32); |
| 1570 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1571 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1572 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1573 | } |
| 1574 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1575 | /// \brief Form a quad register from a pair of D registers. |
| 1576 | SDNode *ARMDAGToDAGISel::createDRegPairNode(EVT VT, SDValue V0, SDValue V1) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1577 | SDLoc dl(V0.getNode()); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1578 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1579 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32); |
| 1580 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1581 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1582 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 1583 | } |
| 1584 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1585 | /// \brief Form 4 consecutive D registers from a pair of Q registers. |
| 1586 | SDNode *ARMDAGToDAGISel::createQRegPairNode(EVT VT, SDValue V0, SDValue V1) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1587 | SDLoc dl(V0.getNode()); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1588 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1589 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32); |
| 1590 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1591 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1592 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Evan Cheng | c2ae5f5 | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1593 | } |
| 1594 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1595 | /// \brief Form 4 consecutive S registers. |
| 1596 | SDNode *ARMDAGToDAGISel::createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1, |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1597 | SDValue V2, SDValue V3) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1598 | SDLoc dl(V0.getNode()); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1599 | SDValue RegClass = |
| 1600 | CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1601 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32); |
| 1602 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32); |
| 1603 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32); |
| 1604 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1605 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1606 | V2, SubReg2, V3, SubReg3 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1607 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 1608 | } |
| 1609 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1610 | /// \brief Form 4 consecutive D registers. |
| 1611 | SDNode *ARMDAGToDAGISel::createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1, |
Evan Cheng | c2ae5f5 | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1612 | SDValue V2, SDValue V3) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1613 | SDLoc dl(V0.getNode()); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1614 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1615 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32); |
| 1616 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32); |
| 1617 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32); |
| 1618 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1619 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1620 | V2, SubReg2, V3, SubReg3 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1621 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Evan Cheng | c2ae5f5 | 2010-05-10 17:34:18 +0000 | [diff] [blame] | 1622 | } |
| 1623 | |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1624 | /// \brief Form 4 consecutive Q registers. |
| 1625 | SDNode *ARMDAGToDAGISel::createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1, |
Evan Cheng | 298e6b8 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 1626 | SDValue V2, SDValue V3) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1627 | SDLoc dl(V0.getNode()); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1628 | SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32); |
Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 1629 | SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32); |
| 1630 | SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32); |
| 1631 | SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32); |
| 1632 | SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32); |
Owen Anderson | 5fc8b77 | 2011-06-16 18:17:13 +0000 | [diff] [blame] | 1633 | const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1, |
| 1634 | V2, SubReg2, V3, SubReg3 }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1635 | return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops); |
Evan Cheng | 298e6b8 | 2010-05-16 03:27:48 +0000 | [diff] [blame] | 1636 | } |
| 1637 | |
Bob Wilson | 7fbbe9a | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1638 | /// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand |
| 1639 | /// of a NEON VLD or VST instruction. The supported values depend on the |
| 1640 | /// number of registers being loaded. |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1641 | SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs, |
| 1642 | bool is64BitVector) { |
Bob Wilson | 7fbbe9a | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1643 | unsigned NumRegs = NumVecs; |
| 1644 | if (!is64BitVector && NumVecs < 3) |
| 1645 | NumRegs *= 2; |
| 1646 | |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1647 | unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
Bob Wilson | 7fbbe9a | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1648 | if (Alignment >= 32 && NumRegs == 4) |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1649 | Alignment = 32; |
| 1650 | else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4)) |
| 1651 | Alignment = 16; |
| 1652 | else if (Alignment >= 8) |
| 1653 | Alignment = 8; |
| 1654 | else |
| 1655 | Alignment = 0; |
| 1656 | |
| 1657 | return CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | 7fbbe9a | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1658 | } |
| 1659 | |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1660 | static bool isVLDfixed(unsigned Opc) |
| 1661 | { |
| 1662 | switch (Opc) { |
| 1663 | default: return false; |
| 1664 | case ARM::VLD1d8wb_fixed : return true; |
| 1665 | case ARM::VLD1d16wb_fixed : return true; |
| 1666 | case ARM::VLD1d64Qwb_fixed : return true; |
| 1667 | case ARM::VLD1d32wb_fixed : return true; |
| 1668 | case ARM::VLD1d64wb_fixed : return true; |
| 1669 | case ARM::VLD1d64TPseudoWB_fixed : return true; |
| 1670 | case ARM::VLD1d64QPseudoWB_fixed : return true; |
| 1671 | case ARM::VLD1q8wb_fixed : return true; |
| 1672 | case ARM::VLD1q16wb_fixed : return true; |
| 1673 | case ARM::VLD1q32wb_fixed : return true; |
| 1674 | case ARM::VLD1q64wb_fixed : return true; |
| 1675 | case ARM::VLD2d8wb_fixed : return true; |
| 1676 | case ARM::VLD2d16wb_fixed : return true; |
| 1677 | case ARM::VLD2d32wb_fixed : return true; |
| 1678 | case ARM::VLD2q8PseudoWB_fixed : return true; |
| 1679 | case ARM::VLD2q16PseudoWB_fixed : return true; |
| 1680 | case ARM::VLD2q32PseudoWB_fixed : return true; |
| 1681 | case ARM::VLD2DUPd8wb_fixed : return true; |
| 1682 | case ARM::VLD2DUPd16wb_fixed : return true; |
| 1683 | case ARM::VLD2DUPd32wb_fixed : return true; |
| 1684 | } |
| 1685 | } |
| 1686 | |
| 1687 | static bool isVSTfixed(unsigned Opc) |
| 1688 | { |
| 1689 | switch (Opc) { |
| 1690 | default: return false; |
| 1691 | case ARM::VST1d8wb_fixed : return true; |
| 1692 | case ARM::VST1d16wb_fixed : return true; |
| 1693 | case ARM::VST1d32wb_fixed : return true; |
| 1694 | case ARM::VST1d64wb_fixed : return true; |
Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 1695 | case ARM::VST1q8wb_fixed : return true; |
| 1696 | case ARM::VST1q16wb_fixed : return true; |
| 1697 | case ARM::VST1q32wb_fixed : return true; |
| 1698 | case ARM::VST1q64wb_fixed : return true; |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1699 | case ARM::VST1d64TPseudoWB_fixed : return true; |
| 1700 | case ARM::VST1d64QPseudoWB_fixed : return true; |
| 1701 | case ARM::VST2d8wb_fixed : return true; |
| 1702 | case ARM::VST2d16wb_fixed : return true; |
| 1703 | case ARM::VST2d32wb_fixed : return true; |
| 1704 | case ARM::VST2q8PseudoWB_fixed : return true; |
| 1705 | case ARM::VST2q16PseudoWB_fixed : return true; |
| 1706 | case ARM::VST2q32PseudoWB_fixed : return true; |
| 1707 | } |
| 1708 | } |
| 1709 | |
Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1710 | // Get the register stride update opcode of a VLD/VST instruction that |
| 1711 | // is otherwise equivalent to the given fixed stride updating instruction. |
| 1712 | static unsigned getVLDSTRegisterUpdateOpcode(unsigned Opc) { |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1713 | assert((isVLDfixed(Opc) || isVSTfixed(Opc)) |
| 1714 | && "Incorrect fixed stride updating instruction."); |
Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1715 | switch (Opc) { |
| 1716 | default: break; |
| 1717 | case ARM::VLD1d8wb_fixed: return ARM::VLD1d8wb_register; |
| 1718 | case ARM::VLD1d16wb_fixed: return ARM::VLD1d16wb_register; |
| 1719 | case ARM::VLD1d32wb_fixed: return ARM::VLD1d32wb_register; |
| 1720 | case ARM::VLD1d64wb_fixed: return ARM::VLD1d64wb_register; |
| 1721 | case ARM::VLD1q8wb_fixed: return ARM::VLD1q8wb_register; |
| 1722 | case ARM::VLD1q16wb_fixed: return ARM::VLD1q16wb_register; |
| 1723 | case ARM::VLD1q32wb_fixed: return ARM::VLD1q32wb_register; |
| 1724 | case ARM::VLD1q64wb_fixed: return ARM::VLD1q64wb_register; |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1725 | case ARM::VLD1d64Twb_fixed: return ARM::VLD1d64Twb_register; |
| 1726 | case ARM::VLD1d64Qwb_fixed: return ARM::VLD1d64Qwb_register; |
| 1727 | case ARM::VLD1d64TPseudoWB_fixed: return ARM::VLD1d64TPseudoWB_register; |
| 1728 | case ARM::VLD1d64QPseudoWB_fixed: return ARM::VLD1d64QPseudoWB_register; |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1729 | |
| 1730 | case ARM::VST1d8wb_fixed: return ARM::VST1d8wb_register; |
| 1731 | case ARM::VST1d16wb_fixed: return ARM::VST1d16wb_register; |
| 1732 | case ARM::VST1d32wb_fixed: return ARM::VST1d32wb_register; |
| 1733 | case ARM::VST1d64wb_fixed: return ARM::VST1d64wb_register; |
| 1734 | case ARM::VST1q8wb_fixed: return ARM::VST1q8wb_register; |
| 1735 | case ARM::VST1q16wb_fixed: return ARM::VST1q16wb_register; |
| 1736 | case ARM::VST1q32wb_fixed: return ARM::VST1q32wb_register; |
| 1737 | case ARM::VST1q64wb_fixed: return ARM::VST1q64wb_register; |
Jim Grosbach | 98d032f | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1738 | case ARM::VST1d64TPseudoWB_fixed: return ARM::VST1d64TPseudoWB_register; |
Jim Grosbach | 5ee209c | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1739 | case ARM::VST1d64QPseudoWB_fixed: return ARM::VST1d64QPseudoWB_register; |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1740 | |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1741 | case ARM::VLD2d8wb_fixed: return ARM::VLD2d8wb_register; |
| 1742 | case ARM::VLD2d16wb_fixed: return ARM::VLD2d16wb_register; |
| 1743 | case ARM::VLD2d32wb_fixed: return ARM::VLD2d32wb_register; |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1744 | case ARM::VLD2q8PseudoWB_fixed: return ARM::VLD2q8PseudoWB_register; |
| 1745 | case ARM::VLD2q16PseudoWB_fixed: return ARM::VLD2q16PseudoWB_register; |
| 1746 | case ARM::VLD2q32PseudoWB_fixed: return ARM::VLD2q32PseudoWB_register; |
| 1747 | |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1748 | case ARM::VST2d8wb_fixed: return ARM::VST2d8wb_register; |
| 1749 | case ARM::VST2d16wb_fixed: return ARM::VST2d16wb_register; |
| 1750 | case ARM::VST2d32wb_fixed: return ARM::VST2d32wb_register; |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1751 | case ARM::VST2q8PseudoWB_fixed: return ARM::VST2q8PseudoWB_register; |
| 1752 | case ARM::VST2q16PseudoWB_fixed: return ARM::VST2q16PseudoWB_register; |
| 1753 | case ARM::VST2q32PseudoWB_fixed: return ARM::VST2q32PseudoWB_register; |
Jim Grosbach | c80a264 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 1754 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1755 | case ARM::VLD2DUPd8wb_fixed: return ARM::VLD2DUPd8wb_register; |
| 1756 | case ARM::VLD2DUPd16wb_fixed: return ARM::VLD2DUPd16wb_register; |
| 1757 | case ARM::VLD2DUPd32wb_fixed: return ARM::VLD2DUPd32wb_register; |
Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1758 | } |
| 1759 | return Opc; // If not one we handle, return it unchanged. |
| 1760 | } |
| 1761 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1762 | SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 1763 | const uint16_t *DOpcodes, |
| 1764 | const uint16_t *QOpcodes0, |
| 1765 | const uint16_t *QOpcodes1) { |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1766 | assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range"); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1767 | SDLoc dl(N); |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1768 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1769 | SDValue MemAddr, Align; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1770 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1771 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1772 | return nullptr; |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1773 | |
| 1774 | SDValue Chain = N->getOperand(0); |
| 1775 | EVT VT = N->getValueType(0); |
| 1776 | bool is64BitVector = VT.is64BitVector(); |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1777 | Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); |
Bob Wilson | 9eeb890 | 2010-09-23 21:43:54 +0000 | [diff] [blame] | 1778 | |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1779 | unsigned OpcodeIndex; |
| 1780 | switch (VT.getSimpleVT().SimpleTy) { |
| 1781 | default: llvm_unreachable("unhandled vld type"); |
| 1782 | // Double-register operations: |
| 1783 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1784 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1785 | case MVT::v2f32: |
| 1786 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1787 | case MVT::v1i64: OpcodeIndex = 3; break; |
| 1788 | // Quad-register operations: |
| 1789 | case MVT::v16i8: OpcodeIndex = 0; break; |
| 1790 | case MVT::v8i16: OpcodeIndex = 1; break; |
| 1791 | case MVT::v4f32: |
| 1792 | case MVT::v4i32: OpcodeIndex = 2; break; |
Ahmed Bougacha | be0b227 | 2014-12-09 21:25:00 +0000 | [diff] [blame] | 1793 | case MVT::v2f64: |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1794 | case MVT::v2i64: OpcodeIndex = 3; |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1795 | assert(NumVecs == 1 && "v2i64 type only supported for VLD1"); |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 1796 | break; |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1797 | } |
| 1798 | |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1799 | EVT ResTy; |
| 1800 | if (NumVecs == 1) |
| 1801 | ResTy = VT; |
| 1802 | else { |
| 1803 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
| 1804 | if (!is64BitVector) |
| 1805 | ResTyElts *= 2; |
| 1806 | ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts); |
| 1807 | } |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1808 | std::vector<EVT> ResTys; |
| 1809 | ResTys.push_back(ResTy); |
| 1810 | if (isUpdating) |
| 1811 | ResTys.push_back(MVT::i32); |
| 1812 | ResTys.push_back(MVT::Other); |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1813 | |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1814 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1815 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1816 | SDNode *VLd; |
| 1817 | SmallVector<SDValue, 7> Ops; |
Evan Cheng | 630063a | 2010-05-10 21:26:24 +0000 | [diff] [blame] | 1818 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1819 | // Double registers and VLD1/VLD2 quad registers are directly supported. |
| 1820 | if (is64BitVector || NumVecs <= 2) { |
| 1821 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1822 | QOpcodes0[OpcodeIndex]); |
| 1823 | Ops.push_back(MemAddr); |
| 1824 | Ops.push_back(Align); |
| 1825 | if (isUpdating) { |
| 1826 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1827 | // FIXME: VLD1/VLD2 fixed increment doesn't need Reg0. Remove the reg0 |
Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1828 | // case entirely when the rest are updated to that form, too. |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1829 | if ((NumVecs <= 2) && !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1830 | Opc = getVLDSTRegisterUpdateOpcode(Opc); |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1831 | // FIXME: We use a VLD1 for v1i64 even if the pseudo says vld2/3/4, so |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1832 | // check for that explicitly too. Horribly hacky, but temporary. |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1833 | if ((NumVecs > 2 && !isVLDfixed(Opc)) || |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1834 | !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 2098cb1 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 1835 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
Evan Cheng | 630063a | 2010-05-10 21:26:24 +0000 | [diff] [blame] | 1836 | } |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1837 | Ops.push_back(Pred); |
| 1838 | Ops.push_back(Reg0); |
| 1839 | Ops.push_back(Chain); |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1840 | VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1841 | |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1842 | } else { |
| 1843 | // Otherwise, quad registers are loaded with two separate instructions, |
| 1844 | // where one loads the even registers and the other loads the odd registers. |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1845 | EVT AddrTy = MemAddr.getValueType(); |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1846 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1847 | // Load the even subregs. This is always an updating load, so that it |
| 1848 | // provides the address to the second load for the odd subregs. |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1849 | SDValue ImplDef = |
| 1850 | SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0); |
| 1851 | const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain }; |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1852 | SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1853 | ResTy, AddrTy, MVT::Other, OpsA); |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1854 | Chain = SDValue(VLdA, 2); |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1855 | |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1856 | // Load the odd subregs. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1857 | Ops.push_back(SDValue(VLdA, 1)); |
| 1858 | Ops.push_back(Align); |
| 1859 | if (isUpdating) { |
| 1860 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 1861 | assert(isa<ConstantSDNode>(Inc.getNode()) && |
| 1862 | "only constant post-increment update allowed for VLD3/4"); |
| 1863 | (void)Inc; |
| 1864 | Ops.push_back(Reg0); |
| 1865 | } |
| 1866 | Ops.push_back(SDValue(VLdA, 0)); |
| 1867 | Ops.push_back(Pred); |
| 1868 | Ops.push_back(Reg0); |
| 1869 | Ops.push_back(Chain); |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1870 | VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, Ops); |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1871 | } |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1872 | |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1873 | // Transfer memoperands. |
| 1874 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1875 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1876 | cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1); |
| 1877 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1878 | if (NumVecs == 1) |
| 1879 | return VLd; |
| 1880 | |
| 1881 | // Extract out the subregisters. |
| 1882 | SDValue SuperReg = SDValue(VLd, 0); |
| 1883 | assert(ARM::dsub_7 == ARM::dsub_0+7 && |
| 1884 | ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering"); |
| 1885 | unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0); |
| 1886 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 1887 | ReplaceUses(SDValue(N, Vec), |
| 1888 | CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg)); |
| 1889 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1)); |
| 1890 | if (isUpdating) |
| 1891 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2)); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1892 | return nullptr; |
Bob Wilson | 12b4799 | 2009-10-14 17:28:52 +0000 | [diff] [blame] | 1893 | } |
| 1894 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1895 | SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 1896 | const uint16_t *DOpcodes, |
| 1897 | const uint16_t *QOpcodes0, |
| 1898 | const uint16_t *QOpcodes1) { |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 1899 | assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range"); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1900 | SDLoc dl(N); |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1901 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1902 | SDValue MemAddr, Align; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1903 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 1904 | unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1) |
| 1905 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1906 | return nullptr; |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1907 | |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1908 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 1909 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 1910 | |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1911 | SDValue Chain = N->getOperand(0); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1912 | EVT VT = N->getOperand(Vec0Idx).getValueType(); |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1913 | bool is64BitVector = VT.is64BitVector(); |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 1914 | Align = GetVLDSTAlign(Align, NumVecs, is64BitVector); |
Bob Wilson | 7fbbe9a | 2010-09-23 23:42:37 +0000 | [diff] [blame] | 1915 | |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1916 | unsigned OpcodeIndex; |
| 1917 | switch (VT.getSimpleVT().SimpleTy) { |
| 1918 | default: llvm_unreachable("unhandled vst type"); |
| 1919 | // Double-register operations: |
| 1920 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 1921 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 1922 | case MVT::v2f32: |
| 1923 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 1924 | case MVT::v1i64: OpcodeIndex = 3; break; |
| 1925 | // Quad-register operations: |
| 1926 | case MVT::v16i8: OpcodeIndex = 0; break; |
| 1927 | case MVT::v8i16: OpcodeIndex = 1; break; |
| 1928 | case MVT::v4f32: |
| 1929 | case MVT::v4i32: OpcodeIndex = 2; break; |
Ahmed Bougacha | be0b227 | 2014-12-09 21:25:00 +0000 | [diff] [blame] | 1930 | case MVT::v2f64: |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1931 | case MVT::v2i64: OpcodeIndex = 3; |
| 1932 | assert(NumVecs == 1 && "v2i64 type only supported for VST1"); |
| 1933 | break; |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1934 | } |
| 1935 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1936 | std::vector<EVT> ResTys; |
| 1937 | if (isUpdating) |
| 1938 | ResTys.push_back(MVT::i32); |
| 1939 | ResTys.push_back(MVT::Other); |
| 1940 | |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 1941 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1942 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1943 | SmallVector<SDValue, 7> Ops; |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1944 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1945 | // Double registers and VST1/VST2 quad registers are directly supported. |
| 1946 | if (is64BitVector || NumVecs <= 2) { |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1947 | SDValue SrcReg; |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1948 | if (NumVecs == 1) { |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1949 | SrcReg = N->getOperand(Vec0Idx); |
| 1950 | } else if (is64BitVector) { |
Evan Cheng | e276c18 | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1951 | // Form a REG_SEQUENCE to force register allocation. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1952 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 1953 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
Evan Cheng | e276c18 | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1954 | if (NumVecs == 2) |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1955 | SrcReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0); |
Evan Cheng | e276c18 | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1956 | else { |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1957 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1958 | // If it's a vst3, form a quad D-register and leave the last part as |
Evan Cheng | e276c18 | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1959 | // an undef. |
| 1960 | SDValue V3 = (NumVecs == 3) |
| 1961 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0) |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1962 | : N->getOperand(Vec0Idx + 3); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1963 | SrcReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0); |
Evan Cheng | e276c18 | 2010-05-11 01:19:40 +0000 | [diff] [blame] | 1964 | } |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1965 | } else { |
| 1966 | // Form a QQ register. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1967 | SDValue Q0 = N->getOperand(Vec0Idx); |
| 1968 | SDValue Q1 = N->getOperand(Vec0Idx + 1); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 1969 | SrcReg = SDValue(createQRegPairNode(MVT::v4i64, Q0, Q1), 0); |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1970 | } |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1971 | |
| 1972 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 1973 | QOpcodes0[OpcodeIndex]); |
| 1974 | Ops.push_back(MemAddr); |
| 1975 | Ops.push_back(Align); |
| 1976 | if (isUpdating) { |
| 1977 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1978 | // FIXME: VST1/VST2 fixed increment doesn't need Reg0. Remove the reg0 |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1979 | // case entirely when the rest are updated to that form, too. |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1980 | if (NumVecs <= 2 && !isa<ConstantSDNode>(Inc.getNode())) |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1981 | Opc = getVLDSTRegisterUpdateOpcode(Opc); |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1982 | // FIXME: We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1983 | // check for that explicitly too. Horribly hacky, but temporary. |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1984 | if (!isa<ConstantSDNode>(Inc.getNode())) |
| 1985 | Ops.push_back(Inc); |
| 1986 | else if (NumVecs > 2 && !isVSTfixed(Opc)) |
| 1987 | Ops.push_back(Reg0); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 1988 | } |
| 1989 | Ops.push_back(SrcReg); |
| 1990 | Ops.push_back(Pred); |
| 1991 | Ops.push_back(Reg0); |
| 1992 | Ops.push_back(Chain); |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 1993 | SDNode *VSt = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 1994 | |
| 1995 | // Transfer memoperands. |
| 1996 | cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1); |
| 1997 | |
| 1998 | return VSt; |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 1999 | } |
| 2000 | |
| 2001 | // Otherwise, quad registers are stored with two separate instructions, |
| 2002 | // where one stores the even registers and the other stores the odd registers. |
Evan Cheng | 9e688cb | 2010-05-15 07:53:37 +0000 | [diff] [blame] | 2003 | |
Bob Wilson | 01ac8f9 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2004 | // Form the QQQQ REG_SEQUENCE. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2005 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 2006 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
| 2007 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 2008 | SDValue V3 = (NumVecs == 3) |
| 2009 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2010 | : N->getOperand(Vec0Idx + 3); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2011 | SDValue RegSeq = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0); |
Bob Wilson | 01ac8f9 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2012 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2013 | // Store the even D registers. This is always an updating store, so that it |
| 2014 | // provides the address to the second store for the odd subregs. |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 2015 | const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain }; |
| 2016 | SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl, |
| 2017 | MemAddr.getValueType(), |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2018 | MVT::Other, OpsA); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2019 | cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 01ac8f9 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2020 | Chain = SDValue(VStA, 1); |
| 2021 | |
| 2022 | // Store the odd D registers. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2023 | Ops.push_back(SDValue(VStA, 0)); |
| 2024 | Ops.push_back(Align); |
| 2025 | if (isUpdating) { |
| 2026 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 2027 | assert(isa<ConstantSDNode>(Inc.getNode()) && |
| 2028 | "only constant post-increment update allowed for VST3/4"); |
| 2029 | (void)Inc; |
| 2030 | Ops.push_back(Reg0); |
| 2031 | } |
| 2032 | Ops.push_back(RegSeq); |
| 2033 | Ops.push_back(Pred); |
| 2034 | Ops.push_back(Reg0); |
| 2035 | Ops.push_back(Chain); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2036 | SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2037 | Ops); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2038 | cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1); |
| 2039 | return VStB; |
Bob Wilson | c350cdf | 2009-10-14 18:32:29 +0000 | [diff] [blame] | 2040 | } |
| 2041 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2042 | SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad, |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2043 | bool isUpdating, unsigned NumVecs, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2044 | const uint16_t *DOpcodes, |
| 2045 | const uint16_t *QOpcodes) { |
Bob Wilson | 93117bc | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2046 | assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range"); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2047 | SDLoc dl(N); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2048 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 2049 | SDValue MemAddr, Align; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2050 | unsigned AddrOpIdx = isUpdating ? 1 : 2; |
| 2051 | unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1) |
| 2052 | if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2053 | return nullptr; |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2054 | |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2055 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 2056 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 2057 | |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2058 | SDValue Chain = N->getOperand(0); |
| 2059 | unsigned Lane = |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2060 | cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue(); |
| 2061 | EVT VT = N->getOperand(Vec0Idx).getValueType(); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2062 | bool is64BitVector = VT.is64BitVector(); |
| 2063 | |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 2064 | unsigned Alignment = 0; |
Bob Wilson | b6d61dc | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 2065 | if (NumVecs != 3) { |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 2066 | Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
Bob Wilson | b6d61dc | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 2067 | unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8; |
| 2068 | if (Alignment > NumBytes) |
| 2069 | Alignment = NumBytes; |
Bob Wilson | d29b38c | 2010-12-10 19:37:42 +0000 | [diff] [blame] | 2070 | if (Alignment < 8 && Alignment < NumBytes) |
| 2071 | Alignment = 0; |
Bob Wilson | b6d61dc | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 2072 | // Alignment must be a power of two; make sure of that. |
| 2073 | Alignment = (Alignment & -Alignment); |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 2074 | if (Alignment == 1) |
| 2075 | Alignment = 0; |
Bob Wilson | b6d61dc | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 2076 | } |
Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 2077 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
Bob Wilson | b6d61dc | 2010-10-19 00:16:32 +0000 | [diff] [blame] | 2078 | |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2079 | unsigned OpcodeIndex; |
| 2080 | switch (VT.getSimpleVT().SimpleTy) { |
Bob Wilson | 93117bc | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2081 | default: llvm_unreachable("unhandled vld/vst lane type"); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2082 | // Double-register operations: |
| 2083 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 2084 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 2085 | case MVT::v2f32: |
| 2086 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 2087 | // Quad-register operations: |
| 2088 | case MVT::v8i16: OpcodeIndex = 0; break; |
| 2089 | case MVT::v4f32: |
| 2090 | case MVT::v4i32: OpcodeIndex = 1; break; |
| 2091 | } |
| 2092 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2093 | std::vector<EVT> ResTys; |
| 2094 | if (IsLoad) { |
| 2095 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
| 2096 | if (!is64BitVector) |
| 2097 | ResTyElts *= 2; |
| 2098 | ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), |
| 2099 | MVT::i64, ResTyElts)); |
| 2100 | } |
| 2101 | if (isUpdating) |
| 2102 | ResTys.push_back(MVT::i32); |
| 2103 | ResTys.push_back(MVT::Other); |
| 2104 | |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2105 | SDValue Pred = getAL(CurDAG); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 2106 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2107 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2108 | SmallVector<SDValue, 8> Ops; |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2109 | Ops.push_back(MemAddr); |
Jim Grosbach | d1d002a | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 2110 | Ops.push_back(Align); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2111 | if (isUpdating) { |
| 2112 | SDValue Inc = N->getOperand(AddrOpIdx + 1); |
| 2113 | Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc); |
| 2114 | } |
Bob Wilson | 01ac8f9 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2115 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2116 | SDValue SuperReg; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2117 | SDValue V0 = N->getOperand(Vec0Idx + 0); |
| 2118 | SDValue V1 = N->getOperand(Vec0Idx + 1); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2119 | if (NumVecs == 2) { |
| 2120 | if (is64BitVector) |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2121 | SuperReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2122 | else |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2123 | SuperReg = SDValue(createQRegPairNode(MVT::v4i64, V0, V1), 0); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2124 | } else { |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2125 | SDValue V2 = N->getOperand(Vec0Idx + 2); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2126 | SDValue V3 = (NumVecs == 3) |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2127 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
| 2128 | : N->getOperand(Vec0Idx + 3); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2129 | if (is64BitVector) |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2130 | SuperReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2131 | else |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2132 | SuperReg = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2133 | } |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2134 | Ops.push_back(SuperReg); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2135 | Ops.push_back(getI32Imm(Lane)); |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2136 | Ops.push_back(Pred); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 2137 | Ops.push_back(Reg0); |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2138 | Ops.push_back(Chain); |
| 2139 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2140 | unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] : |
| 2141 | QOpcodes[OpcodeIndex]); |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2142 | SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2143 | cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 93117bc | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2144 | if (!IsLoad) |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2145 | return VLdLn; |
Evan Cheng | 0cbd11d | 2010-05-15 01:36:29 +0000 | [diff] [blame] | 2146 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2147 | // Extract the subregisters. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2148 | SuperReg = SDValue(VLdLn, 0); |
| 2149 | assert(ARM::dsub_7 == ARM::dsub_0+7 && |
| 2150 | ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering"); |
| 2151 | unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0; |
Bob Wilson | 01ac8f9 | 2010-06-16 21:34:01 +0000 | [diff] [blame] | 2152 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 2153 | ReplaceUses(SDValue(N, Vec), |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2154 | CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg)); |
| 2155 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1)); |
| 2156 | if (isUpdating) |
| 2157 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2)); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2158 | return nullptr; |
Bob Wilson | 4145e3a | 2009-10-14 16:19:03 +0000 | [diff] [blame] | 2159 | } |
| 2160 | |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2161 | SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating, |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2162 | unsigned NumVecs, |
| 2163 | const uint16_t *Opcodes) { |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2164 | assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range"); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2165 | SDLoc dl(N); |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2166 | |
| 2167 | SDValue MemAddr, Align; |
| 2168 | if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2169 | return nullptr; |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2170 | |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2171 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 2172 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 2173 | |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2174 | SDValue Chain = N->getOperand(0); |
| 2175 | EVT VT = N->getValueType(0); |
| 2176 | |
| 2177 | unsigned Alignment = 0; |
| 2178 | if (NumVecs != 3) { |
| 2179 | Alignment = cast<ConstantSDNode>(Align)->getZExtValue(); |
| 2180 | unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8; |
| 2181 | if (Alignment > NumBytes) |
| 2182 | Alignment = NumBytes; |
Bob Wilson | d29b38c | 2010-12-10 19:37:42 +0000 | [diff] [blame] | 2183 | if (Alignment < 8 && Alignment < NumBytes) |
| 2184 | Alignment = 0; |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2185 | // Alignment must be a power of two; make sure of that. |
| 2186 | Alignment = (Alignment & -Alignment); |
| 2187 | if (Alignment == 1) |
| 2188 | Alignment = 0; |
| 2189 | } |
| 2190 | Align = CurDAG->getTargetConstant(Alignment, MVT::i32); |
| 2191 | |
| 2192 | unsigned OpcodeIndex; |
| 2193 | switch (VT.getSimpleVT().SimpleTy) { |
| 2194 | default: llvm_unreachable("unhandled vld-dup type"); |
| 2195 | case MVT::v8i8: OpcodeIndex = 0; break; |
| 2196 | case MVT::v4i16: OpcodeIndex = 1; break; |
| 2197 | case MVT::v2f32: |
| 2198 | case MVT::v2i32: OpcodeIndex = 2; break; |
| 2199 | } |
| 2200 | |
| 2201 | SDValue Pred = getAL(CurDAG); |
| 2202 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 2203 | SDValue SuperReg; |
| 2204 | unsigned Opc = Opcodes[OpcodeIndex]; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2205 | SmallVector<SDValue, 6> Ops; |
| 2206 | Ops.push_back(MemAddr); |
| 2207 | Ops.push_back(Align); |
| 2208 | if (isUpdating) { |
Jim Grosbach | c80a264 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 2209 | // fixed-stride update instructions don't have an explicit writeback |
| 2210 | // operand. It's implicit in the opcode itself. |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2211 | SDValue Inc = N->getOperand(2); |
Jim Grosbach | c80a264 | 2011-12-21 19:40:55 +0000 | [diff] [blame] | 2212 | if (!isa<ConstantSDNode>(Inc.getNode())) |
| 2213 | Ops.push_back(Inc); |
| 2214 | // FIXME: VLD3 and VLD4 haven't been updated to that form yet. |
| 2215 | else if (NumVecs > 2) |
| 2216 | Ops.push_back(Reg0); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2217 | } |
| 2218 | Ops.push_back(Pred); |
| 2219 | Ops.push_back(Reg0); |
| 2220 | Ops.push_back(Chain); |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2221 | |
| 2222 | unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2223 | std::vector<EVT> ResTys; |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2224 | ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts)); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2225 | if (isUpdating) |
| 2226 | ResTys.push_back(MVT::i32); |
| 2227 | ResTys.push_back(MVT::Other); |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2228 | SDNode *VLdDup = CurDAG->getMachineNode(Opc, dl, ResTys, Ops); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 2229 | cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1); |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2230 | SuperReg = SDValue(VLdDup, 0); |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2231 | |
| 2232 | // Extract the subregisters. |
| 2233 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2234 | unsigned SubIdx = ARM::dsub_0; |
| 2235 | for (unsigned Vec = 0; Vec < NumVecs; ++Vec) |
| 2236 | ReplaceUses(SDValue(N, Vec), |
| 2237 | CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg)); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2238 | ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1)); |
| 2239 | if (isUpdating) |
| 2240 | ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2)); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2241 | return nullptr; |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2242 | } |
| 2243 | |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2244 | SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, |
| 2245 | unsigned Opc) { |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2246 | assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range"); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2247 | SDLoc dl(N); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2248 | EVT VT = N->getValueType(0); |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2249 | unsigned FirstTblReg = IsExt ? 2 : 1; |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2250 | |
| 2251 | // Form a REG_SEQUENCE to force register allocation. |
| 2252 | SDValue RegSeq; |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2253 | SDValue V0 = N->getOperand(FirstTblReg + 0); |
| 2254 | SDValue V1 = N->getOperand(FirstTblReg + 1); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2255 | if (NumVecs == 2) |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2256 | RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2257 | else { |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2258 | SDValue V2 = N->getOperand(FirstTblReg + 2); |
Jim Grosbach | d37f071 | 2010-10-21 19:38:40 +0000 | [diff] [blame] | 2259 | // If it's a vtbl3, form a quad D-register and leave the last part as |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2260 | // an undef. |
| 2261 | SDValue V3 = (NumVecs == 3) |
| 2262 | ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0) |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2263 | : N->getOperand(FirstTblReg + 3); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2264 | RegSeq = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2265 | } |
| 2266 | |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2267 | SmallVector<SDValue, 6> Ops; |
| 2268 | if (IsExt) |
| 2269 | Ops.push_back(N->getOperand(1)); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 2270 | Ops.push_back(RegSeq); |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 2271 | Ops.push_back(N->getOperand(FirstTblReg + NumVecs)); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2272 | Ops.push_back(getAL(CurDAG)); // predicate |
| 2273 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2274 | return CurDAG->getMachineNode(Opc, dl, VT, Ops); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 2275 | } |
| 2276 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2277 | SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N, |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2278 | bool isSigned) { |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2279 | if (!Subtarget->hasV6T2Ops()) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2280 | return nullptr; |
Bob Wilson | 93117bc | 2009-10-14 16:46:45 +0000 | [diff] [blame] | 2281 | |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2282 | unsigned Opc = isSigned |
| 2283 | ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX) |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2284 | : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX); |
| 2285 | |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2286 | // For unsigned extracts, check for a shift right and mask |
| 2287 | unsigned And_imm = 0; |
| 2288 | if (N->getOpcode() == ISD::AND) { |
| 2289 | if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) { |
| 2290 | |
Sylvestre Ledru | 91ce36c | 2012-09-27 10:14:43 +0000 | [diff] [blame] | 2291 | // The immediate is a mask of the low bits iff imm & (imm+1) == 0 |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2292 | if (And_imm & (And_imm + 1)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2293 | return nullptr; |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2294 | |
| 2295 | unsigned Srl_imm = 0; |
| 2296 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL, |
| 2297 | Srl_imm)) { |
| 2298 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
| 2299 | |
Jim Grosbach | 03f56d9 | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2300 | // Note: The width operand is encoded as width-1. |
Benjamin Kramer | 5f6a907 | 2015-02-12 15:35:40 +0000 | [diff] [blame] | 2301 | unsigned Width = countTrailingOnes(And_imm) - 1; |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2302 | unsigned LSB = Srl_imm; |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2303 | |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2304 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2305 | |
| 2306 | if ((LSB + Width + 1) == N->getValueType(0).getSizeInBits()) { |
| 2307 | // It's cheaper to use a right shift to extract the top bits. |
| 2308 | if (Subtarget->isThumb()) { |
| 2309 | Opc = isSigned ? ARM::t2ASRri : ARM::t2LSRri; |
| 2310 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
| 2311 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2312 | getAL(CurDAG), Reg0, Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2313 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops); |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2314 | } |
| 2315 | |
| 2316 | // ARM models shift instructions as MOVsi with shifter operand. |
| 2317 | ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(ISD::SRL); |
| 2318 | SDValue ShOpc = |
| 2319 | CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, LSB), |
| 2320 | MVT::i32); |
| 2321 | SDValue Ops[] = { N->getOperand(0).getOperand(0), ShOpc, |
| 2322 | getAL(CurDAG), Reg0, Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2323 | return CurDAG->SelectNodeTo(N, ARM::MOVsi, MVT::i32, Ops); |
Evan Cheng | eae6d2c | 2012-12-19 20:16:09 +0000 | [diff] [blame] | 2324 | } |
| 2325 | |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2326 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
| 2327 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2328 | CurDAG->getTargetConstant(Width, MVT::i32), |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2329 | getAL(CurDAG), Reg0 }; |
| 2330 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops); |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2331 | } |
| 2332 | } |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2333 | return nullptr; |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2334 | } |
| 2335 | |
| 2336 | // Otherwise, we're looking for a shift of a shift |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2337 | unsigned Shl_imm = 0; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2338 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) { |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2339 | assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!"); |
| 2340 | unsigned Srl_imm = 0; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2341 | if (isInt32Immediate(N->getOperand(1), Srl_imm)) { |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2342 | assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!"); |
Jim Grosbach | 03f56d9 | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2343 | // Note: The width operand is encoded as width-1. |
| 2344 | unsigned Width = 32 - Srl_imm - 1; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2345 | int LSB = Srl_imm - Shl_imm; |
Evan Cheng | 0f55e9c | 2009-10-22 00:40:00 +0000 | [diff] [blame] | 2346 | if (LSB < 0) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2347 | return nullptr; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2348 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2349 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2350 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2351 | CurDAG->getTargetConstant(Width, MVT::i32), |
| 2352 | getAL(CurDAG), Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2353 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops); |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2354 | } |
| 2355 | } |
Tim Northover | 14ff2df | 2014-07-23 13:59:12 +0000 | [diff] [blame] | 2356 | |
| 2357 | if (N->getOpcode() == ISD::SIGN_EXTEND_INREG) { |
| 2358 | unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits(); |
| 2359 | unsigned LSB = 0; |
| 2360 | if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL, LSB) && |
| 2361 | !isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRA, LSB)) |
| 2362 | return nullptr; |
| 2363 | |
| 2364 | if (LSB + Width > 32) |
| 2365 | return nullptr; |
| 2366 | |
| 2367 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
| 2368 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
| 2369 | CurDAG->getTargetConstant(LSB, MVT::i32), |
| 2370 | CurDAG->getTargetConstant(Width - 1, MVT::i32), |
| 2371 | getAL(CurDAG), Reg0 }; |
| 2372 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops); |
| 2373 | } |
| 2374 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2375 | return nullptr; |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2376 | } |
| 2377 | |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2378 | /// Target-specific DAG combining for ISD::XOR. |
| 2379 | /// Target-independent combining lowers SELECT_CC nodes of the form |
| 2380 | /// select_cc setg[ge] X, 0, X, -X |
| 2381 | /// select_cc setgt X, -1, X, -X |
| 2382 | /// select_cc setl[te] X, 0, -X, X |
| 2383 | /// select_cc setlt X, 1, -X, X |
| 2384 | /// which represent Integer ABS into: |
| 2385 | /// Y = sra (X, size(X)-1); xor (add (X, Y), Y) |
| 2386 | /// ARM instruction selection detects the latter and matches it to |
| 2387 | /// ARM::ABS or ARM::t2ABS machine node. |
| 2388 | SDNode *ARMDAGToDAGISel::SelectABSOp(SDNode *N){ |
| 2389 | SDValue XORSrc0 = N->getOperand(0); |
| 2390 | SDValue XORSrc1 = N->getOperand(1); |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2391 | EVT VT = N->getValueType(0); |
| 2392 | |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2393 | if (Subtarget->isThumb1Only()) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2394 | return nullptr; |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2395 | |
Jim Grosbach | b437a8c | 2012-08-01 20:33:00 +0000 | [diff] [blame] | 2396 | if (XORSrc0.getOpcode() != ISD::ADD || XORSrc1.getOpcode() != ISD::SRA) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2397 | return nullptr; |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2398 | |
| 2399 | SDValue ADDSrc0 = XORSrc0.getOperand(0); |
| 2400 | SDValue ADDSrc1 = XORSrc0.getOperand(1); |
| 2401 | SDValue SRASrc0 = XORSrc1.getOperand(0); |
| 2402 | SDValue SRASrc1 = XORSrc1.getOperand(1); |
| 2403 | ConstantSDNode *SRAConstant = dyn_cast<ConstantSDNode>(SRASrc1); |
| 2404 | EVT XType = SRASrc0.getValueType(); |
| 2405 | unsigned Size = XType.getSizeInBits() - 1; |
| 2406 | |
Jim Grosbach | b437a8c | 2012-08-01 20:33:00 +0000 | [diff] [blame] | 2407 | if (ADDSrc1 == XORSrc1 && ADDSrc0 == SRASrc0 && |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2408 | XType.isInteger() && SRAConstant != nullptr && |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2409 | Size == SRAConstant->getZExtValue()) { |
Jim Grosbach | b437a8c | 2012-08-01 20:33:00 +0000 | [diff] [blame] | 2410 | unsigned Opcode = Subtarget->isThumb2() ? ARM::t2ABS : ARM::ABS; |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2411 | return CurDAG->SelectNodeTo(N, Opcode, VT, ADDSrc0); |
| 2412 | } |
| 2413 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2414 | return nullptr; |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2415 | } |
| 2416 | |
Evan Cheng | d85631e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 2417 | SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) { |
| 2418 | // The only time a CONCAT_VECTORS operation can have legal types is when |
| 2419 | // two 64-bit vectors are concatenated to a 128-bit vector. |
| 2420 | EVT VT = N->getValueType(0); |
| 2421 | if (!VT.is128BitVector() || N->getNumOperands() != 2) |
| 2422 | llvm_unreachable("unexpected CONCAT_VECTORS"); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2423 | return createDRegPairNode(VT, N->getOperand(0), N->getOperand(1)); |
Evan Cheng | d85631e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 2424 | } |
| 2425 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2426 | SDNode *ARMDAGToDAGISel::Select(SDNode *N) { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 2427 | SDLoc dl(N); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2428 | |
Tim Northover | 31d093c | 2013-09-22 08:21:56 +0000 | [diff] [blame] | 2429 | if (N->isMachineOpcode()) { |
| 2430 | N->setNodeId(-1); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2431 | return nullptr; // Already selected. |
Tim Northover | 31d093c | 2013-09-22 08:21:56 +0000 | [diff] [blame] | 2432 | } |
Rafael Espindola | 4e76015 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2433 | |
| 2434 | switch (N->getOpcode()) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2435 | default: break; |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 2436 | case ISD::INLINEASM: { |
| 2437 | SDNode *ResNode = SelectInlineAsm(N); |
| 2438 | if (ResNode) |
| 2439 | return ResNode; |
| 2440 | break; |
| 2441 | } |
Bill Wendling | a7d697e | 2011-10-10 22:59:55 +0000 | [diff] [blame] | 2442 | case ISD::XOR: { |
| 2443 | // Select special operations if XOR node forms integer ABS pattern |
| 2444 | SDNode *ResNode = SelectABSOp(N); |
| 2445 | if (ResNode) |
| 2446 | return ResNode; |
| 2447 | // Other cases are autogenerated. |
| 2448 | break; |
| 2449 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2450 | case ISD::Constant: { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2451 | unsigned Val = cast<ConstantSDNode>(N)->getZExtValue(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2452 | bool UseCP = true; |
Eric Christopher | c1058df | 2014-07-04 01:55:26 +0000 | [diff] [blame] | 2453 | if (Subtarget->useMovt(*MF)) |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2454 | // Thumb2-aware targets have the MOVT instruction, so all immediates can |
| 2455 | // be done with MOV + MOVT, at worst. |
Tim Northover | 55c625f | 2014-01-23 13:43:47 +0000 | [diff] [blame] | 2456 | UseCP = false; |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2457 | else { |
| 2458 | if (Subtarget->isThumb()) { |
Tim Northover | 55c625f | 2014-01-23 13:43:47 +0000 | [diff] [blame] | 2459 | UseCP = (Val > 255 && // MOV |
| 2460 | ~Val > 255 && // MOV + MVN |
| 2461 | !ARM_AM::isThumbImmShiftedVal(Val) && // MOV + LSL |
| 2462 | !(Subtarget->hasV6T2Ops() && Val <= 0xffff)); // MOVW |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2463 | } else |
Tim Northover | 55c625f | 2014-01-23 13:43:47 +0000 | [diff] [blame] | 2464 | UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV |
| 2465 | ARM_AM::getSOImmVal(~Val) == -1 && // MVN |
| 2466 | !ARM_AM::isSOImmTwoPartVal(Val) && // two instrs. |
| 2467 | !(Subtarget->hasV6T2Ops() && Val <= 0xffff)); // MOVW |
Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2468 | } |
| 2469 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2470 | if (UseCP) { |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 2471 | SDValue CPIdx = CurDAG->getTargetConstantPool( |
| 2472 | ConstantInt::get(Type::getInt32Ty(*CurDAG->getContext()), Val), |
| 2473 | TLI->getPointerTy()); |
Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2474 | |
| 2475 | SDNode *ResNode; |
Tim Northover | 55c625f | 2014-01-23 13:43:47 +0000 | [diff] [blame] | 2476 | if (Subtarget->isThumb()) { |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2477 | SDValue Pred = getAL(CurDAG); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2478 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2479 | SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() }; |
Jim Grosbach | bfef309 | 2010-12-15 23:52:36 +0000 | [diff] [blame] | 2480 | ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2481 | Ops); |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 2482 | } else { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2483 | SDValue Ops[] = { |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2484 | CPIdx, |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2485 | CurDAG->getTargetConstant(0, MVT::i32), |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2486 | getAL(CurDAG), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2487 | CurDAG->getRegister(0, MVT::i32), |
Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2488 | CurDAG->getEntryNode() |
| 2489 | }; |
Dan Gohman | 32f71d7 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2490 | ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2491 | Ops); |
Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 2492 | } |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2493 | ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0)); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2494 | return nullptr; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2495 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2496 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2497 | // Other cases are autogenerated. |
Rafael Espindola | 4e76015 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2498 | break; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2499 | } |
Rafael Espindola | 5f7ab1b | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2500 | case ISD::FrameIndex: { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2501 | // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm. |
Rafael Espindola | 5f7ab1b | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2502 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Eric Christopher | b17140d | 2014-10-08 07:32:17 +0000 | [diff] [blame] | 2503 | SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy()); |
David Goodwin | 22c2fba | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 2504 | if (Subtarget->isThumb1Only()) { |
Tim Northover | 23075cc | 2014-10-20 21:28:41 +0000 | [diff] [blame] | 2505 | return CurDAG->SelectNodeTo(N, ARM::tADDframe, MVT::i32, TFI, |
| 2506 | CurDAG->getTargetConstant(0, MVT::i32)); |
Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 2507 | } else { |
David Goodwin | 4ad7797 | 2009-07-14 18:48:51 +0000 | [diff] [blame] | 2508 | unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ? |
| 2509 | ARM::t2ADDri : ARM::ADDri); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2510 | SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32), |
| 2511 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2512 | CurDAG->getRegister(0, MVT::i32) }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2513 | return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops); |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2514 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2515 | } |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2516 | case ISD::SRL: |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2517 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false)) |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2518 | return I; |
| 2519 | break; |
Tim Northover | 14ff2df | 2014-07-23 13:59:12 +0000 | [diff] [blame] | 2520 | case ISD::SIGN_EXTEND_INREG: |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2521 | case ISD::SRA: |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2522 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true)) |
Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2523 | return I; |
| 2524 | break; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2525 | case ISD::MUL: |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2526 | if (Subtarget->isThumb1Only()) |
Evan Cheng | 139edae | 2007-01-24 02:21:22 +0000 | [diff] [blame] | 2527 | break; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2528 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) { |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2529 | unsigned RHSV = C->getZExtValue(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2530 | if (!RHSV) break; |
| 2531 | if (isPowerOf2_32(RHSV-1)) { // 2^n+1? |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2532 | unsigned ShImm = Log2_32(RHSV-1); |
| 2533 | if (ShImm >= 32) |
| 2534 | break; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2535 | SDValue V = N->getOperand(0); |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2536 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2537 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 2538 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 1ec4396 | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 2539 | if (Subtarget->isThumb()) { |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2540 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2541 | return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops); |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2542 | } else { |
| 2543 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2544 | return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops); |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2545 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2546 | } |
| 2547 | if (isPowerOf2_32(RHSV+1)) { // 2^n-1? |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2548 | unsigned ShImm = Log2_32(RHSV+1); |
| 2549 | if (ShImm >= 32) |
| 2550 | break; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2551 | SDValue V = N->getOperand(0); |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2552 | ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2553 | SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32); |
| 2554 | SDValue Reg0 = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | 1ec4396 | 2009-07-22 18:08:05 +0000 | [diff] [blame] | 2555 | if (Subtarget->isThumb()) { |
Bob Wilson | b6112e8 | 2010-05-28 00:27:15 +0000 | [diff] [blame] | 2556 | SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2557 | return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops); |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2558 | } else { |
| 2559 | SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 }; |
Craig Topper | 481fb28 | 2014-04-27 19:21:11 +0000 | [diff] [blame] | 2560 | return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops); |
Evan Cheng | 0d8b0cf | 2009-07-21 00:31:12 +0000 | [diff] [blame] | 2561 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2562 | } |
| 2563 | } |
| 2564 | break; |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2565 | case ISD::AND: { |
Jim Grosbach | 825cb29 | 2010-04-22 23:24:18 +0000 | [diff] [blame] | 2566 | // Check for unsigned bitfield extract |
| 2567 | if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false)) |
| 2568 | return I; |
| 2569 | |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2570 | // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits |
| 2571 | // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits |
| 2572 | // are entirely contributed by c2 and lower 16-bits are entirely contributed |
| 2573 | // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)). |
| 2574 | // Select it to: "movt x, ((c1 & 0xffff) >> 16) |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2575 | EVT VT = N->getValueType(0); |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2576 | if (VT != MVT::i32) |
| 2577 | break; |
| 2578 | unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2()) |
| 2579 | ? ARM::t2MOVTi16 |
| 2580 | : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0); |
| 2581 | if (!Opc) |
| 2582 | break; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2583 | SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2584 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); |
| 2585 | if (!N1C) |
| 2586 | break; |
| 2587 | if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) { |
| 2588 | SDValue N2 = N0.getOperand(1); |
| 2589 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2); |
| 2590 | if (!N2C) |
| 2591 | break; |
| 2592 | unsigned N1CVal = N1C->getZExtValue(); |
| 2593 | unsigned N2CVal = N2C->getZExtValue(); |
| 2594 | if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) && |
| 2595 | (N1CVal & 0xffffU) == 0xffffU && |
| 2596 | (N2CVal & 0xffffU) == 0x0U) { |
| 2597 | SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16, |
| 2598 | MVT::i32); |
| 2599 | SDValue Ops[] = { N0.getOperand(0), Imm16, |
| 2600 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2601 | return CurDAG->getMachineNode(Opc, dl, VT, Ops); |
Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2602 | } |
| 2603 | } |
| 2604 | break; |
| 2605 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2606 | case ARMISD::VMOVRRD: |
| 2607 | return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32, |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2608 | N->getOperand(0), getAL(CurDAG), |
Dan Gohman | 32f71d7 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2609 | CurDAG->getRegister(0, MVT::i32)); |
Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2610 | case ISD::UMUL_LOHI: { |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2611 | if (Subtarget->isThumb1Only()) |
| 2612 | break; |
| 2613 | if (Subtarget->isThumb()) { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2614 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2615 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
| 2616 | return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops); |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2617 | } else { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2618 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2619 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2620 | CurDAG->getRegister(0, MVT::i32) }; |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2621 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2622 | ARM::UMULL : ARM::UMULLv5, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2623 | dl, MVT::i32, MVT::i32, Ops); |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2624 | } |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2625 | } |
Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2626 | case ISD::SMUL_LOHI: { |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2627 | if (Subtarget->isThumb1Only()) |
| 2628 | break; |
| 2629 | if (Subtarget->isThumb()) { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2630 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2631 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2632 | return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops); |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2633 | } else { |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2634 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2635 | getAL(CurDAG), CurDAG->getRegister(0, MVT::i32), |
| 2636 | CurDAG->getRegister(0, MVT::i32) }; |
Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2637 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2638 | ARM::SMULL : ARM::SMULLv5, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2639 | dl, MVT::i32, MVT::i32, Ops); |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2640 | } |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2641 | } |
Arnold Schwaighofer | f00fb1c | 2012-09-04 14:37:49 +0000 | [diff] [blame] | 2642 | case ARMISD::UMLAL:{ |
| 2643 | if (Subtarget->isThumb()) { |
| 2644 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2645 | N->getOperand(3), getAL(CurDAG), |
| 2646 | CurDAG->getRegister(0, MVT::i32)}; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2647 | return CurDAG->getMachineNode(ARM::t2UMLAL, dl, MVT::i32, MVT::i32, Ops); |
Arnold Schwaighofer | f00fb1c | 2012-09-04 14:37:49 +0000 | [diff] [blame] | 2648 | }else{ |
| 2649 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2650 | N->getOperand(3), getAL(CurDAG), |
| 2651 | CurDAG->getRegister(0, MVT::i32), |
| 2652 | CurDAG->getRegister(0, MVT::i32) }; |
| 2653 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2654 | ARM::UMLAL : ARM::UMLALv5, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2655 | dl, MVT::i32, MVT::i32, Ops); |
Arnold Schwaighofer | f00fb1c | 2012-09-04 14:37:49 +0000 | [diff] [blame] | 2656 | } |
| 2657 | } |
| 2658 | case ARMISD::SMLAL:{ |
| 2659 | if (Subtarget->isThumb()) { |
| 2660 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2661 | N->getOperand(3), getAL(CurDAG), |
| 2662 | CurDAG->getRegister(0, MVT::i32)}; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2663 | return CurDAG->getMachineNode(ARM::t2SMLAL, dl, MVT::i32, MVT::i32, Ops); |
Arnold Schwaighofer | f00fb1c | 2012-09-04 14:37:49 +0000 | [diff] [blame] | 2664 | }else{ |
| 2665 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2), |
| 2666 | N->getOperand(3), getAL(CurDAG), |
| 2667 | CurDAG->getRegister(0, MVT::i32), |
| 2668 | CurDAG->getRegister(0, MVT::i32) }; |
| 2669 | return CurDAG->getMachineNode(Subtarget->hasV6Ops() ? |
| 2670 | ARM::SMLAL : ARM::SMLALv5, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2671 | dl, MVT::i32, MVT::i32, Ops); |
Arnold Schwaighofer | f00fb1c | 2012-09-04 14:37:49 +0000 | [diff] [blame] | 2672 | } |
| 2673 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2674 | case ISD::LOAD: { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2675 | SDNode *ResNode = nullptr; |
Evan Cheng | b24e51e | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2676 | if (Subtarget->isThumb() && Subtarget->hasThumb2()) |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2677 | ResNode = SelectT2IndexedLoad(N); |
Evan Cheng | 84c6cda | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 2678 | else |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2679 | ResNode = SelectARMIndexedLoad(N); |
Evan Cheng | d9c5536 | 2009-07-02 01:23:32 +0000 | [diff] [blame] | 2680 | if (ResNode) |
| 2681 | return ResNode; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2682 | // Other cases are autogenerated. |
Rafael Espindola | 5f7ab1b | 2006-11-09 13:58:55 +0000 | [diff] [blame] | 2683 | break; |
Rafael Espindola | 4e76015 | 2006-06-12 12:28:08 +0000 | [diff] [blame] | 2684 | } |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2685 | case ARMISD::BRCOND: { |
| 2686 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2687 | // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2688 | // Pattern complexity = 6 cost = 1 size = 0 |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2689 | |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2690 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2691 | // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2692 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2693 | |
David Goodwin | 27303cd | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2694 | // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc) |
| 2695 | // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc) |
| 2696 | // Pattern complexity = 6 cost = 1 size = 0 |
| 2697 | |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 2698 | unsigned Opc = Subtarget->isThumb() ? |
David Goodwin | 27303cd | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2699 | ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc; |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2700 | SDValue Chain = N->getOperand(0); |
| 2701 | SDValue N1 = N->getOperand(1); |
| 2702 | SDValue N2 = N->getOperand(2); |
| 2703 | SDValue N3 = N->getOperand(3); |
| 2704 | SDValue InFlag = N->getOperand(4); |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2705 | assert(N1.getOpcode() == ISD::BasicBlock); |
| 2706 | assert(N2.getOpcode() == ISD::Constant); |
| 2707 | assert(N3.getOpcode() == ISD::Register); |
| 2708 | |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2709 | SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned) |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2710 | cast<ConstantSDNode>(N2)->getZExtValue()), |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2711 | MVT::i32); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2712 | SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag }; |
Dan Gohman | 32f71d7 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 2713 | SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other, |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2714 | MVT::Glue, Ops); |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2715 | Chain = SDValue(ResNode, 0); |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2716 | if (N->getNumValues() == 2) { |
Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2717 | InFlag = SDValue(ResNode, 1); |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2718 | ReplaceUses(SDValue(N, 1), InFlag); |
Chris Lattner | e99faac | 2008-02-03 03:20:59 +0000 | [diff] [blame] | 2719 | } |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 2720 | ReplaceUses(SDValue(N, 0), |
Evan Cheng | 82adca8 | 2009-11-19 08:16:50 +0000 | [diff] [blame] | 2721 | SDValue(Chain.getNode(), Chain.getResNo())); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2722 | return nullptr; |
Evan Cheng | 7e90b11 | 2007-07-05 07:15:27 +0000 | [diff] [blame] | 2723 | } |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2724 | case ARMISD::VZIP: { |
| 2725 | unsigned Opc = 0; |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2726 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2727 | switch (VT.getSimpleVT().SimpleTy) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2728 | default: return nullptr; |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2729 | case MVT::v8i8: Opc = ARM::VZIPd8; break; |
| 2730 | case MVT::v4i16: Opc = ARM::VZIPd16; break; |
| 2731 | case MVT::v2f32: |
Jim Grosbach | 4640c81 | 2012-04-11 16:53:25 +0000 | [diff] [blame] | 2732 | // vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm. |
| 2733 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2734 | case MVT::v16i8: Opc = ARM::VZIPq8; break; |
| 2735 | case MVT::v8i16: Opc = ARM::VZIPq16; break; |
| 2736 | case MVT::v4f32: |
| 2737 | case MVT::v4i32: Opc = ARM::VZIPq32; break; |
| 2738 | } |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2739 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2740 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2741 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2742 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops); |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2743 | } |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2744 | case ARMISD::VUZP: { |
| 2745 | unsigned Opc = 0; |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2746 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2747 | switch (VT.getSimpleVT().SimpleTy) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2748 | default: return nullptr; |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2749 | case MVT::v8i8: Opc = ARM::VUZPd8; break; |
| 2750 | case MVT::v4i16: Opc = ARM::VUZPd16; break; |
| 2751 | case MVT::v2f32: |
Jim Grosbach | 6e536de | 2012-04-11 17:40:18 +0000 | [diff] [blame] | 2752 | // vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm. |
| 2753 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2754 | case MVT::v16i8: Opc = ARM::VUZPq8; break; |
| 2755 | case MVT::v8i16: Opc = ARM::VUZPq16; break; |
| 2756 | case MVT::v4f32: |
| 2757 | case MVT::v4i32: Opc = ARM::VUZPq32; break; |
| 2758 | } |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2759 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2760 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2761 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2762 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops); |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2763 | } |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2764 | case ARMISD::VTRN: { |
| 2765 | unsigned Opc = 0; |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2766 | EVT VT = N->getValueType(0); |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2767 | switch (VT.getSimpleVT().SimpleTy) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2768 | default: return nullptr; |
Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 2769 | case MVT::v8i8: Opc = ARM::VTRNd8; break; |
| 2770 | case MVT::v4i16: Opc = ARM::VTRNd16; break; |
| 2771 | case MVT::v2f32: |
| 2772 | case MVT::v2i32: Opc = ARM::VTRNd32; break; |
| 2773 | case MVT::v16i8: Opc = ARM::VTRNq8; break; |
| 2774 | case MVT::v8i16: Opc = ARM::VTRNq16; break; |
| 2775 | case MVT::v4f32: |
| 2776 | case MVT::v4i32: Opc = ARM::VTRNq32; break; |
| 2777 | } |
Evan Cheng | 3da64f76 | 2010-04-16 05:46:06 +0000 | [diff] [blame] | 2778 | SDValue Pred = getAL(CurDAG); |
Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2779 | SDValue PredReg = CurDAG->getRegister(0, MVT::i32); |
| 2780 | SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg }; |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 2781 | return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops); |
Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 2782 | } |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2783 | case ARMISD::BUILD_VECTOR: { |
| 2784 | EVT VecVT = N->getValueType(0); |
| 2785 | EVT EltVT = VecVT.getVectorElementType(); |
| 2786 | unsigned NumElts = VecVT.getVectorNumElements(); |
Duncan Sands | 1462777 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2787 | if (EltVT == MVT::f64) { |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2788 | assert(NumElts == 2 && "unexpected type for BUILD_VECTOR"); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2789 | return createDRegPairNode(VecVT, N->getOperand(0), N->getOperand(1)); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2790 | } |
Duncan Sands | 1462777 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2791 | assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR"); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2792 | if (NumElts == 2) |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2793 | return createSRegPairNode(VecVT, N->getOperand(0), N->getOperand(1)); |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2794 | assert(NumElts == 4 && "unexpected type for BUILD_VECTOR"); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 2795 | return createQuadSRegsNode(VecVT, N->getOperand(0), N->getOperand(1), |
Bob Wilson | d8a9a04 | 2010-06-04 00:04:02 +0000 | [diff] [blame] | 2796 | N->getOperand(2), N->getOperand(3)); |
| 2797 | } |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 2798 | |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2799 | case ARMISD::VLD2DUP: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2800 | static const uint16_t Opcodes[] = { ARM::VLD2DUPd8, ARM::VLD2DUPd16, |
| 2801 | ARM::VLD2DUPd32 }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2802 | return SelectVLDDup(N, false, 2, Opcodes); |
Bob Wilson | 2d790df | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 2803 | } |
| 2804 | |
Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 2805 | case ARMISD::VLD3DUP: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2806 | static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo, |
| 2807 | ARM::VLD3DUPd16Pseudo, |
| 2808 | ARM::VLD3DUPd32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2809 | return SelectVLDDup(N, false, 3, Opcodes); |
Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 2810 | } |
| 2811 | |
Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 2812 | case ARMISD::VLD4DUP: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2813 | static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo, |
| 2814 | ARM::VLD4DUPd16Pseudo, |
| 2815 | ARM::VLD4DUPd32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2816 | return SelectVLDDup(N, false, 4, Opcodes); |
| 2817 | } |
| 2818 | |
| 2819 | case ARMISD::VLD2DUP_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2820 | static const uint16_t Opcodes[] = { ARM::VLD2DUPd8wb_fixed, |
| 2821 | ARM::VLD2DUPd16wb_fixed, |
| 2822 | ARM::VLD2DUPd32wb_fixed }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2823 | return SelectVLDDup(N, true, 2, Opcodes); |
| 2824 | } |
| 2825 | |
| 2826 | case ARMISD::VLD3DUP_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2827 | static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD, |
| 2828 | ARM::VLD3DUPd16Pseudo_UPD, |
| 2829 | ARM::VLD3DUPd32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2830 | return SelectVLDDup(N, true, 3, Opcodes); |
| 2831 | } |
| 2832 | |
| 2833 | case ARMISD::VLD4DUP_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2834 | static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD, |
| 2835 | ARM::VLD4DUPd16Pseudo_UPD, |
| 2836 | ARM::VLD4DUPd32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2837 | return SelectVLDDup(N, true, 4, Opcodes); |
| 2838 | } |
| 2839 | |
| 2840 | case ARMISD::VLD1_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2841 | static const uint16_t DOpcodes[] = { ARM::VLD1d8wb_fixed, |
| 2842 | ARM::VLD1d16wb_fixed, |
| 2843 | ARM::VLD1d32wb_fixed, |
| 2844 | ARM::VLD1d64wb_fixed }; |
| 2845 | static const uint16_t QOpcodes[] = { ARM::VLD1q8wb_fixed, |
| 2846 | ARM::VLD1q16wb_fixed, |
| 2847 | ARM::VLD1q32wb_fixed, |
| 2848 | ARM::VLD1q64wb_fixed }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2849 | return SelectVLD(N, true, 1, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2850 | } |
| 2851 | |
| 2852 | case ARMISD::VLD2_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2853 | static const uint16_t DOpcodes[] = { ARM::VLD2d8wb_fixed, |
| 2854 | ARM::VLD2d16wb_fixed, |
| 2855 | ARM::VLD2d32wb_fixed, |
| 2856 | ARM::VLD1q64wb_fixed}; |
| 2857 | static const uint16_t QOpcodes[] = { ARM::VLD2q8PseudoWB_fixed, |
| 2858 | ARM::VLD2q16PseudoWB_fixed, |
| 2859 | ARM::VLD2q32PseudoWB_fixed }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2860 | return SelectVLD(N, true, 2, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2861 | } |
| 2862 | |
| 2863 | case ARMISD::VLD3_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2864 | static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo_UPD, |
| 2865 | ARM::VLD3d16Pseudo_UPD, |
| 2866 | ARM::VLD3d32Pseudo_UPD, |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 2867 | ARM::VLD1d64TPseudoWB_fixed}; |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2868 | static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD, |
| 2869 | ARM::VLD3q16Pseudo_UPD, |
| 2870 | ARM::VLD3q32Pseudo_UPD }; |
| 2871 | static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD, |
| 2872 | ARM::VLD3q16oddPseudo_UPD, |
| 2873 | ARM::VLD3q32oddPseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2874 | return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1); |
| 2875 | } |
| 2876 | |
| 2877 | case ARMISD::VLD4_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2878 | static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo_UPD, |
| 2879 | ARM::VLD4d16Pseudo_UPD, |
| 2880 | ARM::VLD4d32Pseudo_UPD, |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 2881 | ARM::VLD1d64QPseudoWB_fixed}; |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2882 | static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD, |
| 2883 | ARM::VLD4q16Pseudo_UPD, |
| 2884 | ARM::VLD4q32Pseudo_UPD }; |
| 2885 | static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD, |
| 2886 | ARM::VLD4q16oddPseudo_UPD, |
| 2887 | ARM::VLD4q32oddPseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2888 | return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1); |
| 2889 | } |
| 2890 | |
| 2891 | case ARMISD::VLD2LN_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2892 | static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD, |
| 2893 | ARM::VLD2LNd16Pseudo_UPD, |
| 2894 | ARM::VLD2LNd32Pseudo_UPD }; |
| 2895 | static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD, |
| 2896 | ARM::VLD2LNq32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2897 | return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes); |
| 2898 | } |
| 2899 | |
| 2900 | case ARMISD::VLD3LN_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2901 | static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD, |
| 2902 | ARM::VLD3LNd16Pseudo_UPD, |
| 2903 | ARM::VLD3LNd32Pseudo_UPD }; |
| 2904 | static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD, |
| 2905 | ARM::VLD3LNq32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2906 | return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes); |
| 2907 | } |
| 2908 | |
| 2909 | case ARMISD::VLD4LN_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2910 | static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD, |
| 2911 | ARM::VLD4LNd16Pseudo_UPD, |
| 2912 | ARM::VLD4LNd32Pseudo_UPD }; |
| 2913 | static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD, |
| 2914 | ARM::VLD4LNq32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2915 | return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes); |
| 2916 | } |
| 2917 | |
| 2918 | case ARMISD::VST1_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2919 | static const uint16_t DOpcodes[] = { ARM::VST1d8wb_fixed, |
| 2920 | ARM::VST1d16wb_fixed, |
| 2921 | ARM::VST1d32wb_fixed, |
| 2922 | ARM::VST1d64wb_fixed }; |
| 2923 | static const uint16_t QOpcodes[] = { ARM::VST1q8wb_fixed, |
| 2924 | ARM::VST1q16wb_fixed, |
| 2925 | ARM::VST1q32wb_fixed, |
| 2926 | ARM::VST1q64wb_fixed }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2927 | return SelectVST(N, true, 1, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2928 | } |
| 2929 | |
| 2930 | case ARMISD::VST2_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2931 | static const uint16_t DOpcodes[] = { ARM::VST2d8wb_fixed, |
| 2932 | ARM::VST2d16wb_fixed, |
| 2933 | ARM::VST2d32wb_fixed, |
| 2934 | ARM::VST1q64wb_fixed}; |
| 2935 | static const uint16_t QOpcodes[] = { ARM::VST2q8PseudoWB_fixed, |
| 2936 | ARM::VST2q16PseudoWB_fixed, |
| 2937 | ARM::VST2q32PseudoWB_fixed }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2938 | return SelectVST(N, true, 2, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2939 | } |
| 2940 | |
| 2941 | case ARMISD::VST3_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2942 | static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo_UPD, |
| 2943 | ARM::VST3d16Pseudo_UPD, |
| 2944 | ARM::VST3d32Pseudo_UPD, |
| 2945 | ARM::VST1d64TPseudoWB_fixed}; |
| 2946 | static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD, |
| 2947 | ARM::VST3q16Pseudo_UPD, |
| 2948 | ARM::VST3q32Pseudo_UPD }; |
| 2949 | static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD, |
| 2950 | ARM::VST3q16oddPseudo_UPD, |
| 2951 | ARM::VST3q32oddPseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2952 | return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1); |
| 2953 | } |
| 2954 | |
| 2955 | case ARMISD::VST4_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2956 | static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo_UPD, |
| 2957 | ARM::VST4d16Pseudo_UPD, |
| 2958 | ARM::VST4d32Pseudo_UPD, |
| 2959 | ARM::VST1d64QPseudoWB_fixed}; |
| 2960 | static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD, |
| 2961 | ARM::VST4q16Pseudo_UPD, |
| 2962 | ARM::VST4q32Pseudo_UPD }; |
| 2963 | static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD, |
| 2964 | ARM::VST4q16oddPseudo_UPD, |
| 2965 | ARM::VST4q32oddPseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2966 | return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1); |
| 2967 | } |
| 2968 | |
| 2969 | case ARMISD::VST2LN_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2970 | static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD, |
| 2971 | ARM::VST2LNd16Pseudo_UPD, |
| 2972 | ARM::VST2LNd32Pseudo_UPD }; |
| 2973 | static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD, |
| 2974 | ARM::VST2LNq32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2975 | return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes); |
| 2976 | } |
| 2977 | |
| 2978 | case ARMISD::VST3LN_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2979 | static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD, |
| 2980 | ARM::VST3LNd16Pseudo_UPD, |
| 2981 | ARM::VST3LNd32Pseudo_UPD }; |
| 2982 | static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD, |
| 2983 | ARM::VST3LNq32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2984 | return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes); |
| 2985 | } |
| 2986 | |
| 2987 | case ARMISD::VST4LN_UPD: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 2988 | static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD, |
| 2989 | ARM::VST4LNd16Pseudo_UPD, |
| 2990 | ARM::VST4LNd32Pseudo_UPD }; |
| 2991 | static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD, |
| 2992 | ARM::VST4LNq32Pseudo_UPD }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 2993 | return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes); |
Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 2994 | } |
| 2995 | |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 2996 | case ISD::INTRINSIC_VOID: |
| 2997 | case ISD::INTRINSIC_W_CHAIN: { |
| 2998 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 2999 | switch (IntNo) { |
| 3000 | default: |
Bob Wilson | f765e1f | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3001 | break; |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3002 | |
Tim Northover | 1ff5f29 | 2014-03-26 14:39:31 +0000 | [diff] [blame] | 3003 | case Intrinsic::arm_ldaexd: |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3004 | case Intrinsic::arm_ldrexd: { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3005 | SDLoc dl(N); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3006 | SDValue Chain = N->getOperand(0); |
Tim Northover | 1ff5f29 | 2014-03-26 14:39:31 +0000 | [diff] [blame] | 3007 | SDValue MemAddr = N->getOperand(2); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3008 | bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2(); |
Tim Northover | 1ff5f29 | 2014-03-26 14:39:31 +0000 | [diff] [blame] | 3009 | |
| 3010 | bool IsAcquire = IntNo == Intrinsic::arm_ldaexd; |
| 3011 | unsigned NewOpc = isThumb ? (IsAcquire ? ARM::t2LDAEXD : ARM::t2LDREXD) |
| 3012 | : (IsAcquire ? ARM::LDAEXD : ARM::LDREXD); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3013 | |
| 3014 | // arm_ldrexd returns a i64 value in {i32, i32} |
| 3015 | std::vector<EVT> ResTys; |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3016 | if (isThumb) { |
| 3017 | ResTys.push_back(MVT::i32); |
| 3018 | ResTys.push_back(MVT::i32); |
| 3019 | } else |
| 3020 | ResTys.push_back(MVT::Untyped); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3021 | ResTys.push_back(MVT::Other); |
| 3022 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3023 | // Place arguments in the right order. |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3024 | SmallVector<SDValue, 7> Ops; |
| 3025 | Ops.push_back(MemAddr); |
| 3026 | Ops.push_back(getAL(CurDAG)); |
| 3027 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); |
| 3028 | Ops.push_back(Chain); |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 3029 | SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3030 | // Transfer memoperands. |
| 3031 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 3032 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 3033 | cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1); |
| 3034 | |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3035 | // Remap uses. |
Lang Hames | be3d971 | 2013-03-09 22:56:09 +0000 | [diff] [blame] | 3036 | SDValue OutChain = isThumb ? SDValue(Ld, 2) : SDValue(Ld, 1); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3037 | if (!SDValue(N, 0).use_empty()) { |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3038 | SDValue Result; |
| 3039 | if (isThumb) |
| 3040 | Result = SDValue(Ld, 0); |
| 3041 | else { |
| 3042 | SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32); |
| 3043 | SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
Lang Hames | be3d971 | 2013-03-09 22:56:09 +0000 | [diff] [blame] | 3044 | dl, MVT::i32, SDValue(Ld, 0), SubRegIdx); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3045 | Result = SDValue(ResNode,0); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3046 | } |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3047 | ReplaceUses(SDValue(N, 0), Result); |
| 3048 | } |
| 3049 | if (!SDValue(N, 1).use_empty()) { |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3050 | SDValue Result; |
| 3051 | if (isThumb) |
| 3052 | Result = SDValue(Ld, 1); |
| 3053 | else { |
| 3054 | SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32); |
| 3055 | SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
Lang Hames | be3d971 | 2013-03-09 22:56:09 +0000 | [diff] [blame] | 3056 | dl, MVT::i32, SDValue(Ld, 0), SubRegIdx); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3057 | Result = SDValue(ResNode,0); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3058 | } |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3059 | ReplaceUses(SDValue(N, 1), Result); |
| 3060 | } |
Lang Hames | be3d971 | 2013-03-09 22:56:09 +0000 | [diff] [blame] | 3061 | ReplaceUses(SDValue(N, 2), OutChain); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3062 | return nullptr; |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3063 | } |
Tim Northover | 1ff5f29 | 2014-03-26 14:39:31 +0000 | [diff] [blame] | 3064 | case Intrinsic::arm_stlexd: |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3065 | case Intrinsic::arm_strexd: { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3066 | SDLoc dl(N); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3067 | SDValue Chain = N->getOperand(0); |
| 3068 | SDValue Val0 = N->getOperand(2); |
| 3069 | SDValue Val1 = N->getOperand(3); |
| 3070 | SDValue MemAddr = N->getOperand(4); |
| 3071 | |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3072 | // Store exclusive double return a i32 value which is the return status |
| 3073 | // of the issued store. |
Benjamin Kramer | fdf362b | 2013-03-07 20:33:29 +0000 | [diff] [blame] | 3074 | EVT ResTys[] = { MVT::i32, MVT::Other }; |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3075 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3076 | bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2(); |
| 3077 | // Place arguments in the right order. |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3078 | SmallVector<SDValue, 7> Ops; |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 3079 | if (isThumb) { |
| 3080 | Ops.push_back(Val0); |
| 3081 | Ops.push_back(Val1); |
| 3082 | } else |
| 3083 | // arm_strexd uses GPRPair. |
| 3084 | Ops.push_back(SDValue(createGPRPairNode(MVT::Untyped, Val0, Val1), 0)); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3085 | Ops.push_back(MemAddr); |
| 3086 | Ops.push_back(getAL(CurDAG)); |
| 3087 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); |
| 3088 | Ops.push_back(Chain); |
| 3089 | |
Tim Northover | 1ff5f29 | 2014-03-26 14:39:31 +0000 | [diff] [blame] | 3090 | bool IsRelease = IntNo == Intrinsic::arm_stlexd; |
| 3091 | unsigned NewOpc = isThumb ? (IsRelease ? ARM::t2STLEXD : ARM::t2STREXD) |
| 3092 | : (IsRelease ? ARM::STLEXD : ARM::STREXD); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3093 | |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 3094 | SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops); |
Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3095 | // Transfer memoperands. |
| 3096 | MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1); |
| 3097 | MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand(); |
| 3098 | cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1); |
| 3099 | |
| 3100 | return St; |
| 3101 | } |
| 3102 | |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 3103 | case Intrinsic::arm_neon_vld1: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3104 | static const uint16_t DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16, |
| 3105 | ARM::VLD1d32, ARM::VLD1d64 }; |
| 3106 | static const uint16_t QOpcodes[] = { ARM::VLD1q8, ARM::VLD1q16, |
| 3107 | ARM::VLD1q32, ARM::VLD1q64}; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3108 | return SelectVLD(N, false, 1, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 3109 | } |
| 3110 | |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3111 | case Intrinsic::arm_neon_vld2: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3112 | static const uint16_t DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16, |
| 3113 | ARM::VLD2d32, ARM::VLD1q64 }; |
| 3114 | static const uint16_t QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo, |
| 3115 | ARM::VLD2q32Pseudo }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3116 | return SelectVLD(N, false, 2, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3117 | } |
| 3118 | |
| 3119 | case Intrinsic::arm_neon_vld3: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3120 | static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo, |
| 3121 | ARM::VLD3d16Pseudo, |
| 3122 | ARM::VLD3d32Pseudo, |
| 3123 | ARM::VLD1d64TPseudo }; |
| 3124 | static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD, |
| 3125 | ARM::VLD3q16Pseudo_UPD, |
| 3126 | ARM::VLD3q32Pseudo_UPD }; |
| 3127 | static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo, |
| 3128 | ARM::VLD3q16oddPseudo, |
| 3129 | ARM::VLD3q32oddPseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3130 | return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3131 | } |
| 3132 | |
| 3133 | case Intrinsic::arm_neon_vld4: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3134 | static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo, |
| 3135 | ARM::VLD4d16Pseudo, |
| 3136 | ARM::VLD4d32Pseudo, |
| 3137 | ARM::VLD1d64QPseudo }; |
| 3138 | static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD, |
| 3139 | ARM::VLD4q16Pseudo_UPD, |
| 3140 | ARM::VLD4q32Pseudo_UPD }; |
| 3141 | static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo, |
| 3142 | ARM::VLD4q16oddPseudo, |
| 3143 | ARM::VLD4q32oddPseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3144 | return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3145 | } |
| 3146 | |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3147 | case Intrinsic::arm_neon_vld2lane: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3148 | static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo, |
| 3149 | ARM::VLD2LNd16Pseudo, |
| 3150 | ARM::VLD2LNd32Pseudo }; |
| 3151 | static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo, |
| 3152 | ARM::VLD2LNq32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3153 | return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes); |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3154 | } |
| 3155 | |
| 3156 | case Intrinsic::arm_neon_vld3lane: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3157 | static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo, |
| 3158 | ARM::VLD3LNd16Pseudo, |
| 3159 | ARM::VLD3LNd32Pseudo }; |
| 3160 | static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo, |
| 3161 | ARM::VLD3LNq32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3162 | return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes); |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3163 | } |
| 3164 | |
| 3165 | case Intrinsic::arm_neon_vld4lane: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3166 | static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo, |
| 3167 | ARM::VLD4LNd16Pseudo, |
| 3168 | ARM::VLD4LNd32Pseudo }; |
| 3169 | static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo, |
| 3170 | ARM::VLD4LNq32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3171 | return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes); |
Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 3172 | } |
| 3173 | |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 3174 | case Intrinsic::arm_neon_vst1: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3175 | static const uint16_t DOpcodes[] = { ARM::VST1d8, ARM::VST1d16, |
| 3176 | ARM::VST1d32, ARM::VST1d64 }; |
| 3177 | static const uint16_t QOpcodes[] = { ARM::VST1q8, ARM::VST1q16, |
| 3178 | ARM::VST1q32, ARM::VST1q64 }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3179 | return SelectVST(N, false, 1, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 3180 | } |
| 3181 | |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3182 | case Intrinsic::arm_neon_vst2: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3183 | static const uint16_t DOpcodes[] = { ARM::VST2d8, ARM::VST2d16, |
| 3184 | ARM::VST2d32, ARM::VST1q64 }; |
| 3185 | static uint16_t QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo, |
| 3186 | ARM::VST2q32Pseudo }; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3187 | return SelectVST(N, false, 2, DOpcodes, QOpcodes, nullptr); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3188 | } |
| 3189 | |
| 3190 | case Intrinsic::arm_neon_vst3: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3191 | static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo, |
| 3192 | ARM::VST3d16Pseudo, |
| 3193 | ARM::VST3d32Pseudo, |
| 3194 | ARM::VST1d64TPseudo }; |
| 3195 | static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD, |
| 3196 | ARM::VST3q16Pseudo_UPD, |
| 3197 | ARM::VST3q32Pseudo_UPD }; |
| 3198 | static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo, |
| 3199 | ARM::VST3q16oddPseudo, |
| 3200 | ARM::VST3q32oddPseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3201 | return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3202 | } |
| 3203 | |
| 3204 | case Intrinsic::arm_neon_vst4: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3205 | static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo, |
| 3206 | ARM::VST4d16Pseudo, |
| 3207 | ARM::VST4d32Pseudo, |
| 3208 | ARM::VST1d64QPseudo }; |
| 3209 | static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD, |
| 3210 | ARM::VST4q16Pseudo_UPD, |
| 3211 | ARM::VST4q32Pseudo_UPD }; |
| 3212 | static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo, |
| 3213 | ARM::VST4q16oddPseudo, |
| 3214 | ARM::VST4q32oddPseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3215 | return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1); |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3216 | } |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3217 | |
| 3218 | case Intrinsic::arm_neon_vst2lane: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3219 | static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo, |
| 3220 | ARM::VST2LNd16Pseudo, |
| 3221 | ARM::VST2LNd32Pseudo }; |
| 3222 | static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo, |
| 3223 | ARM::VST2LNq32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3224 | return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes); |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3225 | } |
| 3226 | |
| 3227 | case Intrinsic::arm_neon_vst3lane: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3228 | static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo, |
| 3229 | ARM::VST3LNd16Pseudo, |
| 3230 | ARM::VST3LNd32Pseudo }; |
| 3231 | static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo, |
| 3232 | ARM::VST3LNq32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3233 | return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes); |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3234 | } |
| 3235 | |
| 3236 | case Intrinsic::arm_neon_vst4lane: { |
Craig Topper | 01736f8 | 2012-05-24 05:17:00 +0000 | [diff] [blame] | 3237 | static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo, |
| 3238 | ARM::VST4LNd16Pseudo, |
| 3239 | ARM::VST4LNd32Pseudo }; |
| 3240 | static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo, |
| 3241 | ARM::VST4LNq32Pseudo }; |
Bob Wilson | 06fce87 | 2011-02-07 17:43:21 +0000 | [diff] [blame] | 3242 | return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes); |
Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 3243 | } |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3244 | } |
Bob Wilson | f765e1f | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3245 | break; |
Bob Wilson | e0636a7 | 2009-08-26 17:39:53 +0000 | [diff] [blame] | 3246 | } |
Evan Cheng | d85631e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3247 | |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3248 | case ISD::INTRINSIC_WO_CHAIN: { |
| 3249 | unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); |
| 3250 | switch (IntNo) { |
| 3251 | default: |
| 3252 | break; |
| 3253 | |
| 3254 | case Intrinsic::arm_neon_vtbl2: |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3255 | return SelectVTBL(N, false, 2, ARM::VTBL2); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3256 | case Intrinsic::arm_neon_vtbl3: |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3257 | return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3258 | case Intrinsic::arm_neon_vtbl4: |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3259 | return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo); |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3260 | |
| 3261 | case Intrinsic::arm_neon_vtbx2: |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 3262 | return SelectVTBL(N, true, 2, ARM::VTBX2); |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3263 | case Intrinsic::arm_neon_vtbx3: |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3264 | return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo); |
Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3265 | case Intrinsic::arm_neon_vtbx4: |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 3266 | return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo); |
Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3267 | } |
| 3268 | break; |
| 3269 | } |
| 3270 | |
Bill Wendling | e1fd78f | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3271 | case ARMISD::VTBL1: { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3272 | SDLoc dl(N); |
Bill Wendling | e1fd78f | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3273 | EVT VT = N->getValueType(0); |
| 3274 | SmallVector<SDValue, 6> Ops; |
| 3275 | |
| 3276 | Ops.push_back(N->getOperand(0)); |
| 3277 | Ops.push_back(N->getOperand(1)); |
| 3278 | Ops.push_back(getAL(CurDAG)); // Predicate |
| 3279 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 3280 | return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops); |
Bill Wendling | e1fd78f | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3281 | } |
| 3282 | case ARMISD::VTBL2: { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3283 | SDLoc dl(N); |
Bill Wendling | e1fd78f | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3284 | EVT VT = N->getValueType(0); |
| 3285 | |
| 3286 | // Form a REG_SEQUENCE to force register allocation. |
| 3287 | SDValue V0 = N->getOperand(0); |
| 3288 | SDValue V1 = N->getOperand(1); |
Weiming Zhao | 9578222 | 2012-11-17 00:23:35 +0000 | [diff] [blame] | 3289 | SDValue RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0); |
Bill Wendling | e1fd78f | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3290 | |
| 3291 | SmallVector<SDValue, 6> Ops; |
| 3292 | Ops.push_back(RegSeq); |
| 3293 | Ops.push_back(N->getOperand(2)); |
| 3294 | Ops.push_back(getAL(CurDAG)); // Predicate |
| 3295 | Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register |
Michael Liao | b53d896 | 2013-04-19 22:22:57 +0000 | [diff] [blame] | 3296 | return CurDAG->getMachineNode(ARM::VTBL2, dl, VT, Ops); |
Bill Wendling | e1fd78f | 2011-03-14 23:02:38 +0000 | [diff] [blame] | 3297 | } |
| 3298 | |
Bob Wilson | f765e1f | 2010-05-06 16:05:26 +0000 | [diff] [blame] | 3299 | case ISD::CONCAT_VECTORS: |
Evan Cheng | d85631e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 3300 | return SelectConcatVector(N); |
| 3301 | } |
Evan Cheng | d502173 | 2008-12-10 21:54:21 +0000 | [diff] [blame] | 3302 | |
Dan Gohman | ea6f91f | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 3303 | return SelectCode(N); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3304 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3305 | |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3306 | SDNode *ARMDAGToDAGISel::SelectInlineAsm(SDNode *N){ |
| 3307 | std::vector<SDValue> AsmNodeOperands; |
| 3308 | unsigned Flag, Kind; |
| 3309 | bool Changed = false; |
| 3310 | unsigned NumOps = N->getNumOperands(); |
| 3311 | |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3312 | // Normally, i64 data is bounded to two arbitrary GRPs for "%r" constraint. |
| 3313 | // However, some instrstions (e.g. ldrexd/strexd in ARM mode) require |
| 3314 | // (even/even+1) GPRs and use %n and %Hn to refer to the individual regs |
| 3315 | // respectively. Since there is no constraint to explicitly specify a |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3316 | // reg pair, we use GPRPair reg class for "%r" for 64-bit data. For Thumb, |
| 3317 | // the 64-bit data may be referred by H, Q, R modifiers, so we still pack |
| 3318 | // them into a GPRPair. |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3319 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3320 | SDLoc dl(N); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3321 | SDValue Glue = N->getGluedNode() ? N->getOperand(NumOps-1) |
| 3322 | : SDValue(nullptr,0); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3323 | |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3324 | SmallVector<bool, 8> OpChanged; |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3325 | // Glue node will be appended late. |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3326 | for(unsigned i = 0, e = N->getGluedNode() ? NumOps - 1 : NumOps; i < e; ++i) { |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3327 | SDValue op = N->getOperand(i); |
| 3328 | AsmNodeOperands.push_back(op); |
| 3329 | |
| 3330 | if (i < InlineAsm::Op_FirstOperand) |
| 3331 | continue; |
| 3332 | |
| 3333 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(i))) { |
| 3334 | Flag = C->getZExtValue(); |
| 3335 | Kind = InlineAsm::getKind(Flag); |
| 3336 | } |
| 3337 | else |
| 3338 | continue; |
| 3339 | |
Joey Gouly | 392cdad | 2013-07-08 19:52:51 +0000 | [diff] [blame] | 3340 | // Immediate operands to inline asm in the SelectionDAG are modeled with |
| 3341 | // two operands. The first is a constant of value InlineAsm::Kind_Imm, and |
| 3342 | // the second is a constant with the value of the immediate. If we get here |
| 3343 | // and we have a Kind_Imm, skip the next operand, and continue. |
Joey Gouly | 606f3fb | 2013-07-05 10:19:40 +0000 | [diff] [blame] | 3344 | if (Kind == InlineAsm::Kind_Imm) { |
| 3345 | SDValue op = N->getOperand(++i); |
| 3346 | AsmNodeOperands.push_back(op); |
| 3347 | continue; |
| 3348 | } |
| 3349 | |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3350 | unsigned NumRegs = InlineAsm::getNumOperandRegisters(Flag); |
| 3351 | if (NumRegs) |
| 3352 | OpChanged.push_back(false); |
| 3353 | |
| 3354 | unsigned DefIdx = 0; |
| 3355 | bool IsTiedToChangedOp = false; |
| 3356 | // If it's a use that is tied with a previous def, it has no |
| 3357 | // reg class constraint. |
| 3358 | if (Changed && InlineAsm::isUseOperandTiedToDef(Flag, DefIdx)) |
| 3359 | IsTiedToChangedOp = OpChanged[DefIdx]; |
| 3360 | |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3361 | if (Kind != InlineAsm::Kind_RegUse && Kind != InlineAsm::Kind_RegDef |
| 3362 | && Kind != InlineAsm::Kind_RegDefEarlyClobber) |
| 3363 | continue; |
| 3364 | |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3365 | unsigned RC; |
| 3366 | bool HasRC = InlineAsm::hasRegClassConstraint(Flag, RC); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3367 | if ((!IsTiedToChangedOp && (!HasRC || RC != ARM::GPRRegClassID)) |
| 3368 | || NumRegs != 2) |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3369 | continue; |
| 3370 | |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3371 | assert((i+2 < NumOps) && "Invalid number of operands in inline asm"); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3372 | SDValue V0 = N->getOperand(i+1); |
| 3373 | SDValue V1 = N->getOperand(i+2); |
| 3374 | unsigned Reg0 = cast<RegisterSDNode>(V0)->getReg(); |
| 3375 | unsigned Reg1 = cast<RegisterSDNode>(V1)->getReg(); |
| 3376 | SDValue PairedReg; |
| 3377 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 3378 | |
| 3379 | if (Kind == InlineAsm::Kind_RegDef || |
| 3380 | Kind == InlineAsm::Kind_RegDefEarlyClobber) { |
| 3381 | // Replace the two GPRs with 1 GPRPair and copy values from GPRPair to |
| 3382 | // the original GPRs. |
| 3383 | |
| 3384 | unsigned GPVR = MRI.createVirtualRegister(&ARM::GPRPairRegClass); |
| 3385 | PairedReg = CurDAG->getRegister(GPVR, MVT::Untyped); |
| 3386 | SDValue Chain = SDValue(N,0); |
| 3387 | |
| 3388 | SDNode *GU = N->getGluedUser(); |
| 3389 | SDValue RegCopy = CurDAG->getCopyFromReg(Chain, dl, GPVR, MVT::Untyped, |
| 3390 | Chain.getValue(1)); |
| 3391 | |
| 3392 | // Extract values from a GPRPair reg and copy to the original GPR reg. |
| 3393 | SDValue Sub0 = CurDAG->getTargetExtractSubreg(ARM::gsub_0, dl, MVT::i32, |
| 3394 | RegCopy); |
| 3395 | SDValue Sub1 = CurDAG->getTargetExtractSubreg(ARM::gsub_1, dl, MVT::i32, |
| 3396 | RegCopy); |
| 3397 | SDValue T0 = CurDAG->getCopyToReg(Sub0, dl, Reg0, Sub0, |
| 3398 | RegCopy.getValue(1)); |
| 3399 | SDValue T1 = CurDAG->getCopyToReg(Sub1, dl, Reg1, Sub1, T0.getValue(1)); |
| 3400 | |
| 3401 | // Update the original glue user. |
| 3402 | std::vector<SDValue> Ops(GU->op_begin(), GU->op_end()-1); |
| 3403 | Ops.push_back(T1.getValue(1)); |
Craig Topper | 8c0b4d0 | 2014-04-28 05:57:50 +0000 | [diff] [blame] | 3404 | CurDAG->UpdateNodeOperands(GU, Ops); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3405 | } |
| 3406 | else { |
| 3407 | // For Kind == InlineAsm::Kind_RegUse, we first copy two GPRs into a |
| 3408 | // GPRPair and then pass the GPRPair to the inline asm. |
| 3409 | SDValue Chain = AsmNodeOperands[InlineAsm::Op_InputChain]; |
| 3410 | |
| 3411 | // As REG_SEQ doesn't take RegisterSDNode, we copy them first. |
| 3412 | SDValue T0 = CurDAG->getCopyFromReg(Chain, dl, Reg0, MVT::i32, |
| 3413 | Chain.getValue(1)); |
| 3414 | SDValue T1 = CurDAG->getCopyFromReg(Chain, dl, Reg1, MVT::i32, |
| 3415 | T0.getValue(1)); |
| 3416 | SDValue Pair = SDValue(createGPRPairNode(MVT::Untyped, T0, T1), 0); |
| 3417 | |
| 3418 | // Copy REG_SEQ into a GPRPair-typed VR and replace the original two |
| 3419 | // i32 VRs of inline asm with it. |
| 3420 | unsigned GPVR = MRI.createVirtualRegister(&ARM::GPRPairRegClass); |
| 3421 | PairedReg = CurDAG->getRegister(GPVR, MVT::Untyped); |
| 3422 | Chain = CurDAG->getCopyToReg(T1, dl, GPVR, Pair, T1.getValue(1)); |
| 3423 | |
| 3424 | AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; |
| 3425 | Glue = Chain.getValue(1); |
| 3426 | } |
| 3427 | |
| 3428 | Changed = true; |
| 3429 | |
| 3430 | if(PairedReg.getNode()) { |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3431 | OpChanged[OpChanged.size() -1 ] = true; |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3432 | Flag = InlineAsm::getFlagWord(Kind, 1 /* RegNum*/); |
Tim Northover | 55349a2 | 2013-08-18 18:06:03 +0000 | [diff] [blame] | 3433 | if (IsTiedToChangedOp) |
| 3434 | Flag = InlineAsm::getFlagWordForMatchingOp(Flag, DefIdx); |
| 3435 | else |
| 3436 | Flag = InlineAsm::getFlagWordForRegClass(Flag, ARM::GPRPairRegClassID); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3437 | // Replace the current flag. |
| 3438 | AsmNodeOperands[AsmNodeOperands.size() -1] = CurDAG->getTargetConstant( |
| 3439 | Flag, MVT::i32); |
| 3440 | // Add the new register node and skip the original two GPRs. |
| 3441 | AsmNodeOperands.push_back(PairedReg); |
| 3442 | // Skip the next two GPRs. |
| 3443 | i += 2; |
| 3444 | } |
| 3445 | } |
| 3446 | |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 3447 | if (Glue.getNode()) |
| 3448 | AsmNodeOperands.push_back(Glue); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3449 | if (!Changed) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 3450 | return nullptr; |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3451 | |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 3452 | SDValue New = CurDAG->getNode(ISD::INLINEASM, SDLoc(N), |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 3453 | CurDAG->getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 3454 | New->setNodeId(-1); |
| 3455 | return New.getNode(); |
| 3456 | } |
| 3457 | |
| 3458 | |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 3459 | bool ARMDAGToDAGISel:: |
| 3460 | SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode, |
| 3461 | std::vector<SDValue> &OutOps) { |
| 3462 | assert(ConstraintCode == 'm' && "unexpected asm memory constraint"); |
Bob Wilson | 3b51560 | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 3463 | // Require the address to be in a register. That is safe for all ARM |
| 3464 | // variants and it is hard to do anything much smarter without knowing |
| 3465 | // how the operand is used. |
| 3466 | OutOps.push_back(Op); |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 3467 | return false; |
| 3468 | } |
| 3469 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3470 | /// createARMISelDag - This pass converts a legalized DAG into a |
| 3471 | /// ARM-specific DAG, ready for instruction scheduling. |
| 3472 | /// |
Bob Wilson | 2dd957f | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 3473 | FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM, |
| 3474 | CodeGenOpt::Level OptLevel) { |
| 3475 | return new ARMDAGToDAGISel(TM, OptLevel); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3476 | } |