blob: 77464bd47ea1dc294e139a9109213dde4bb627f7 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000015#include "ARMBaseInstrInfo.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000016#include "ARMTargetMachine.h"
Evan Chenga20cde32011-07-20 23:34:39 +000017#include "MCTargetDesc/ARMAddressingModes.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Weiming Zhaoc5987002013-02-14 18:10:21 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/CallingConv.h"
25#include "llvm/IR/Constants.h"
26#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/IR/LLVMContext.h"
Evan Cheng8e6b40a2010-05-04 20:39:49 +000030#include "llvm/Support/CommandLine.h"
Chris Lattner1770fb82008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetLowering.h"
35#include "llvm/Target/TargetOptions.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "arm-isel"
40
Evan Cheng59069ec2010-07-30 23:33:54 +000041static cl::opt<bool>
42DisableShifterOp("disable-shifter-op", cl::Hidden,
43 cl::desc("Disable isel of shifter-op"),
44 cl::init(false));
45
Evan Cheng62c7b5b2010-12-05 22:04:16 +000046static cl::opt<bool>
47CheckVMLxHazard("check-vmlx-hazard", cl::Hidden,
48 cl::desc("Check fp vmla / vmls hazard at isel time"),
Bob Wilson0858c3a2011-04-19 18:11:57 +000049 cl::init(true));
Evan Cheng62c7b5b2010-12-05 22:04:16 +000050
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051//===--------------------------------------------------------------------===//
52/// ARMDAGToDAGISel - ARM specific code to select ARM machine
53/// instructions for SelectionDAG operations.
54///
55namespace {
Jim Grosbach08605202010-09-29 19:03:54 +000056
57enum AddrMode2Type {
58 AM2_BASE, // Simple AM2 (+-imm12)
59 AM2_SHOP // Shifter-op AM2
60};
61
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000062class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng10043e22007-01-19 07:51:42 +000063 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
64 /// make the right decision when generating code for different targets.
65 const ARMSubtarget *Subtarget;
66
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000067public:
Eric Christopher2f991c92014-07-03 22:24:49 +000068 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm, CodeGenOpt::Level OptLevel)
69 : SelectionDAGISel(tm, OptLevel) {}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000070
Eric Christopher0e6e7cf2014-05-22 02:00:27 +000071 bool runOnMachineFunction(MachineFunction &MF) override {
72 // Reset the subtarget each time through.
Eric Christopher22b2ad22015-02-20 08:24:37 +000073 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Eric Christopher0e6e7cf2014-05-22 02:00:27 +000074 SelectionDAGISel::runOnMachineFunction(MF);
75 return true;
76 }
77
Craig Topper6bc27bf2014-03-10 02:09:33 +000078 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000079 return "ARM Instruction Selection";
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +000080 }
81
Craig Topper6bc27bf2014-03-10 02:09:33 +000082 void PreprocessISelDAG() override;
Evan Chengeae6d2c2012-12-19 20:16:09 +000083
Bob Wilson4facd962009-10-08 18:51:31 +000084 /// getI32Imm - Return a target constant of type i32 with the specified
85 /// value.
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +000086 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson9f944592009-08-11 20:47:22 +000087 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +000088 }
89
Craig Topper6bc27bf2014-03-10 02:09:33 +000090 SDNode *Select(SDNode *N) override;
Evan Cheng5e73ff22010-02-15 19:41:07 +000091
Evan Cheng62c7b5b2010-12-05 22:04:16 +000092
93 bool hasNoVMLxHazardUse(SDNode *N) const;
Evan Cheng59bbc542010-10-27 23:41:30 +000094 bool isShifterOpProfitable(const SDValue &Shift,
95 ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt);
Owen Andersonb595ed02011-07-21 18:54:16 +000096 bool SelectRegShifterOperand(SDValue N, SDValue &A,
97 SDValue &B, SDValue &C,
98 bool CheckProfitability = true);
99 bool SelectImmShifterOperand(SDValue N, SDValue &A,
Owen Anderson04912702011-07-21 23:38:37 +0000100 SDValue &B, bool CheckProfitability = true);
101 bool SelectShiftRegShifterOperand(SDValue N, SDValue &A,
Owen Anderson6d557452011-03-18 19:46:58 +0000102 SDValue &B, SDValue &C) {
103 // Don't apply the profitability check
Owen Anderson04912702011-07-21 23:38:37 +0000104 return SelectRegShifterOperand(N, A, B, C, false);
105 }
106 bool SelectShiftImmShifterOperand(SDValue N, SDValue &A,
107 SDValue &B) {
108 // Don't apply the profitability check
109 return SelectImmShifterOperand(N, A, B, false);
Owen Anderson6d557452011-03-18 19:46:58 +0000110 }
111
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000112 bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
113 bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc);
114
Jim Grosbach08605202010-09-29 19:03:54 +0000115 AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base,
116 SDValue &Offset, SDValue &Opc);
117 bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset,
118 SDValue &Opc) {
119 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE;
120 }
121
122 bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset,
123 SDValue &Opc) {
124 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP;
125 }
126
127 bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset,
128 SDValue &Opc) {
129 SelectAddrMode2Worker(N, Base, Offset, Opc);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000130// return SelectAddrMode2ShOp(N, Base, Offset, Opc);
Jim Grosbach08605202010-09-29 19:03:54 +0000131 // This always matches one way or another.
132 return true;
133 }
134
Tim Northover42180442013-08-22 09:57:11 +0000135 bool SelectCMOVPred(SDValue N, SDValue &Pred, SDValue &Reg) {
136 const ConstantSDNode *CN = cast<ConstantSDNode>(N);
137 Pred = CurDAG->getTargetConstant(CN->getZExtValue(), MVT::i32);
138 Reg = CurDAG->getRegister(ARM::CPSR, MVT::i32);
139 return true;
140 }
141
Owen Anderson2aedba62011-07-26 20:54:26 +0000142 bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
143 SDValue &Offset, SDValue &Opc);
144 bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000145 SDValue &Offset, SDValue &Opc);
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000146 bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
147 SDValue &Offset, SDValue &Opc);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +0000148 bool SelectAddrOffsetNone(SDValue N, SDValue &Base);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000149 bool SelectAddrMode3(SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000150 SDValue &Offset, SDValue &Opc);
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000151 bool SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000152 SDValue &Offset, SDValue &Opc);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000153 bool SelectAddrMode5(SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000154 SDValue &Offset);
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000155 bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align);
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000156 bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000157
Evan Chengdfce83c2011-01-17 08:03:18 +0000158 bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label);
Evan Cheng10043e22007-01-19 07:51:42 +0000159
Bill Wendling092a7bd2010-12-14 03:36:38 +0000160 // Thumb Addressing Modes:
Chris Lattner0e023ea2010-09-21 20:31:19 +0000161 bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000162 bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset,
163 unsigned Scale);
164 bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset);
165 bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset);
166 bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset);
167 bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base,
168 SDValue &OffImm);
169 bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
170 SDValue &OffImm);
171 bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
172 SDValue &OffImm);
173 bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
174 SDValue &OffImm);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000175 bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Bill Wendling092a7bd2010-12-14 03:36:38 +0000177 // Thumb 2 Addressing Modes:
Chris Lattner0e023ea2010-09-21 20:31:19 +0000178 bool SelectT2ShifterOperandReg(SDValue N,
Evan Chengeab9ca72009-06-27 02:26:13 +0000179 SDValue &BaseReg, SDValue &Opc);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000180 bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
181 bool SelectT2AddrModeImm8(SDValue N, SDValue &Base,
Evan Chengb23b50d2009-06-29 07:51:04 +0000182 SDValue &OffImm);
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000183 bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Cheng84c6cda2009-07-02 07:28:31 +0000184 SDValue &OffImm);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000185 bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base,
Evan Chengb23b50d2009-06-29 07:51:04 +0000186 SDValue &OffReg, SDValue &ShImm);
Tim Northovera7ecd242013-07-16 09:46:55 +0000187 bool SelectT2AddrModeExclusive(SDValue N, SDValue &Base, SDValue &OffImm);
Evan Chengb23b50d2009-06-29 07:51:04 +0000188
Evan Cheng0fc80842010-11-12 22:42:47 +0000189 inline bool is_so_imm(unsigned Imm) const {
190 return ARM_AM::getSOImmVal(Imm) != -1;
191 }
192
193 inline bool is_so_imm_not(unsigned Imm) const {
194 return ARM_AM::getSOImmVal(~Imm) != -1;
195 }
196
197 inline bool is_t2_so_imm(unsigned Imm) const {
198 return ARM_AM::getT2SOImmVal(Imm) != -1;
199 }
200
201 inline bool is_t2_so_imm_not(unsigned Imm) const {
202 return ARM_AM::getT2SOImmVal(~Imm) != -1;
203 }
204
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000205 // Include the pieces autogenerated from the target description.
206#include "ARMGenDAGISel.inc"
Bob Wilsona2c462b2009-05-19 05:53:42 +0000207
208private:
Evan Cheng84c6cda2009-07-02 07:28:31 +0000209 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
210 /// ARM.
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000211 SDNode *SelectARMIndexedLoad(SDNode *N);
212 SDNode *SelectT2IndexedLoad(SDNode *N);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000213
Bob Wilson340861d2010-03-23 05:25:43 +0000214 /// SelectVLD - Select NEON load intrinsics. NumVecs should be
215 /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson12b47992009-10-14 17:28:52 +0000216 /// loads of D registers and even subregs and odd subregs of Q registers.
Bob Wilson340861d2010-03-23 05:25:43 +0000217 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson06fce872011-02-07 17:43:21 +0000218 SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000219 const uint16_t *DOpcodes,
220 const uint16_t *QOpcodes0, const uint16_t *QOpcodes1);
Bob Wilson12b47992009-10-14 17:28:52 +0000221
Bob Wilsonc350cdf2009-10-14 18:32:29 +0000222 /// SelectVST - Select NEON store intrinsics. NumVecs should
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000223 /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilsonc350cdf2009-10-14 18:32:29 +0000224 /// stores of D registers and even subregs and odd subregs of Q registers.
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000225 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson06fce872011-02-07 17:43:21 +0000226 SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000227 const uint16_t *DOpcodes,
228 const uint16_t *QOpcodes0, const uint16_t *QOpcodes1);
Bob Wilsonc350cdf2009-10-14 18:32:29 +0000229
Bob Wilson93117bc2009-10-14 16:46:45 +0000230 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilson4145e3a2009-10-14 16:19:03 +0000231 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilsond5c57a52010-09-13 23:01:35 +0000232 /// load/store of D registers and Q registers.
Bob Wilson06fce872011-02-07 17:43:21 +0000233 SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad,
234 bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000235 const uint16_t *DOpcodes, const uint16_t *QOpcodes);
Bob Wilson4145e3a2009-10-14 16:19:03 +0000236
Bob Wilson2d790df2010-11-28 06:51:26 +0000237 /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs
238 /// should be 2, 3 or 4. The opcode array specifies the instructions used
239 /// for loading D registers. (Q registers are not supported.)
Bob Wilson06fce872011-02-07 17:43:21 +0000240 SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000241 const uint16_t *Opcodes);
Bob Wilson2d790df2010-11-28 06:51:26 +0000242
Bob Wilson5bc8a792010-07-07 00:08:54 +0000243 /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2,
244 /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be
245 /// generated to force the table registers to be consecutive.
246 SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc);
Bob Wilson3ed511b2010-07-06 23:36:25 +0000247
Sandeep Patel7460e082009-10-13 20:25:58 +0000248 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Jim Grosbach825cb292010-04-22 23:24:18 +0000249 SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned);
Sandeep Patel423e42b2009-10-13 18:59:48 +0000250
Bill Wendlinga7d697e2011-10-10 22:59:55 +0000251 // Select special operations if node forms integer ABS pattern
252 SDNode *SelectABSOp(SDNode *N);
253
Weiming Zhaoc5987002013-02-14 18:10:21 +0000254 SDNode *SelectInlineAsm(SDNode *N);
255
Evan Chengd85631e2010-05-05 18:28:36 +0000256 SDNode *SelectConcatVector(SDNode *N);
257
Evan Chengd9c55362009-07-02 01:23:32 +0000258 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
259 /// inline asm expressions.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000260 bool SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
261 std::vector<SDValue> &OutOps) override;
Bob Wilsone6b778d2009-10-06 22:01:59 +0000262
Weiming Zhao95782222012-11-17 00:23:35 +0000263 // Form pairs of consecutive R, S, D, or Q registers.
Weiming Zhao8f56f882012-11-16 21:55:34 +0000264 SDNode *createGPRPairNode(EVT VT, SDValue V0, SDValue V1);
Weiming Zhao95782222012-11-17 00:23:35 +0000265 SDNode *createSRegPairNode(EVT VT, SDValue V0, SDValue V1);
266 SDNode *createDRegPairNode(EVT VT, SDValue V0, SDValue V1);
267 SDNode *createQRegPairNode(EVT VT, SDValue V0, SDValue V1);
Evan Chengc2ae5f52010-05-10 17:34:18 +0000268
Bob Wilsond8a9a042010-06-04 00:04:02 +0000269 // Form sequences of 4 consecutive S, D, or Q registers.
Weiming Zhao95782222012-11-17 00:23:35 +0000270 SDNode *createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
271 SDNode *createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
272 SDNode *createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000273
274 // Get the alignment operand for a NEON VLD or VST instruction.
275 SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000276};
Evan Cheng10043e22007-01-19 07:51:42 +0000277}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000278
Sandeep Patel423e42b2009-10-13 18:59:48 +0000279/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
280/// operand. If so Imm will receive the 32-bit value.
281static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
282 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
283 Imm = cast<ConstantSDNode>(N)->getZExtValue();
284 return true;
285 }
286 return false;
287}
288
289// isInt32Immediate - This method tests to see if a constant operand.
290// If so Imm will receive the 32 bit value.
291static bool isInt32Immediate(SDValue N, unsigned &Imm) {
292 return isInt32Immediate(N.getNode(), Imm);
293}
294
295// isOpcWithIntImmediate - This method tests to see if the node is a specific
296// opcode and that it has a immediate integer right operand.
297// If so Imm will receive the 32 bit value.
298static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
299 return N->getOpcode() == Opc &&
300 isInt32Immediate(N->getOperand(1).getNode(), Imm);
301}
302
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000303/// \brief Check whether a particular node is a constant value representable as
Dmitri Gribenko5485acd2012-09-14 14:57:36 +0000304/// (N * Scale) where (N in [\p RangeMin, \p RangeMax).
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000305///
306/// \param ScaledConstant [out] - On success, the pre-scaled constant value.
Jakob Stoklund Olesen2056d152011-09-23 22:10:33 +0000307static bool isScaledConstantInRange(SDValue Node, int Scale,
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000308 int RangeMin, int RangeMax,
309 int &ScaledConstant) {
Jakob Stoklund Olesen2056d152011-09-23 22:10:33 +0000310 assert(Scale > 0 && "Invalid scale!");
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000311
312 // Check that this is a constant.
313 const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node);
314 if (!C)
315 return false;
316
317 ScaledConstant = (int) C->getZExtValue();
318 if ((ScaledConstant % Scale) != 0)
319 return false;
320
321 ScaledConstant /= Scale;
322 return ScaledConstant >= RangeMin && ScaledConstant < RangeMax;
323}
324
Evan Chengeae6d2c2012-12-19 20:16:09 +0000325void ARMDAGToDAGISel::PreprocessISelDAG() {
326 if (!Subtarget->hasV6T2Ops())
327 return;
328
329 bool isThumb2 = Subtarget->isThumb();
330 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
331 E = CurDAG->allnodes_end(); I != E; ) {
332 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
333
334 if (N->getOpcode() != ISD::ADD)
335 continue;
336
337 // Look for (add X1, (and (srl X2, c1), c2)) where c2 is constant with
338 // leading zeros, followed by consecutive set bits, followed by 1 or 2
339 // trailing zeros, e.g. 1020.
340 // Transform the expression to
341 // (add X1, (shl (and (srl X2, c1), (c2>>tz)), tz)) where tz is the number
342 // of trailing zeros of c2. The left shift would be folded as an shifter
343 // operand of 'add' and the 'and' and 'srl' would become a bits extraction
344 // node (UBFX).
345
346 SDValue N0 = N->getOperand(0);
347 SDValue N1 = N->getOperand(1);
348 unsigned And_imm = 0;
349 if (!isOpcWithIntImmediate(N1.getNode(), ISD::AND, And_imm)) {
350 if (isOpcWithIntImmediate(N0.getNode(), ISD::AND, And_imm))
351 std::swap(N0, N1);
352 }
353 if (!And_imm)
354 continue;
355
356 // Check if the AND mask is an immediate of the form: 000.....1111111100
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000357 unsigned TZ = countTrailingZeros(And_imm);
Evan Chengeae6d2c2012-12-19 20:16:09 +0000358 if (TZ != 1 && TZ != 2)
359 // Be conservative here. Shifter operands aren't always free. e.g. On
360 // Swift, left shifter operand of 1 / 2 for free but others are not.
361 // e.g.
362 // ubfx r3, r1, #16, #8
363 // ldr.w r3, [r0, r3, lsl #2]
364 // vs.
365 // mov.w r9, #1020
366 // and.w r2, r9, r1, lsr #14
367 // ldr r2, [r0, r2]
368 continue;
369 And_imm >>= TZ;
370 if (And_imm & (And_imm + 1))
371 continue;
372
373 // Look for (and (srl X, c1), c2).
374 SDValue Srl = N1.getOperand(0);
375 unsigned Srl_imm = 0;
376 if (!isOpcWithIntImmediate(Srl.getNode(), ISD::SRL, Srl_imm) ||
377 (Srl_imm <= 2))
378 continue;
379
380 // Make sure first operand is not a shifter operand which would prevent
381 // folding of the left shift.
382 SDValue CPTmp0;
383 SDValue CPTmp1;
384 SDValue CPTmp2;
385 if (isThumb2) {
386 if (SelectT2ShifterOperandReg(N0, CPTmp0, CPTmp1))
387 continue;
388 } else {
389 if (SelectImmShifterOperand(N0, CPTmp0, CPTmp1) ||
390 SelectRegShifterOperand(N0, CPTmp0, CPTmp1, CPTmp2))
391 continue;
392 }
393
394 // Now make the transformation.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000395 Srl = CurDAG->getNode(ISD::SRL, SDLoc(Srl), MVT::i32,
Evan Chengeae6d2c2012-12-19 20:16:09 +0000396 Srl.getOperand(0),
397 CurDAG->getConstant(Srl_imm+TZ, MVT::i32));
Andrew Trickef9de2a2013-05-25 02:42:55 +0000398 N1 = CurDAG->getNode(ISD::AND, SDLoc(N1), MVT::i32,
Evan Chengeae6d2c2012-12-19 20:16:09 +0000399 Srl, CurDAG->getConstant(And_imm, MVT::i32));
Andrew Trickef9de2a2013-05-25 02:42:55 +0000400 N1 = CurDAG->getNode(ISD::SHL, SDLoc(N1), MVT::i32,
Evan Chengeae6d2c2012-12-19 20:16:09 +0000401 N1, CurDAG->getConstant(TZ, MVT::i32));
402 CurDAG->UpdateNodeOperands(N, N0, N1);
Jim Grosbach1a597112014-04-03 23:43:18 +0000403 }
Evan Chengeae6d2c2012-12-19 20:16:09 +0000404}
405
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000406/// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS
407/// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at
408/// least on current ARM implementations) which should be avoidded.
409bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const {
410 if (OptLevel == CodeGenOpt::None)
411 return true;
412
413 if (!CheckVMLxHazard)
414 return true;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000415
Tim Northover0feb91e2014-04-01 14:10:07 +0000416 if (!Subtarget->isCortexA7() && !Subtarget->isCortexA8() &&
417 !Subtarget->isCortexA9() && !Subtarget->isSwift())
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000418 return true;
419
420 if (!N->hasOneUse())
421 return false;
422
423 SDNode *Use = *N->use_begin();
424 if (Use->getOpcode() == ISD::CopyToReg)
425 return true;
426 if (Use->isMachineOpcode()) {
Eric Christopher2f991c92014-07-03 22:24:49 +0000427 const ARMBaseInstrInfo *TII = static_cast<const ARMBaseInstrInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000428 CurDAG->getSubtarget().getInstrInfo());
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000429
Evan Cheng6cc775f2011-06-28 19:10:37 +0000430 const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode());
431 if (MCID.mayStore())
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000432 return true;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000433 unsigned Opcode = MCID.getOpcode();
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000434 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
435 return true;
436 // vmlx feeding into another vmlx. We actually want to unfold
437 // the use later in the MLxExpansion pass. e.g.
438 // vmla
439 // vmla (stall 8 cycles)
440 //
441 // vmul (5 cycles)
442 // vadd (5 cycles)
443 // vmla
444 // This adds up to about 18 - 19 cycles.
445 //
446 // vmla
447 // vmul (stall 4 cycles)
448 // vadd adds up to about 14 cycles.
449 return TII->isFpMLxInstruction(Opcode);
450 }
451
452 return false;
453}
Sandeep Patel423e42b2009-10-13 18:59:48 +0000454
Evan Cheng59bbc542010-10-27 23:41:30 +0000455bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift,
456 ARM_AM::ShiftOpc ShOpcVal,
457 unsigned ShAmt) {
Bob Wilsone8a549c2012-09-29 21:43:49 +0000458 if (!Subtarget->isLikeA9() && !Subtarget->isSwift())
Evan Cheng59bbc542010-10-27 23:41:30 +0000459 return true;
460 if (Shift.hasOneUse())
461 return true;
462 // R << 2 is free.
Bob Wilsone8a549c2012-09-29 21:43:49 +0000463 return ShOpcVal == ARM_AM::lsl &&
464 (ShAmt == 2 || (Subtarget->isSwift() && ShAmt == 1));
Evan Cheng59bbc542010-10-27 23:41:30 +0000465}
466
Owen Andersonb595ed02011-07-21 18:54:16 +0000467bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +0000468 SDValue &BaseReg,
Owen Anderson6d557452011-03-18 19:46:58 +0000469 SDValue &Opc,
470 bool CheckProfitability) {
Evan Cheng59069ec2010-07-30 23:33:54 +0000471 if (DisableShifterOp)
472 return false;
473
Evan Chenga20cde32011-07-20 23:34:39 +0000474 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Chengb23b50d2009-06-29 07:51:04 +0000475
476 // Don't match base register only case. That is matched to a separate
477 // lower complexity pattern with explicit register operand.
478 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000479
Evan Chengb23b50d2009-06-29 07:51:04 +0000480 BaseReg = N.getOperand(0);
481 unsigned ShImmVal = 0;
Owen Andersonb595ed02011-07-21 18:54:16 +0000482 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
483 if (!RHS) return false;
Owen Andersonb595ed02011-07-21 18:54:16 +0000484 ShImmVal = RHS->getZExtValue() & 31;
Evan Cheng59bbc542010-10-27 23:41:30 +0000485 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
486 MVT::i32);
487 return true;
488}
489
Owen Andersonb595ed02011-07-21 18:54:16 +0000490bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N,
491 SDValue &BaseReg,
492 SDValue &ShReg,
493 SDValue &Opc,
494 bool CheckProfitability) {
495 if (DisableShifterOp)
496 return false;
497
498 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
499
500 // Don't match base register only case. That is matched to a separate
501 // lower complexity pattern with explicit register operand.
502 if (ShOpcVal == ARM_AM::no_shift) return false;
503
504 BaseReg = N.getOperand(0);
505 unsigned ShImmVal = 0;
506 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
507 if (RHS) return false;
508
509 ShReg = N.getOperand(1);
510 if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal))
511 return false;
512 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
513 MVT::i32);
514 return true;
515}
516
517
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000518bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N,
519 SDValue &Base,
520 SDValue &OffImm) {
521 // Match simple R + imm12 operands.
522
523 // Base only.
Chris Lattner46c01a32011-02-13 22:25:43 +0000524 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
525 !CurDAG->isBaseWithConstantOffset(N)) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000526 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner46c01a32011-02-13 22:25:43 +0000527 // Match frame index.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000528 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000529 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000530 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
531 return true;
Chris Lattner46c01a32011-02-13 22:25:43 +0000532 }
Owen Anderson6d557452011-03-18 19:46:58 +0000533
Chris Lattner46c01a32011-02-13 22:25:43 +0000534 if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +0000535 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000536 Base = N.getOperand(0);
537 } else
538 Base = N;
539 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
540 return true;
541 }
542
543 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Renato Golin63e27982014-09-09 09:57:59 +0000544 int RHSC = (int)RHS->getSExtValue();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000545 if (N.getOpcode() == ISD::SUB)
546 RHSC = -RHSC;
547
Renato Golin63e27982014-09-09 09:57:59 +0000548 if (RHSC > -0x1000 && RHSC < 0x1000) { // 12 bits
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000549 Base = N.getOperand(0);
550 if (Base.getOpcode() == ISD::FrameIndex) {
551 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000552 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000553 }
554 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
555 return true;
556 }
557 }
558
559 // Base only.
560 Base = N;
561 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
562 return true;
563}
564
565
566
567bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset,
568 SDValue &Opc) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000569 if (N.getOpcode() == ISD::MUL &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000570 ((!Subtarget->isLikeA9() && !Subtarget->isSwift()) || N.hasOneUse())) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000571 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
572 // X * [3,5,9] -> X + X * [2,4,8] etc.
573 int RHSC = (int)RHS->getZExtValue();
574 if (RHSC & 1) {
575 RHSC = RHSC & ~1;
576 ARM_AM::AddrOpc AddSub = ARM_AM::add;
577 if (RHSC < 0) {
578 AddSub = ARM_AM::sub;
579 RHSC = - RHSC;
580 }
581 if (isPowerOf2_32(RHSC)) {
582 unsigned ShAmt = Log2_32(RHSC);
583 Base = Offset = N.getOperand(0);
584 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
585 ARM_AM::lsl),
586 MVT::i32);
587 return true;
588 }
589 }
590 }
591 }
592
Chris Lattner46c01a32011-02-13 22:25:43 +0000593 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
594 // ISD::OR that is equivalent to an ISD::ADD.
595 !CurDAG->isBaseWithConstantOffset(N))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000596 return false;
597
598 // Leave simple R +/- imm12 operands for LDRi12
Chris Lattner46c01a32011-02-13 22:25:43 +0000599 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) {
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000600 int RHSC;
601 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
602 -0x1000+1, 0x1000, RHSC)) // 12 bits.
603 return false;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000604 }
605
606 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner46c01a32011-02-13 22:25:43 +0000607 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add;
Evan Chenga20cde32011-07-20 23:34:39 +0000608 ARM_AM::ShiftOpc ShOpcVal =
609 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000610 unsigned ShAmt = 0;
611
612 Base = N.getOperand(0);
613 Offset = N.getOperand(1);
614
615 if (ShOpcVal != ARM_AM::no_shift) {
616 // Check to see if the RHS of the shift is a constant, if not, we can't fold
617 // it.
618 if (ConstantSDNode *Sh =
619 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
620 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +0000621 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
622 Offset = N.getOperand(1).getOperand(0);
623 else {
624 ShAmt = 0;
625 ShOpcVal = ARM_AM::no_shift;
626 }
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000627 } else {
628 ShOpcVal = ARM_AM::no_shift;
629 }
630 }
631
632 // Try matching (R shl C) + (R).
Chris Lattner46c01a32011-02-13 22:25:43 +0000633 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000634 !(Subtarget->isLikeA9() || Subtarget->isSwift() ||
635 N.getOperand(0).hasOneUse())) {
Evan Chenga20cde32011-07-20 23:34:39 +0000636 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000637 if (ShOpcVal != ARM_AM::no_shift) {
638 // Check to see if the RHS of the shift is a constant, if not, we can't
639 // fold it.
640 if (ConstantSDNode *Sh =
641 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
642 ShAmt = Sh->getZExtValue();
Cameron Zwarich842f99a2011-10-05 23:39:02 +0000643 if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000644 Offset = N.getOperand(0).getOperand(0);
645 Base = N.getOperand(1);
646 } else {
647 ShAmt = 0;
648 ShOpcVal = ARM_AM::no_shift;
649 }
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000650 } else {
651 ShOpcVal = ARM_AM::no_shift;
652 }
653 }
654 }
655
656 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
657 MVT::i32);
658 return true;
659}
660
661
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000662//-----
663
Jim Grosbach08605202010-09-29 19:03:54 +0000664AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N,
665 SDValue &Base,
666 SDValue &Offset,
667 SDValue &Opc) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000668 if (N.getOpcode() == ISD::MUL &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000669 (!(Subtarget->isLikeA9() || Subtarget->isSwift()) || N.hasOneUse())) {
Evan Cheng72a8bcf2007-03-13 21:05:54 +0000670 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
671 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000672 int RHSC = (int)RHS->getZExtValue();
Evan Cheng72a8bcf2007-03-13 21:05:54 +0000673 if (RHSC & 1) {
674 RHSC = RHSC & ~1;
675 ARM_AM::AddrOpc AddSub = ARM_AM::add;
676 if (RHSC < 0) {
677 AddSub = ARM_AM::sub;
678 RHSC = - RHSC;
679 }
680 if (isPowerOf2_32(RHSC)) {
681 unsigned ShAmt = Log2_32(RHSC);
682 Base = Offset = N.getOperand(0);
683 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
684 ARM_AM::lsl),
Owen Anderson9f944592009-08-11 20:47:22 +0000685 MVT::i32);
Jim Grosbach08605202010-09-29 19:03:54 +0000686 return AM2_SHOP;
Evan Cheng72a8bcf2007-03-13 21:05:54 +0000687 }
688 }
689 }
690 }
691
Chris Lattner46c01a32011-02-13 22:25:43 +0000692 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
693 // ISD::OR that is equivalent to an ADD.
694 !CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000695 Base = N;
696 if (N.getOpcode() == ISD::FrameIndex) {
697 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000698 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Anton Korobeynikov25229082009-11-24 00:44:37 +0000699 } else if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +0000700 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Evan Cheng10043e22007-01-19 07:51:42 +0000701 Base = N.getOperand(0);
702 }
Owen Anderson9f944592009-08-11 20:47:22 +0000703 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000704 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
705 ARM_AM::no_shift),
Owen Anderson9f944592009-08-11 20:47:22 +0000706 MVT::i32);
Jim Grosbach08605202010-09-29 19:03:54 +0000707 return AM2_BASE;
Rafael Espindola708cb602006-11-08 17:07:32 +0000708 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000709
Evan Cheng10043e22007-01-19 07:51:42 +0000710 // Match simple R +/- imm12 operands.
Chris Lattner46c01a32011-02-13 22:25:43 +0000711 if (N.getOpcode() != ISD::SUB) {
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000712 int RHSC;
713 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
714 -0x1000+1, 0x1000, RHSC)) { // 12 bits.
715 Base = N.getOperand(0);
716 if (Base.getOpcode() == ISD::FrameIndex) {
717 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000718 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Rafael Espindola708cb602006-11-08 17:07:32 +0000719 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000720 Offset = CurDAG->getRegister(0, MVT::i32);
721
722 ARM_AM::AddrOpc AddSub = ARM_AM::add;
723 if (RHSC < 0) {
724 AddSub = ARM_AM::sub;
725 RHSC = - RHSC;
726 }
727 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
728 ARM_AM::no_shift),
729 MVT::i32);
730 return AM2_BASE;
Evan Cheng10043e22007-01-19 07:51:42 +0000731 }
Jim Grosbachc7b10f32010-09-29 17:32:29 +0000732 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000733
Bob Wilsone8a549c2012-09-29 21:43:49 +0000734 if ((Subtarget->isLikeA9() || Subtarget->isSwift()) && !N.hasOneUse()) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000735 // Compute R +/- (R << N) and reuse it.
736 Base = N;
737 Offset = CurDAG->getRegister(0, MVT::i32);
738 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
739 ARM_AM::no_shift),
740 MVT::i32);
741 return AM2_BASE;
742 }
743
Johnny Chenb678a562009-10-27 17:25:15 +0000744 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner46c01a32011-02-13 22:25:43 +0000745 ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub;
Evan Chenga20cde32011-07-20 23:34:39 +0000746 ARM_AM::ShiftOpc ShOpcVal =
747 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +0000748 unsigned ShAmt = 0;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000749
Evan Cheng10043e22007-01-19 07:51:42 +0000750 Base = N.getOperand(0);
751 Offset = N.getOperand(1);
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000752
Evan Cheng10043e22007-01-19 07:51:42 +0000753 if (ShOpcVal != ARM_AM::no_shift) {
754 // Check to see if the RHS of the shift is a constant, if not, we can't fold
755 // it.
756 if (ConstantSDNode *Sh =
757 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000758 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +0000759 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
760 Offset = N.getOperand(1).getOperand(0);
761 else {
762 ShAmt = 0;
763 ShOpcVal = ARM_AM::no_shift;
764 }
Evan Cheng10043e22007-01-19 07:51:42 +0000765 } else {
766 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola708cb602006-11-08 17:07:32 +0000767 }
768 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000769
Evan Cheng10043e22007-01-19 07:51:42 +0000770 // Try matching (R shl C) + (R).
Chris Lattner46c01a32011-02-13 22:25:43 +0000771 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000772 !(Subtarget->isLikeA9() || Subtarget->isSwift() ||
773 N.getOperand(0).hasOneUse())) {
Evan Chenga20cde32011-07-20 23:34:39 +0000774 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +0000775 if (ShOpcVal != ARM_AM::no_shift) {
776 // Check to see if the RHS of the shift is a constant, if not, we can't
777 // fold it.
778 if (ConstantSDNode *Sh =
779 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000780 ShAmt = Sh->getZExtValue();
Cameron Zwarich842f99a2011-10-05 23:39:02 +0000781 if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000782 Offset = N.getOperand(0).getOperand(0);
783 Base = N.getOperand(1);
784 } else {
785 ShAmt = 0;
786 ShOpcVal = ARM_AM::no_shift;
787 }
Evan Cheng10043e22007-01-19 07:51:42 +0000788 } else {
789 ShOpcVal = ARM_AM::no_shift;
790 }
791 }
792 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000793
Evan Cheng10043e22007-01-19 07:51:42 +0000794 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson9f944592009-08-11 20:47:22 +0000795 MVT::i32);
Jim Grosbach08605202010-09-29 19:03:54 +0000796 return AM2_SHOP;
Rafael Espindola708cb602006-11-08 17:07:32 +0000797}
798
Owen Anderson2aedba62011-07-26 20:54:26 +0000799bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000800 SDValue &Offset, SDValue &Opc) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000801 unsigned Opcode = Op->getOpcode();
Evan Cheng10043e22007-01-19 07:51:42 +0000802 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
803 ? cast<LoadSDNode>(Op)->getAddressingMode()
804 : cast<StoreSDNode>(Op)->getAddressingMode();
805 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
806 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000807 int Val;
Owen Anderson2aedba62011-07-26 20:54:26 +0000808 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val))
809 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000810
811 Offset = N;
Evan Chenga20cde32011-07-20 23:34:39 +0000812 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +0000813 unsigned ShAmt = 0;
814 if (ShOpcVal != ARM_AM::no_shift) {
815 // Check to see if the RHS of the shift is a constant, if not, we can't fold
816 // it.
817 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000818 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +0000819 if (isShifterOpProfitable(N, ShOpcVal, ShAmt))
820 Offset = N.getOperand(0);
821 else {
822 ShAmt = 0;
823 ShOpcVal = ARM_AM::no_shift;
824 }
Evan Cheng10043e22007-01-19 07:51:42 +0000825 } else {
826 ShOpcVal = ARM_AM::no_shift;
827 }
828 }
829
830 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson9f944592009-08-11 20:47:22 +0000831 MVT::i32);
Rafael Espindola19398ec2006-10-17 18:04:53 +0000832 return true;
833}
834
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000835bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
836 SDValue &Offset, SDValue &Opc) {
Owen Anderson939cd212011-08-31 20:00:11 +0000837 unsigned Opcode = Op->getOpcode();
838 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
839 ? cast<LoadSDNode>(Op)->getAddressingMode()
840 : cast<StoreSDNode>(Op)->getAddressingMode();
841 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
842 ? ARM_AM::add : ARM_AM::sub;
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000843 int Val;
844 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
Owen Anderson939cd212011-08-31 20:00:11 +0000845 if (AddSub == ARM_AM::sub) Val *= -1;
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000846 Offset = CurDAG->getRegister(0, MVT::i32);
847 Opc = CurDAG->getTargetConstant(Val, MVT::i32);
848 return true;
849 }
850
851 return false;
852}
853
854
Owen Anderson2aedba62011-07-26 20:54:26 +0000855bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
856 SDValue &Offset, SDValue &Opc) {
857 unsigned Opcode = Op->getOpcode();
858 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
859 ? cast<LoadSDNode>(Op)->getAddressingMode()
860 : cast<StoreSDNode>(Op)->getAddressingMode();
861 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
862 ? ARM_AM::add : ARM_AM::sub;
863 int Val;
864 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
865 Offset = CurDAG->getRegister(0, MVT::i32);
866 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
867 ARM_AM::no_shift),
868 MVT::i32);
869 return true;
870 }
871
872 return false;
873}
874
Jim Grosbachf0c95ca2011-08-05 20:35:44 +0000875bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) {
876 Base = N;
877 return true;
878}
Evan Cheng10043e22007-01-19 07:51:42 +0000879
Chris Lattner0e023ea2010-09-21 20:31:19 +0000880bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000881 SDValue &Base, SDValue &Offset,
882 SDValue &Opc) {
Evan Cheng10043e22007-01-19 07:51:42 +0000883 if (N.getOpcode() == ISD::SUB) {
884 // X - C is canonicalize to X + -C, no need to handle it here.
885 Base = N.getOperand(0);
886 Offset = N.getOperand(1);
Owen Anderson9f944592009-08-11 20:47:22 +0000887 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000888 return true;
889 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000890
Chris Lattner46c01a32011-02-13 22:25:43 +0000891 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000892 Base = N;
893 if (N.getOpcode() == ISD::FrameIndex) {
894 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000895 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +0000896 }
Owen Anderson9f944592009-08-11 20:47:22 +0000897 Offset = CurDAG->getRegister(0, MVT::i32);
898 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000899 return true;
900 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000901
Evan Cheng10043e22007-01-19 07:51:42 +0000902 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000903 int RHSC;
904 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
905 -256 + 1, 256, RHSC)) { // 8 bits.
906 Base = N.getOperand(0);
907 if (Base.getOpcode() == ISD::FrameIndex) {
908 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000909 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +0000910 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000911 Offset = CurDAG->getRegister(0, MVT::i32);
912
913 ARM_AM::AddrOpc AddSub = ARM_AM::add;
914 if (RHSC < 0) {
915 AddSub = ARM_AM::sub;
Chris Lattner46c01a32011-02-13 22:25:43 +0000916 RHSC = -RHSC;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000917 }
918 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
919 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000920 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000921
Evan Cheng10043e22007-01-19 07:51:42 +0000922 Base = N.getOperand(0);
923 Offset = N.getOperand(1);
Owen Anderson9f944592009-08-11 20:47:22 +0000924 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000925 return true;
926}
927
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000928bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000929 SDValue &Offset, SDValue &Opc) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000930 unsigned Opcode = Op->getOpcode();
Evan Cheng10043e22007-01-19 07:51:42 +0000931 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
932 ? cast<LoadSDNode>(Op)->getAddressingMode()
933 : cast<StoreSDNode>(Op)->getAddressingMode();
934 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
935 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000936 int Val;
937 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits.
938 Offset = CurDAG->getRegister(0, MVT::i32);
939 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
940 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000941 }
942
943 Offset = N;
Owen Anderson9f944592009-08-11 20:47:22 +0000944 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000945 return true;
946}
947
Jim Grosbachd37f0712010-10-21 19:38:40 +0000948bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000949 SDValue &Base, SDValue &Offset) {
Chris Lattner46c01a32011-02-13 22:25:43 +0000950 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000951 Base = N;
952 if (N.getOpcode() == ISD::FrameIndex) {
953 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000954 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Anton Korobeynikov25229082009-11-24 00:44:37 +0000955 } else if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +0000956 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Evan Cheng10043e22007-01-19 07:51:42 +0000957 Base = N.getOperand(0);
958 }
959 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson9f944592009-08-11 20:47:22 +0000960 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000961 return true;
962 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000963
Evan Cheng10043e22007-01-19 07:51:42 +0000964 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000965 int RHSC;
966 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4,
967 -256 + 1, 256, RHSC)) {
968 Base = N.getOperand(0);
969 if (Base.getOpcode() == ISD::FrameIndex) {
970 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000971 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +0000972 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000973
974 ARM_AM::AddrOpc AddSub = ARM_AM::add;
975 if (RHSC < 0) {
976 AddSub = ARM_AM::sub;
Chris Lattner46c01a32011-02-13 22:25:43 +0000977 RHSC = -RHSC;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000978 }
979 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
980 MVT::i32);
981 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000982 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000983
Evan Cheng10043e22007-01-19 07:51:42 +0000984 Base = N;
985 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson9f944592009-08-11 20:47:22 +0000986 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000987 return true;
988}
989
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000990bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,
991 SDValue &Align) {
Bob Wilsondeb35af2009-07-01 23:16:05 +0000992 Addr = N;
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000993
994 unsigned Alignment = 0;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +0000995
996 MemSDNode *MemN = cast<MemSDNode>(Parent);
997
998 if (isa<LSBaseSDNode>(MemN) ||
999 ((MemN->getOpcode() == ARMISD::VST1_UPD ||
1000 MemN->getOpcode() == ARMISD::VLD1_UPD) &&
1001 MemN->getConstantOperandVal(MemN->getNumOperands() - 1) == 1)) {
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001002 // This case occurs only for VLD1-lane/dup and VST1-lane instructions.
1003 // The maximum alignment is equal to the memory size being referenced.
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00001004 unsigned MMOAlign = MemN->getAlignment();
1005 unsigned MemSize = MemN->getMemoryVT().getSizeInBits() / 8;
1006 if (MMOAlign >= MemSize && MemSize > 1)
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001007 Alignment = MemSize;
1008 } else {
1009 // All other uses of addrmode6 are for intrinsics. For now just record
1010 // the raw alignment value; it will be refined later based on the legal
1011 // alignment operands for the intrinsic.
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00001012 Alignment = MemN->getAlignment();
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001013 }
1014
1015 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilsondeb35af2009-07-01 23:16:05 +00001016 return true;
1017}
1018
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001019bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N,
1020 SDValue &Offset) {
1021 LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op);
1022 ISD::MemIndexedMode AM = LdSt->getAddressingMode();
1023 if (AM != ISD::POST_INC)
1024 return false;
1025 Offset = N;
1026 if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) {
1027 if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits())
1028 Offset = CurDAG->getRegister(0, MVT::i32);
1029 }
1030 return true;
1031}
1032
Chris Lattner0e023ea2010-09-21 20:31:19 +00001033bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N,
Evan Cheng9a58aff2009-08-14 19:01:37 +00001034 SDValue &Offset, SDValue &Label) {
Evan Cheng10043e22007-01-19 07:51:42 +00001035 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
1036 Offset = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001037 SDValue N1 = N.getOperand(1);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001038 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
1039 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00001040 return true;
1041 }
Bill Wendling092a7bd2010-12-14 03:36:38 +00001042
Evan Cheng10043e22007-01-19 07:51:42 +00001043 return false;
1044}
1045
Bill Wendling092a7bd2010-12-14 03:36:38 +00001046
1047//===----------------------------------------------------------------------===//
1048// Thumb Addressing Modes
1049//===----------------------------------------------------------------------===//
1050
Chris Lattner0e023ea2010-09-21 20:31:19 +00001051bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001052 SDValue &Base, SDValue &Offset){
Chris Lattner46c01a32011-02-13 22:25:43 +00001053 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng0794c6a2009-07-11 07:08:13 +00001054 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
Dan Gohmanf1d83042010-06-18 14:22:04 +00001055 if (!NC || !NC->isNullValue())
Evan Cheng0794c6a2009-07-11 07:08:13 +00001056 return false;
1057
1058 Base = Offset = N;
Evan Chengc0b73662007-01-23 22:59:13 +00001059 return true;
1060 }
1061
Evan Cheng10043e22007-01-19 07:51:42 +00001062 Base = N.getOperand(0);
1063 Offset = N.getOperand(1);
1064 return true;
1065}
1066
Evan Cheng139edae2007-01-24 02:21:22 +00001067bool
Bill Wendling092a7bd2010-12-14 03:36:38 +00001068ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base,
1069 SDValue &Offset, unsigned Scale) {
Evan Cheng139edae2007-01-24 02:21:22 +00001070 if (Scale == 4) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001071 SDValue TmpBase, TmpOffImm;
Chris Lattner0e023ea2010-09-21 20:31:19 +00001072 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
Evan Cheng139edae2007-01-24 02:21:22 +00001073 return false; // We want to select tLDRspi / tSTRspi instead.
Bill Wendling092a7bd2010-12-14 03:36:38 +00001074
Evan Cheng1526ba52007-01-24 08:53:17 +00001075 if (N.getOpcode() == ARMISD::Wrapper &&
1076 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
1077 return false; // We want to select tLDRpci instead.
Evan Cheng139edae2007-01-24 02:21:22 +00001078 }
1079
Chris Lattner46c01a32011-02-13 22:25:43 +00001080 if (!CurDAG->isBaseWithConstantOffset(N))
Bill Wendling832a5da2010-12-15 01:03:19 +00001081 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001082
Evan Cheng650d0672007-02-06 00:22:06 +00001083 // Thumb does not have [sp, r] address mode.
1084 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1085 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1086 if ((LHSR && LHSR->getReg() == ARM::SP) ||
Bill Wendling832a5da2010-12-15 01:03:19 +00001087 (RHSR && RHSR->getReg() == ARM::SP))
1088 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001089
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001090 // FIXME: Why do we explicitly check for a match here and then return false?
1091 // Presumably to allow something else to match, but shouldn't this be
1092 // documented?
1093 int RHSC;
1094 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC))
1095 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001096
1097 Base = N.getOperand(0);
1098 Offset = N.getOperand(1);
1099 return true;
1100}
1101
1102bool
1103ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N,
1104 SDValue &Base,
1105 SDValue &Offset) {
1106 return SelectThumbAddrModeRI(N, Base, Offset, 1);
1107}
1108
1109bool
1110ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N,
1111 SDValue &Base,
1112 SDValue &Offset) {
1113 return SelectThumbAddrModeRI(N, Base, Offset, 2);
1114}
1115
1116bool
1117ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N,
1118 SDValue &Base,
1119 SDValue &Offset) {
1120 return SelectThumbAddrModeRI(N, Base, Offset, 4);
1121}
1122
1123bool
1124ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale,
1125 SDValue &Base, SDValue &OffImm) {
1126 if (Scale == 4) {
1127 SDValue TmpBase, TmpOffImm;
1128 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
1129 return false; // We want to select tLDRspi / tSTRspi instead.
1130
1131 if (N.getOpcode() == ARMISD::Wrapper &&
1132 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
1133 return false; // We want to select tLDRpci instead.
1134 }
1135
Chris Lattner46c01a32011-02-13 22:25:43 +00001136 if (!CurDAG->isBaseWithConstantOffset(N)) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001137 if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +00001138 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001139 Base = N.getOperand(0);
1140 } else {
1141 Base = N;
1142 }
1143
Owen Anderson9f944592009-08-11 20:47:22 +00001144 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng650d0672007-02-06 00:22:06 +00001145 return true;
1146 }
1147
Bill Wendling832a5da2010-12-15 01:03:19 +00001148 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1149 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1150 if ((LHSR && LHSR->getReg() == ARM::SP) ||
1151 (RHSR && RHSR->getReg() == ARM::SP)) {
1152 ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0));
1153 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1154 unsigned LHSC = LHS ? LHS->getZExtValue() : 0;
1155 unsigned RHSC = RHS ? RHS->getZExtValue() : 0;
1156
1157 // Thumb does not have [sp, #imm5] address mode for non-zero imm5.
1158 if (LHSC != 0 || RHSC != 0) return false;
1159
1160 Base = N;
1161 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1162 return true;
1163 }
1164
Evan Cheng10043e22007-01-19 07:51:42 +00001165 // If the RHS is + imm5 * scale, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001166 int RHSC;
1167 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) {
1168 Base = N.getOperand(0);
1169 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1170 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001171 }
1172
Evan Chengc0b73662007-01-23 22:59:13 +00001173 Base = N.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001174 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc0b73662007-01-23 22:59:13 +00001175 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001176}
1177
Bill Wendling092a7bd2010-12-14 03:36:38 +00001178bool
1179ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
1180 SDValue &OffImm) {
1181 return SelectThumbAddrModeImm5S(N, 4, Base, OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +00001182}
1183
Bill Wendling092a7bd2010-12-14 03:36:38 +00001184bool
1185ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
1186 SDValue &OffImm) {
1187 return SelectThumbAddrModeImm5S(N, 2, Base, OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +00001188}
1189
Bill Wendling092a7bd2010-12-14 03:36:38 +00001190bool
1191ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
1192 SDValue &OffImm) {
1193 return SelectThumbAddrModeImm5S(N, 1, Base, OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +00001194}
1195
Chris Lattner0e023ea2010-09-21 20:31:19 +00001196bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N,
1197 SDValue &Base, SDValue &OffImm) {
Evan Cheng10043e22007-01-19 07:51:42 +00001198 if (N.getOpcode() == ISD::FrameIndex) {
1199 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001200 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Owen Anderson9f944592009-08-11 20:47:22 +00001201 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00001202 return true;
1203 }
Evan Cheng139edae2007-01-24 02:21:22 +00001204
Chris Lattner46c01a32011-02-13 22:25:43 +00001205 if (!CurDAG->isBaseWithConstantOffset(N))
Evan Cheng650d0672007-02-06 00:22:06 +00001206 return false;
1207
1208 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Chenga9740312007-02-06 09:11:20 +00001209 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
1210 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng139edae2007-01-24 02:21:22 +00001211 // If the RHS is + imm8 * scale, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001212 int RHSC;
1213 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) {
1214 Base = N.getOperand(0);
1215 if (Base.getOpcode() == ISD::FrameIndex) {
1216 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001217 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng139edae2007-01-24 02:21:22 +00001218 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001219 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1220 return true;
Evan Cheng139edae2007-01-24 02:21:22 +00001221 }
1222 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001223
Evan Cheng10043e22007-01-19 07:51:42 +00001224 return false;
1225}
1226
Bill Wendling092a7bd2010-12-14 03:36:38 +00001227
1228//===----------------------------------------------------------------------===//
1229// Thumb 2 Addressing Modes
1230//===----------------------------------------------------------------------===//
1231
1232
Chris Lattner0e023ea2010-09-21 20:31:19 +00001233bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg,
Evan Chengeab9ca72009-06-27 02:26:13 +00001234 SDValue &Opc) {
Evan Cheng59069ec2010-07-30 23:33:54 +00001235 if (DisableShifterOp)
1236 return false;
1237
Evan Chenga20cde32011-07-20 23:34:39 +00001238 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Chengeab9ca72009-06-27 02:26:13 +00001239
1240 // Don't match base register only case. That is matched to a separate
1241 // lower complexity pattern with explicit register operand.
1242 if (ShOpcVal == ARM_AM::no_shift) return false;
1243
1244 BaseReg = N.getOperand(0);
1245 unsigned ShImmVal = 0;
1246 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1247 ShImmVal = RHS->getZExtValue() & 31;
1248 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
1249 return true;
1250 }
1251
1252 return false;
1253}
1254
Chris Lattner0e023ea2010-09-21 20:31:19 +00001255bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +00001256 SDValue &Base, SDValue &OffImm) {
1257 // Match simple R + imm12 operands.
David Goodwin802a0b52009-07-20 15:55:39 +00001258
Evan Cheng36064672009-08-11 08:52:18 +00001259 // Base only.
Chris Lattner46c01a32011-02-13 22:25:43 +00001260 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1261 !CurDAG->isBaseWithConstantOffset(N)) {
David Goodwin802a0b52009-07-20 15:55:39 +00001262 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner46c01a32011-02-13 22:25:43 +00001263 // Match frame index.
David Goodwin802a0b52009-07-20 15:55:39 +00001264 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001265 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Owen Anderson9f944592009-08-11 20:47:22 +00001266 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin802a0b52009-07-20 15:55:39 +00001267 return true;
Chris Lattner46c01a32011-02-13 22:25:43 +00001268 }
Owen Anderson6d557452011-03-18 19:46:58 +00001269
Chris Lattner46c01a32011-02-13 22:25:43 +00001270 if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +00001271 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Evan Cheng36064672009-08-11 08:52:18 +00001272 Base = N.getOperand(0);
1273 if (Base.getOpcode() == ISD::TargetConstantPool)
1274 return false; // We want to select t2LDRpci instead.
1275 } else
1276 Base = N;
Owen Anderson9f944592009-08-11 20:47:22 +00001277 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng36064672009-08-11 08:52:18 +00001278 return true;
David Goodwin802a0b52009-07-20 15:55:39 +00001279 }
Evan Chengb23b50d2009-06-29 07:51:04 +00001280
1281 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner0e023ea2010-09-21 20:31:19 +00001282 if (SelectT2AddrModeImm8(N, Base, OffImm))
Evan Cheng36064672009-08-11 08:52:18 +00001283 // Let t2LDRi8 handle (R - imm8).
1284 return false;
1285
Evan Chengb23b50d2009-06-29 07:51:04 +00001286 int RHSC = (int)RHS->getZExtValue();
David Goodwin79c079b2009-07-30 18:56:48 +00001287 if (N.getOpcode() == ISD::SUB)
1288 RHSC = -RHSC;
1289
1290 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Chengb23b50d2009-06-29 07:51:04 +00001291 Base = N.getOperand(0);
David Goodwin79c079b2009-07-30 18:56:48 +00001292 if (Base.getOpcode() == ISD::FrameIndex) {
1293 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001294 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
David Goodwin79c079b2009-07-30 18:56:48 +00001295 }
Owen Anderson9f944592009-08-11 20:47:22 +00001296 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chengb23b50d2009-06-29 07:51:04 +00001297 return true;
1298 }
1299 }
1300
Evan Cheng36064672009-08-11 08:52:18 +00001301 // Base only.
1302 Base = N;
Owen Anderson9f944592009-08-11 20:47:22 +00001303 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng36064672009-08-11 08:52:18 +00001304 return true;
Evan Chengb23b50d2009-06-29 07:51:04 +00001305}
1306
Chris Lattner0e023ea2010-09-21 20:31:19 +00001307bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +00001308 SDValue &Base, SDValue &OffImm) {
David Goodwin79c079b2009-07-30 18:56:48 +00001309 // Match simple R - imm8 operands.
Chris Lattner46c01a32011-02-13 22:25:43 +00001310 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1311 !CurDAG->isBaseWithConstantOffset(N))
1312 return false;
Owen Anderson6d557452011-03-18 19:46:58 +00001313
Chris Lattner46c01a32011-02-13 22:25:43 +00001314 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1315 int RHSC = (int)RHS->getSExtValue();
1316 if (N.getOpcode() == ISD::SUB)
1317 RHSC = -RHSC;
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001318
Chris Lattner46c01a32011-02-13 22:25:43 +00001319 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
1320 Base = N.getOperand(0);
1321 if (Base.getOpcode() == ISD::FrameIndex) {
1322 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001323 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Chengb23b50d2009-06-29 07:51:04 +00001324 }
Chris Lattner46c01a32011-02-13 22:25:43 +00001325 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1326 return true;
Evan Chengb23b50d2009-06-29 07:51:04 +00001327 }
1328 }
1329
1330 return false;
1331}
1332
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001333bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Cheng84c6cda2009-07-02 07:28:31 +00001334 SDValue &OffImm){
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001335 unsigned Opcode = Op->getOpcode();
Evan Cheng84c6cda2009-07-02 07:28:31 +00001336 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
1337 ? cast<LoadSDNode>(Op)->getAddressingMode()
1338 : cast<StoreSDNode>(Op)->getAddressingMode();
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001339 int RHSC;
1340 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits.
1341 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
1342 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
1343 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
1344 return true;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001345 }
1346
1347 return false;
1348}
1349
Chris Lattner0e023ea2010-09-21 20:31:19 +00001350bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +00001351 SDValue &Base,
1352 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng36064672009-08-11 08:52:18 +00001353 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
Chris Lattner46c01a32011-02-13 22:25:43 +00001354 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N))
Evan Cheng36064672009-08-11 08:52:18 +00001355 return false;
Evan Chengb23b50d2009-06-29 07:51:04 +00001356
Evan Cheng36064672009-08-11 08:52:18 +00001357 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
1358 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1359 int RHSC = (int)RHS->getZExtValue();
1360 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
1361 return false;
1362 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwin79c079b2009-07-30 18:56:48 +00001363 return false;
1364 }
1365
Evan Chengb23b50d2009-06-29 07:51:04 +00001366 // Look for (R + R) or (R + (R << [1,2,3])).
1367 unsigned ShAmt = 0;
1368 Base = N.getOperand(0);
1369 OffReg = N.getOperand(1);
1370
1371 // Swap if it is ((R << c) + R).
Evan Chenga20cde32011-07-20 23:34:39 +00001372 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode());
Evan Chengb23b50d2009-06-29 07:51:04 +00001373 if (ShOpcVal != ARM_AM::lsl) {
Evan Chenga20cde32011-07-20 23:34:39 +00001374 ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode());
Evan Chengb23b50d2009-06-29 07:51:04 +00001375 if (ShOpcVal == ARM_AM::lsl)
1376 std::swap(Base, OffReg);
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001377 }
1378
Evan Chengb23b50d2009-06-29 07:51:04 +00001379 if (ShOpcVal == ARM_AM::lsl) {
1380 // Check to see if the RHS of the shift is a constant, if not, we can't fold
1381 // it.
1382 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
1383 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +00001384 if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt))
1385 OffReg = OffReg.getOperand(0);
1386 else {
Evan Chengb23b50d2009-06-29 07:51:04 +00001387 ShAmt = 0;
Evan Cheng59bbc542010-10-27 23:41:30 +00001388 }
Evan Chengb23b50d2009-06-29 07:51:04 +00001389 }
David Goodwinf3912052009-07-15 15:50:19 +00001390 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001391
Owen Anderson9f944592009-08-11 20:47:22 +00001392 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Chengb23b50d2009-06-29 07:51:04 +00001393
1394 return true;
1395}
1396
Tim Northovera7ecd242013-07-16 09:46:55 +00001397bool ARMDAGToDAGISel::SelectT2AddrModeExclusive(SDValue N, SDValue &Base,
1398 SDValue &OffImm) {
Alp Tokercb402912014-01-24 17:20:08 +00001399 // This *must* succeed since it's used for the irreplaceable ldrex and strex
Tim Northovera7ecd242013-07-16 09:46:55 +00001400 // instructions.
1401 Base = N;
1402 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1403
1404 if (N.getOpcode() != ISD::ADD || !CurDAG->isBaseWithConstantOffset(N))
1405 return true;
1406
1407 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1408 if (!RHS)
1409 return true;
1410
1411 uint32_t RHSC = (int)RHS->getZExtValue();
1412 if (RHSC > 1020 || RHSC % 4 != 0)
1413 return true;
1414
1415 Base = N.getOperand(0);
1416 if (Base.getOpcode() == ISD::FrameIndex) {
1417 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001418 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Tim Northovera7ecd242013-07-16 09:46:55 +00001419 }
1420
1421 OffImm = CurDAG->getTargetConstant(RHSC / 4, MVT::i32);
1422 return true;
1423}
1424
Evan Chengb23b50d2009-06-29 07:51:04 +00001425//===--------------------------------------------------------------------===//
1426
Evan Cheng7e90b112007-07-05 07:15:27 +00001427/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001428static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson9f944592009-08-11 20:47:22 +00001429 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001430}
1431
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001432SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) {
1433 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Chengd9c55362009-07-02 01:23:32 +00001434 ISD::MemIndexedMode AM = LD->getAddressingMode();
1435 if (AM == ISD::UNINDEXED)
Craig Topper062a2ba2014-04-25 05:30:21 +00001436 return nullptr;
Evan Chengd9c55362009-07-02 01:23:32 +00001437
Owen Anderson53aa7a92009-08-10 22:56:29 +00001438 EVT LoadedVT = LD->getMemoryVT();
Evan Chengd9c55362009-07-02 01:23:32 +00001439 SDValue Offset, AMOpc;
1440 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1441 unsigned Opcode = 0;
1442 bool Match = false;
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001443 if (LoadedVT == MVT::i32 && isPre &&
1444 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
1445 Opcode = ARM::LDR_PRE_IMM;
1446 Match = true;
1447 } else if (LoadedVT == MVT::i32 && !isPre &&
Owen Anderson2aedba62011-07-26 20:54:26 +00001448 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001449 Opcode = ARM::LDR_POST_IMM;
Evan Chengd9c55362009-07-02 01:23:32 +00001450 Match = true;
Owen Anderson2aedba62011-07-26 20:54:26 +00001451 } else if (LoadedVT == MVT::i32 &&
1452 SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
Owen Anderson16d33f32011-08-26 20:43:14 +00001453 Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG;
Owen Anderson2aedba62011-07-26 20:54:26 +00001454 Match = true;
1455
Owen Anderson9f944592009-08-11 20:47:22 +00001456 } else if (LoadedVT == MVT::i16 &&
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001457 SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengd9c55362009-07-02 01:23:32 +00001458 Match = true;
1459 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
1460 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
1461 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson9f944592009-08-11 20:47:22 +00001462 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengd9c55362009-07-02 01:23:32 +00001463 if (LD->getExtensionType() == ISD::SEXTLOAD) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001464 if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengd9c55362009-07-02 01:23:32 +00001465 Match = true;
1466 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
1467 }
1468 } else {
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001469 if (isPre &&
1470 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengd9c55362009-07-02 01:23:32 +00001471 Match = true;
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001472 Opcode = ARM::LDRB_PRE_IMM;
1473 } else if (!isPre &&
1474 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
1475 Match = true;
1476 Opcode = ARM::LDRB_POST_IMM;
Owen Anderson2aedba62011-07-26 20:54:26 +00001477 } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
1478 Match = true;
Owen Anderson16d33f32011-08-26 20:43:14 +00001479 Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG;
Evan Chengd9c55362009-07-02 01:23:32 +00001480 }
1481 }
1482 }
1483
1484 if (Match) {
Owen Andersonfd60f602011-08-26 21:12:37 +00001485 if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) {
1486 SDValue Chain = LD->getChain();
1487 SDValue Base = LD->getBasePtr();
1488 SDValue Ops[]= { Base, AMOpc, getAL(CurDAG),
1489 CurDAG->getRegister(0, MVT::i32), Chain };
Andrew Trickef9de2a2013-05-25 02:42:55 +00001490 return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00001491 MVT::i32, MVT::Other, Ops);
Owen Andersonfd60f602011-08-26 21:12:37 +00001492 } else {
1493 SDValue Chain = LD->getChain();
1494 SDValue Base = LD->getBasePtr();
1495 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
1496 CurDAG->getRegister(0, MVT::i32), Chain };
Andrew Trickef9de2a2013-05-25 02:42:55 +00001497 return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00001498 MVT::i32, MVT::Other, Ops);
Owen Andersonfd60f602011-08-26 21:12:37 +00001499 }
Evan Chengd9c55362009-07-02 01:23:32 +00001500 }
1501
Craig Topper062a2ba2014-04-25 05:30:21 +00001502 return nullptr;
Evan Chengd9c55362009-07-02 01:23:32 +00001503}
1504
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001505SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) {
1506 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001507 ISD::MemIndexedMode AM = LD->getAddressingMode();
1508 if (AM == ISD::UNINDEXED)
Craig Topper062a2ba2014-04-25 05:30:21 +00001509 return nullptr;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001510
Owen Anderson53aa7a92009-08-10 22:56:29 +00001511 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng8ecd7eb2009-07-02 23:16:11 +00001512 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001513 SDValue Offset;
1514 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1515 unsigned Opcode = 0;
1516 bool Match = false;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001517 if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001518 switch (LoadedVT.getSimpleVT().SimpleTy) {
1519 case MVT::i32:
Evan Cheng84c6cda2009-07-02 07:28:31 +00001520 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
1521 break;
Owen Anderson9f944592009-08-11 20:47:22 +00001522 case MVT::i16:
Evan Cheng8ecd7eb2009-07-02 23:16:11 +00001523 if (isSExtLd)
1524 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
1525 else
1526 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001527 break;
Owen Anderson9f944592009-08-11 20:47:22 +00001528 case MVT::i8:
1529 case MVT::i1:
Evan Cheng8ecd7eb2009-07-02 23:16:11 +00001530 if (isSExtLd)
1531 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
1532 else
1533 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001534 break;
1535 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001536 return nullptr;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001537 }
1538 Match = true;
1539 }
1540
1541 if (Match) {
1542 SDValue Chain = LD->getChain();
1543 SDValue Base = LD->getBasePtr();
1544 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson9f944592009-08-11 20:47:22 +00001545 CurDAG->getRegister(0, MVT::i32), Chain };
Andrew Trickef9de2a2013-05-25 02:42:55 +00001546 return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00001547 MVT::Other, Ops);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001548 }
1549
Craig Topper062a2ba2014-04-25 05:30:21 +00001550 return nullptr;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001551}
1552
Weiming Zhao8f56f882012-11-16 21:55:34 +00001553/// \brief Form a GPRPair pseudo register from a pair of GPR regs.
1554SDNode *ARMDAGToDAGISel::createGPRPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001555 SDLoc dl(V0.getNode());
Weiming Zhao8f56f882012-11-16 21:55:34 +00001556 SDValue RegClass =
1557 CurDAG->getTargetConstant(ARM::GPRPairRegClassID, MVT::i32);
1558 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32);
1559 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32);
1560 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001561 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Weiming Zhao8f56f882012-11-16 21:55:34 +00001562}
1563
Weiming Zhao95782222012-11-17 00:23:35 +00001564/// \brief Form a D register from a pair of S registers.
1565SDNode *ARMDAGToDAGISel::createSRegPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001566 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001567 SDValue RegClass =
1568 CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001569 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1570 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001571 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001572 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001573}
1574
Weiming Zhao95782222012-11-17 00:23:35 +00001575/// \brief Form a quad register from a pair of D registers.
1576SDNode *ARMDAGToDAGISel::createDRegPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001577 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001578 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001579 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1580 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001581 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001582 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Bob Wilsone6b778d2009-10-06 22:01:59 +00001583}
1584
Weiming Zhao95782222012-11-17 00:23:35 +00001585/// \brief Form 4 consecutive D registers from a pair of Q registers.
1586SDNode *ARMDAGToDAGISel::createQRegPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001587 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001588 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001589 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1590 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001591 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001592 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Evan Chengc2ae5f52010-05-10 17:34:18 +00001593}
1594
Weiming Zhao95782222012-11-17 00:23:35 +00001595/// \brief Form 4 consecutive S registers.
1596SDNode *ARMDAGToDAGISel::createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1,
Bob Wilsond8a9a042010-06-04 00:04:02 +00001597 SDValue V2, SDValue V3) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001598 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001599 SDValue RegClass =
1600 CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001601 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1602 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
1603 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32);
1604 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001605 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1606 V2, SubReg2, V3, SubReg3 };
Michael Liaob53d8962013-04-19 22:22:57 +00001607 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001608}
1609
Weiming Zhao95782222012-11-17 00:23:35 +00001610/// \brief Form 4 consecutive D registers.
1611SDNode *ARMDAGToDAGISel::createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1,
Evan Chengc2ae5f52010-05-10 17:34:18 +00001612 SDValue V2, SDValue V3) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001613 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001614 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001615 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1616 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
1617 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32);
1618 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001619 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1620 V2, SubReg2, V3, SubReg3 };
Michael Liaob53d8962013-04-19 22:22:57 +00001621 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Evan Chengc2ae5f52010-05-10 17:34:18 +00001622}
1623
Weiming Zhao95782222012-11-17 00:23:35 +00001624/// \brief Form 4 consecutive Q registers.
1625SDNode *ARMDAGToDAGISel::createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1,
Evan Cheng298e6b82010-05-16 03:27:48 +00001626 SDValue V2, SDValue V3) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001627 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001628 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001629 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1630 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
1631 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32);
1632 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001633 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1634 V2, SubReg2, V3, SubReg3 };
Michael Liaob53d8962013-04-19 22:22:57 +00001635 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Evan Cheng298e6b82010-05-16 03:27:48 +00001636}
1637
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001638/// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand
1639/// of a NEON VLD or VST instruction. The supported values depend on the
1640/// number of registers being loaded.
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001641SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs,
1642 bool is64BitVector) {
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001643 unsigned NumRegs = NumVecs;
1644 if (!is64BitVector && NumVecs < 3)
1645 NumRegs *= 2;
1646
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001647 unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001648 if (Alignment >= 32 && NumRegs == 4)
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001649 Alignment = 32;
1650 else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4))
1651 Alignment = 16;
1652 else if (Alignment >= 8)
1653 Alignment = 8;
1654 else
1655 Alignment = 0;
1656
1657 return CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001658}
1659
Jiangning Liu4df23632014-01-16 09:16:13 +00001660static bool isVLDfixed(unsigned Opc)
1661{
1662 switch (Opc) {
1663 default: return false;
1664 case ARM::VLD1d8wb_fixed : return true;
1665 case ARM::VLD1d16wb_fixed : return true;
1666 case ARM::VLD1d64Qwb_fixed : return true;
1667 case ARM::VLD1d32wb_fixed : return true;
1668 case ARM::VLD1d64wb_fixed : return true;
1669 case ARM::VLD1d64TPseudoWB_fixed : return true;
1670 case ARM::VLD1d64QPseudoWB_fixed : return true;
1671 case ARM::VLD1q8wb_fixed : return true;
1672 case ARM::VLD1q16wb_fixed : return true;
1673 case ARM::VLD1q32wb_fixed : return true;
1674 case ARM::VLD1q64wb_fixed : return true;
1675 case ARM::VLD2d8wb_fixed : return true;
1676 case ARM::VLD2d16wb_fixed : return true;
1677 case ARM::VLD2d32wb_fixed : return true;
1678 case ARM::VLD2q8PseudoWB_fixed : return true;
1679 case ARM::VLD2q16PseudoWB_fixed : return true;
1680 case ARM::VLD2q32PseudoWB_fixed : return true;
1681 case ARM::VLD2DUPd8wb_fixed : return true;
1682 case ARM::VLD2DUPd16wb_fixed : return true;
1683 case ARM::VLD2DUPd32wb_fixed : return true;
1684 }
1685}
1686
1687static bool isVSTfixed(unsigned Opc)
1688{
1689 switch (Opc) {
1690 default: return false;
1691 case ARM::VST1d8wb_fixed : return true;
1692 case ARM::VST1d16wb_fixed : return true;
1693 case ARM::VST1d32wb_fixed : return true;
1694 case ARM::VST1d64wb_fixed : return true;
Jim Grosbach1a597112014-04-03 23:43:18 +00001695 case ARM::VST1q8wb_fixed : return true;
1696 case ARM::VST1q16wb_fixed : return true;
1697 case ARM::VST1q32wb_fixed : return true;
1698 case ARM::VST1q64wb_fixed : return true;
Jiangning Liu4df23632014-01-16 09:16:13 +00001699 case ARM::VST1d64TPseudoWB_fixed : return true;
1700 case ARM::VST1d64QPseudoWB_fixed : return true;
1701 case ARM::VST2d8wb_fixed : return true;
1702 case ARM::VST2d16wb_fixed : return true;
1703 case ARM::VST2d32wb_fixed : return true;
1704 case ARM::VST2q8PseudoWB_fixed : return true;
1705 case ARM::VST2q16PseudoWB_fixed : return true;
1706 case ARM::VST2q32PseudoWB_fixed : return true;
1707 }
1708}
1709
Jim Grosbach2098cb12011-10-24 21:45:13 +00001710// Get the register stride update opcode of a VLD/VST instruction that
1711// is otherwise equivalent to the given fixed stride updating instruction.
1712static unsigned getVLDSTRegisterUpdateOpcode(unsigned Opc) {
Jiangning Liu4df23632014-01-16 09:16:13 +00001713 assert((isVLDfixed(Opc) || isVSTfixed(Opc))
1714 && "Incorrect fixed stride updating instruction.");
Jim Grosbach2098cb12011-10-24 21:45:13 +00001715 switch (Opc) {
1716 default: break;
1717 case ARM::VLD1d8wb_fixed: return ARM::VLD1d8wb_register;
1718 case ARM::VLD1d16wb_fixed: return ARM::VLD1d16wb_register;
1719 case ARM::VLD1d32wb_fixed: return ARM::VLD1d32wb_register;
1720 case ARM::VLD1d64wb_fixed: return ARM::VLD1d64wb_register;
1721 case ARM::VLD1q8wb_fixed: return ARM::VLD1q8wb_register;
1722 case ARM::VLD1q16wb_fixed: return ARM::VLD1q16wb_register;
1723 case ARM::VLD1q32wb_fixed: return ARM::VLD1q32wb_register;
1724 case ARM::VLD1q64wb_fixed: return ARM::VLD1q64wb_register;
Jiangning Liu4df23632014-01-16 09:16:13 +00001725 case ARM::VLD1d64Twb_fixed: return ARM::VLD1d64Twb_register;
1726 case ARM::VLD1d64Qwb_fixed: return ARM::VLD1d64Qwb_register;
1727 case ARM::VLD1d64TPseudoWB_fixed: return ARM::VLD1d64TPseudoWB_register;
1728 case ARM::VLD1d64QPseudoWB_fixed: return ARM::VLD1d64QPseudoWB_register;
Jim Grosbach05df4602011-10-31 21:50:31 +00001729
1730 case ARM::VST1d8wb_fixed: return ARM::VST1d8wb_register;
1731 case ARM::VST1d16wb_fixed: return ARM::VST1d16wb_register;
1732 case ARM::VST1d32wb_fixed: return ARM::VST1d32wb_register;
1733 case ARM::VST1d64wb_fixed: return ARM::VST1d64wb_register;
1734 case ARM::VST1q8wb_fixed: return ARM::VST1q8wb_register;
1735 case ARM::VST1q16wb_fixed: return ARM::VST1q16wb_register;
1736 case ARM::VST1q32wb_fixed: return ARM::VST1q32wb_register;
1737 case ARM::VST1q64wb_fixed: return ARM::VST1q64wb_register;
Jim Grosbach98d032f2011-11-29 22:38:04 +00001738 case ARM::VST1d64TPseudoWB_fixed: return ARM::VST1d64TPseudoWB_register;
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001739 case ARM::VST1d64QPseudoWB_fixed: return ARM::VST1d64QPseudoWB_register;
Jim Grosbachd146a022011-12-09 21:28:25 +00001740
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001741 case ARM::VLD2d8wb_fixed: return ARM::VLD2d8wb_register;
1742 case ARM::VLD2d16wb_fixed: return ARM::VLD2d16wb_register;
1743 case ARM::VLD2d32wb_fixed: return ARM::VLD2d32wb_register;
Jim Grosbachd146a022011-12-09 21:28:25 +00001744 case ARM::VLD2q8PseudoWB_fixed: return ARM::VLD2q8PseudoWB_register;
1745 case ARM::VLD2q16PseudoWB_fixed: return ARM::VLD2q16PseudoWB_register;
1746 case ARM::VLD2q32PseudoWB_fixed: return ARM::VLD2q32PseudoWB_register;
1747
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001748 case ARM::VST2d8wb_fixed: return ARM::VST2d8wb_register;
1749 case ARM::VST2d16wb_fixed: return ARM::VST2d16wb_register;
1750 case ARM::VST2d32wb_fixed: return ARM::VST2d32wb_register;
Jim Grosbach88ac7612011-12-14 21:32:11 +00001751 case ARM::VST2q8PseudoWB_fixed: return ARM::VST2q8PseudoWB_register;
1752 case ARM::VST2q16PseudoWB_fixed: return ARM::VST2q16PseudoWB_register;
1753 case ARM::VST2q32PseudoWB_fixed: return ARM::VST2q32PseudoWB_register;
Jim Grosbachc80a2642011-12-21 19:40:55 +00001754
Jim Grosbach13a292c2012-03-06 22:01:44 +00001755 case ARM::VLD2DUPd8wb_fixed: return ARM::VLD2DUPd8wb_register;
1756 case ARM::VLD2DUPd16wb_fixed: return ARM::VLD2DUPd16wb_register;
1757 case ARM::VLD2DUPd32wb_fixed: return ARM::VLD2DUPd32wb_register;
Jim Grosbach2098cb12011-10-24 21:45:13 +00001758 }
1759 return Opc; // If not one we handle, return it unchanged.
1760}
1761
Bob Wilson06fce872011-02-07 17:43:21 +00001762SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +00001763 const uint16_t *DOpcodes,
1764 const uint16_t *QOpcodes0,
1765 const uint16_t *QOpcodes1) {
Bob Wilson340861d2010-03-23 05:25:43 +00001766 assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001767 SDLoc dl(N);
Bob Wilson12b47992009-10-14 17:28:52 +00001768
Bob Wilsonae08a732010-03-20 22:13:40 +00001769 SDValue MemAddr, Align;
Bob Wilson06fce872011-02-07 17:43:21 +00001770 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1771 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00001772 return nullptr;
Bob Wilson12b47992009-10-14 17:28:52 +00001773
1774 SDValue Chain = N->getOperand(0);
1775 EVT VT = N->getValueType(0);
1776 bool is64BitVector = VT.is64BitVector();
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001777 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson9eeb8902010-09-23 21:43:54 +00001778
Bob Wilson12b47992009-10-14 17:28:52 +00001779 unsigned OpcodeIndex;
1780 switch (VT.getSimpleVT().SimpleTy) {
1781 default: llvm_unreachable("unhandled vld type");
1782 // Double-register operations:
1783 case MVT::v8i8: OpcodeIndex = 0; break;
1784 case MVT::v4i16: OpcodeIndex = 1; break;
1785 case MVT::v2f32:
1786 case MVT::v2i32: OpcodeIndex = 2; break;
1787 case MVT::v1i64: OpcodeIndex = 3; break;
1788 // Quad-register operations:
1789 case MVT::v16i8: OpcodeIndex = 0; break;
1790 case MVT::v8i16: OpcodeIndex = 1; break;
1791 case MVT::v4f32:
1792 case MVT::v4i32: OpcodeIndex = 2; break;
Ahmed Bougachabe0b2272014-12-09 21:25:00 +00001793 case MVT::v2f64:
Bob Wilson340861d2010-03-23 05:25:43 +00001794 case MVT::v2i64: OpcodeIndex = 3;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001795 assert(NumVecs == 1 && "v2i64 type only supported for VLD1");
Bob Wilson340861d2010-03-23 05:25:43 +00001796 break;
Bob Wilson12b47992009-10-14 17:28:52 +00001797 }
1798
Bob Wilson35fafca2010-09-03 18:16:02 +00001799 EVT ResTy;
1800 if (NumVecs == 1)
1801 ResTy = VT;
1802 else {
1803 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1804 if (!is64BitVector)
1805 ResTyElts *= 2;
1806 ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts);
1807 }
Bob Wilson06fce872011-02-07 17:43:21 +00001808 std::vector<EVT> ResTys;
1809 ResTys.push_back(ResTy);
1810 if (isUpdating)
1811 ResTys.push_back(MVT::i32);
1812 ResTys.push_back(MVT::Other);
Bob Wilson35fafca2010-09-03 18:16:02 +00001813
Evan Cheng3da64f762010-04-16 05:46:06 +00001814 SDValue Pred = getAL(CurDAG);
Bob Wilsonae08a732010-03-20 22:13:40 +00001815 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson06fce872011-02-07 17:43:21 +00001816 SDNode *VLd;
1817 SmallVector<SDValue, 7> Ops;
Evan Cheng630063a2010-05-10 21:26:24 +00001818
Bob Wilson06fce872011-02-07 17:43:21 +00001819 // Double registers and VLD1/VLD2 quad registers are directly supported.
1820 if (is64BitVector || NumVecs <= 2) {
1821 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1822 QOpcodes0[OpcodeIndex]);
1823 Ops.push_back(MemAddr);
1824 Ops.push_back(Align);
1825 if (isUpdating) {
1826 SDValue Inc = N->getOperand(AddrOpIdx + 1);
Jim Grosbachd146a022011-12-09 21:28:25 +00001827 // FIXME: VLD1/VLD2 fixed increment doesn't need Reg0. Remove the reg0
Jim Grosbach2098cb12011-10-24 21:45:13 +00001828 // case entirely when the rest are updated to that form, too.
Jiangning Liu4df23632014-01-16 09:16:13 +00001829 if ((NumVecs <= 2) && !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach2098cb12011-10-24 21:45:13 +00001830 Opc = getVLDSTRegisterUpdateOpcode(Opc);
Jiangning Liu4df23632014-01-16 09:16:13 +00001831 // FIXME: We use a VLD1 for v1i64 even if the pseudo says vld2/3/4, so
Jim Grosbach05df4602011-10-31 21:50:31 +00001832 // check for that explicitly too. Horribly hacky, but temporary.
Jiangning Liu4df23632014-01-16 09:16:13 +00001833 if ((NumVecs > 2 && !isVLDfixed(Opc)) ||
Jim Grosbach05df4602011-10-31 21:50:31 +00001834 !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach2098cb12011-10-24 21:45:13 +00001835 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
Evan Cheng630063a2010-05-10 21:26:24 +00001836 }
Bob Wilson06fce872011-02-07 17:43:21 +00001837 Ops.push_back(Pred);
1838 Ops.push_back(Reg0);
1839 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00001840 VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Bob Wilson75a64082010-09-02 16:00:54 +00001841
Bob Wilson12b47992009-10-14 17:28:52 +00001842 } else {
1843 // Otherwise, quad registers are loaded with two separate instructions,
1844 // where one loads the even registers and the other loads the odd registers.
Bob Wilson35fafca2010-09-03 18:16:02 +00001845 EVT AddrTy = MemAddr.getValueType();
Bob Wilson12b47992009-10-14 17:28:52 +00001846
Bob Wilson06fce872011-02-07 17:43:21 +00001847 // Load the even subregs. This is always an updating load, so that it
1848 // provides the address to the second load for the odd subregs.
Bob Wilson35fafca2010-09-03 18:16:02 +00001849 SDValue ImplDef =
1850 SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0);
1851 const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain };
Bob Wilsona609b892011-02-07 17:43:15 +00001852 SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
Michael Liaob53d8962013-04-19 22:22:57 +00001853 ResTy, AddrTy, MVT::Other, OpsA);
Bob Wilson35fafca2010-09-03 18:16:02 +00001854 Chain = SDValue(VLdA, 2);
Bob Wilson12b47992009-10-14 17:28:52 +00001855
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001856 // Load the odd subregs.
Bob Wilson06fce872011-02-07 17:43:21 +00001857 Ops.push_back(SDValue(VLdA, 1));
1858 Ops.push_back(Align);
1859 if (isUpdating) {
1860 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1861 assert(isa<ConstantSDNode>(Inc.getNode()) &&
1862 "only constant post-increment update allowed for VLD3/4");
1863 (void)Inc;
1864 Ops.push_back(Reg0);
1865 }
1866 Ops.push_back(SDValue(VLdA, 0));
1867 Ops.push_back(Pred);
1868 Ops.push_back(Reg0);
1869 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00001870 VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, Ops);
Bob Wilson35fafca2010-09-03 18:16:02 +00001871 }
Bob Wilson12b47992009-10-14 17:28:52 +00001872
Evan Cheng40791332011-04-19 00:04:03 +00001873 // Transfer memoperands.
1874 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1875 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1876 cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1);
1877
Bob Wilson06fce872011-02-07 17:43:21 +00001878 if (NumVecs == 1)
1879 return VLd;
1880
1881 // Extract out the subregisters.
1882 SDValue SuperReg = SDValue(VLd, 0);
1883 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1884 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1885 unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0);
1886 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1887 ReplaceUses(SDValue(N, Vec),
1888 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1889 ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1));
1890 if (isUpdating)
1891 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00001892 return nullptr;
Bob Wilson12b47992009-10-14 17:28:52 +00001893}
1894
Bob Wilson06fce872011-02-07 17:43:21 +00001895SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +00001896 const uint16_t *DOpcodes,
1897 const uint16_t *QOpcodes0,
1898 const uint16_t *QOpcodes1) {
Bob Wilson3ed511b2010-07-06 23:36:25 +00001899 assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001900 SDLoc dl(N);
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001901
Bob Wilsonae08a732010-03-20 22:13:40 +00001902 SDValue MemAddr, Align;
Bob Wilson06fce872011-02-07 17:43:21 +00001903 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1904 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1905 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00001906 return nullptr;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001907
Evan Cheng40791332011-04-19 00:04:03 +00001908 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1909 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1910
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001911 SDValue Chain = N->getOperand(0);
Bob Wilson06fce872011-02-07 17:43:21 +00001912 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001913 bool is64BitVector = VT.is64BitVector();
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001914 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001915
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001916 unsigned OpcodeIndex;
1917 switch (VT.getSimpleVT().SimpleTy) {
1918 default: llvm_unreachable("unhandled vst type");
1919 // Double-register operations:
1920 case MVT::v8i8: OpcodeIndex = 0; break;
1921 case MVT::v4i16: OpcodeIndex = 1; break;
1922 case MVT::v2f32:
1923 case MVT::v2i32: OpcodeIndex = 2; break;
1924 case MVT::v1i64: OpcodeIndex = 3; break;
1925 // Quad-register operations:
1926 case MVT::v16i8: OpcodeIndex = 0; break;
1927 case MVT::v8i16: OpcodeIndex = 1; break;
1928 case MVT::v4f32:
1929 case MVT::v4i32: OpcodeIndex = 2; break;
Ahmed Bougachabe0b2272014-12-09 21:25:00 +00001930 case MVT::v2f64:
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001931 case MVT::v2i64: OpcodeIndex = 3;
1932 assert(NumVecs == 1 && "v2i64 type only supported for VST1");
1933 break;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001934 }
1935
Bob Wilson06fce872011-02-07 17:43:21 +00001936 std::vector<EVT> ResTys;
1937 if (isUpdating)
1938 ResTys.push_back(MVT::i32);
1939 ResTys.push_back(MVT::Other);
1940
Evan Cheng3da64f762010-04-16 05:46:06 +00001941 SDValue Pred = getAL(CurDAG);
Bob Wilsonae08a732010-03-20 22:13:40 +00001942 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson06fce872011-02-07 17:43:21 +00001943 SmallVector<SDValue, 7> Ops;
Evan Chenga33fc862009-11-21 06:21:52 +00001944
Bob Wilson06fce872011-02-07 17:43:21 +00001945 // Double registers and VST1/VST2 quad registers are directly supported.
1946 if (is64BitVector || NumVecs <= 2) {
Bob Wilsona609b892011-02-07 17:43:15 +00001947 SDValue SrcReg;
Bob Wilson950882b2010-08-28 05:12:57 +00001948 if (NumVecs == 1) {
Bob Wilson06fce872011-02-07 17:43:21 +00001949 SrcReg = N->getOperand(Vec0Idx);
1950 } else if (is64BitVector) {
Evan Chenge276c182010-05-11 01:19:40 +00001951 // Form a REG_SEQUENCE to force register allocation.
Bob Wilson06fce872011-02-07 17:43:21 +00001952 SDValue V0 = N->getOperand(Vec0Idx + 0);
1953 SDValue V1 = N->getOperand(Vec0Idx + 1);
Evan Chenge276c182010-05-11 01:19:40 +00001954 if (NumVecs == 2)
Weiming Zhao95782222012-11-17 00:23:35 +00001955 SrcReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0);
Evan Chenge276c182010-05-11 01:19:40 +00001956 else {
Bob Wilson06fce872011-02-07 17:43:21 +00001957 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilsona609b892011-02-07 17:43:15 +00001958 // If it's a vst3, form a quad D-register and leave the last part as
Evan Chenge276c182010-05-11 01:19:40 +00001959 // an undef.
1960 SDValue V3 = (NumVecs == 3)
1961 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0)
Bob Wilson06fce872011-02-07 17:43:21 +00001962 : N->getOperand(Vec0Idx + 3);
Weiming Zhao95782222012-11-17 00:23:35 +00001963 SrcReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0);
Evan Chenge276c182010-05-11 01:19:40 +00001964 }
Bob Wilson950882b2010-08-28 05:12:57 +00001965 } else {
1966 // Form a QQ register.
Bob Wilson06fce872011-02-07 17:43:21 +00001967 SDValue Q0 = N->getOperand(Vec0Idx);
1968 SDValue Q1 = N->getOperand(Vec0Idx + 1);
Weiming Zhao95782222012-11-17 00:23:35 +00001969 SrcReg = SDValue(createQRegPairNode(MVT::v4i64, Q0, Q1), 0);
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001970 }
Bob Wilson06fce872011-02-07 17:43:21 +00001971
1972 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1973 QOpcodes0[OpcodeIndex]);
1974 Ops.push_back(MemAddr);
1975 Ops.push_back(Align);
1976 if (isUpdating) {
1977 SDValue Inc = N->getOperand(AddrOpIdx + 1);
Jim Grosbach88ac7612011-12-14 21:32:11 +00001978 // FIXME: VST1/VST2 fixed increment doesn't need Reg0. Remove the reg0
Jim Grosbach05df4602011-10-31 21:50:31 +00001979 // case entirely when the rest are updated to that form, too.
Jim Grosbach88ac7612011-12-14 21:32:11 +00001980 if (NumVecs <= 2 && !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach05df4602011-10-31 21:50:31 +00001981 Opc = getVLDSTRegisterUpdateOpcode(Opc);
Jiangning Liu4df23632014-01-16 09:16:13 +00001982 // FIXME: We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so
Jim Grosbach05df4602011-10-31 21:50:31 +00001983 // check for that explicitly too. Horribly hacky, but temporary.
Jiangning Liu4df23632014-01-16 09:16:13 +00001984 if (!isa<ConstantSDNode>(Inc.getNode()))
1985 Ops.push_back(Inc);
1986 else if (NumVecs > 2 && !isVSTfixed(Opc))
1987 Ops.push_back(Reg0);
Bob Wilson06fce872011-02-07 17:43:21 +00001988 }
1989 Ops.push_back(SrcReg);
1990 Ops.push_back(Pred);
1991 Ops.push_back(Reg0);
1992 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00001993 SDNode *VSt = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Evan Cheng40791332011-04-19 00:04:03 +00001994
1995 // Transfer memoperands.
1996 cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1);
1997
1998 return VSt;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001999 }
2000
2001 // Otherwise, quad registers are stored with two separate instructions,
2002 // where one stores the even registers and the other stores the odd registers.
Evan Cheng9e688cb2010-05-15 07:53:37 +00002003
Bob Wilson01ac8f92010-06-16 21:34:01 +00002004 // Form the QQQQ REG_SEQUENCE.
Bob Wilson06fce872011-02-07 17:43:21 +00002005 SDValue V0 = N->getOperand(Vec0Idx + 0);
2006 SDValue V1 = N->getOperand(Vec0Idx + 1);
2007 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilson950882b2010-08-28 05:12:57 +00002008 SDValue V3 = (NumVecs == 3)
2009 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson06fce872011-02-07 17:43:21 +00002010 : N->getOperand(Vec0Idx + 3);
Weiming Zhao95782222012-11-17 00:23:35 +00002011 SDValue RegSeq = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilson01ac8f92010-06-16 21:34:01 +00002012
Bob Wilson06fce872011-02-07 17:43:21 +00002013 // Store the even D registers. This is always an updating store, so that it
2014 // provides the address to the second store for the odd subregs.
Bob Wilsona609b892011-02-07 17:43:15 +00002015 const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain };
2016 SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
2017 MemAddr.getValueType(),
Michael Liaob53d8962013-04-19 22:22:57 +00002018 MVT::Other, OpsA);
Evan Cheng40791332011-04-19 00:04:03 +00002019 cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson01ac8f92010-06-16 21:34:01 +00002020 Chain = SDValue(VStA, 1);
2021
2022 // Store the odd D registers.
Bob Wilson06fce872011-02-07 17:43:21 +00002023 Ops.push_back(SDValue(VStA, 0));
2024 Ops.push_back(Align);
2025 if (isUpdating) {
2026 SDValue Inc = N->getOperand(AddrOpIdx + 1);
2027 assert(isa<ConstantSDNode>(Inc.getNode()) &&
2028 "only constant post-increment update allowed for VST3/4");
2029 (void)Inc;
2030 Ops.push_back(Reg0);
2031 }
2032 Ops.push_back(RegSeq);
2033 Ops.push_back(Pred);
2034 Ops.push_back(Reg0);
2035 Ops.push_back(Chain);
Evan Cheng40791332011-04-19 00:04:03 +00002036 SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
Michael Liaob53d8962013-04-19 22:22:57 +00002037 Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002038 cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1);
2039 return VStB;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00002040}
2041
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002042SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad,
Bob Wilson06fce872011-02-07 17:43:21 +00002043 bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +00002044 const uint16_t *DOpcodes,
2045 const uint16_t *QOpcodes) {
Bob Wilson93117bc2009-10-14 16:46:45 +00002046 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00002047 SDLoc dl(N);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002048
Bob Wilsonae08a732010-03-20 22:13:40 +00002049 SDValue MemAddr, Align;
Bob Wilson06fce872011-02-07 17:43:21 +00002050 unsigned AddrOpIdx = isUpdating ? 1 : 2;
2051 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
2052 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00002053 return nullptr;
Bob Wilson4145e3a2009-10-14 16:19:03 +00002054
Evan Cheng40791332011-04-19 00:04:03 +00002055 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2056 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2057
Bob Wilson4145e3a2009-10-14 16:19:03 +00002058 SDValue Chain = N->getOperand(0);
2059 unsigned Lane =
Bob Wilson06fce872011-02-07 17:43:21 +00002060 cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue();
2061 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilson4145e3a2009-10-14 16:19:03 +00002062 bool is64BitVector = VT.is64BitVector();
2063
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002064 unsigned Alignment = 0;
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002065 if (NumVecs != 3) {
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002066 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002067 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
2068 if (Alignment > NumBytes)
2069 Alignment = NumBytes;
Bob Wilsond29b38c2010-12-10 19:37:42 +00002070 if (Alignment < 8 && Alignment < NumBytes)
2071 Alignment = 0;
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002072 // Alignment must be a power of two; make sure of that.
2073 Alignment = (Alignment & -Alignment);
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002074 if (Alignment == 1)
2075 Alignment = 0;
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002076 }
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002077 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002078
Bob Wilson4145e3a2009-10-14 16:19:03 +00002079 unsigned OpcodeIndex;
2080 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson93117bc2009-10-14 16:46:45 +00002081 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilson4145e3a2009-10-14 16:19:03 +00002082 // Double-register operations:
2083 case MVT::v8i8: OpcodeIndex = 0; break;
2084 case MVT::v4i16: OpcodeIndex = 1; break;
2085 case MVT::v2f32:
2086 case MVT::v2i32: OpcodeIndex = 2; break;
2087 // Quad-register operations:
2088 case MVT::v8i16: OpcodeIndex = 0; break;
2089 case MVT::v4f32:
2090 case MVT::v4i32: OpcodeIndex = 1; break;
2091 }
2092
Bob Wilson06fce872011-02-07 17:43:21 +00002093 std::vector<EVT> ResTys;
2094 if (IsLoad) {
2095 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
2096 if (!is64BitVector)
2097 ResTyElts *= 2;
2098 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(),
2099 MVT::i64, ResTyElts));
2100 }
2101 if (isUpdating)
2102 ResTys.push_back(MVT::i32);
2103 ResTys.push_back(MVT::Other);
2104
Evan Cheng3da64f762010-04-16 05:46:06 +00002105 SDValue Pred = getAL(CurDAG);
Bob Wilsonae08a732010-03-20 22:13:40 +00002106 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Chenga33fc862009-11-21 06:21:52 +00002107
Bob Wilson06fce872011-02-07 17:43:21 +00002108 SmallVector<SDValue, 8> Ops;
Bob Wilson4145e3a2009-10-14 16:19:03 +00002109 Ops.push_back(MemAddr);
Jim Grosbachd1d002a2009-11-07 21:25:39 +00002110 Ops.push_back(Align);
Bob Wilson06fce872011-02-07 17:43:21 +00002111 if (isUpdating) {
2112 SDValue Inc = N->getOperand(AddrOpIdx + 1);
2113 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
2114 }
Bob Wilson01ac8f92010-06-16 21:34:01 +00002115
Bob Wilsond5c57a52010-09-13 23:01:35 +00002116 SDValue SuperReg;
Bob Wilson06fce872011-02-07 17:43:21 +00002117 SDValue V0 = N->getOperand(Vec0Idx + 0);
2118 SDValue V1 = N->getOperand(Vec0Idx + 1);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002119 if (NumVecs == 2) {
2120 if (is64BitVector)
Weiming Zhao95782222012-11-17 00:23:35 +00002121 SuperReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002122 else
Weiming Zhao95782222012-11-17 00:23:35 +00002123 SuperReg = SDValue(createQRegPairNode(MVT::v4i64, V0, V1), 0);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002124 } else {
Bob Wilson06fce872011-02-07 17:43:21 +00002125 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002126 SDValue V3 = (NumVecs == 3)
Bob Wilson06fce872011-02-07 17:43:21 +00002127 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
2128 : N->getOperand(Vec0Idx + 3);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002129 if (is64BitVector)
Weiming Zhao95782222012-11-17 00:23:35 +00002130 SuperReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002131 else
Weiming Zhao95782222012-11-17 00:23:35 +00002132 SuperReg = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002133 }
Bob Wilsond5c57a52010-09-13 23:01:35 +00002134 Ops.push_back(SuperReg);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002135 Ops.push_back(getI32Imm(Lane));
Evan Chenga33fc862009-11-21 06:21:52 +00002136 Ops.push_back(Pred);
Bob Wilsonae08a732010-03-20 22:13:40 +00002137 Ops.push_back(Reg0);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002138 Ops.push_back(Chain);
2139
Bob Wilson06fce872011-02-07 17:43:21 +00002140 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
2141 QOpcodes[OpcodeIndex]);
Michael Liaob53d8962013-04-19 22:22:57 +00002142 SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002143 cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson93117bc2009-10-14 16:46:45 +00002144 if (!IsLoad)
Bob Wilson06fce872011-02-07 17:43:21 +00002145 return VLdLn;
Evan Cheng0cbd11d2010-05-15 01:36:29 +00002146
Bob Wilsond5c57a52010-09-13 23:01:35 +00002147 // Extract the subregisters.
Bob Wilson06fce872011-02-07 17:43:21 +00002148 SuperReg = SDValue(VLdLn, 0);
2149 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
2150 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
2151 unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0;
Bob Wilson01ac8f92010-06-16 21:34:01 +00002152 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
2153 ReplaceUses(SDValue(N, Vec),
Bob Wilson06fce872011-02-07 17:43:21 +00002154 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
2155 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1));
2156 if (isUpdating)
2157 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002158 return nullptr;
Bob Wilson4145e3a2009-10-14 16:19:03 +00002159}
2160
Bob Wilson06fce872011-02-07 17:43:21 +00002161SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating,
Craig Topper01736f82012-05-24 05:17:00 +00002162 unsigned NumVecs,
2163 const uint16_t *Opcodes) {
Bob Wilson2d790df2010-11-28 06:51:26 +00002164 assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00002165 SDLoc dl(N);
Bob Wilson2d790df2010-11-28 06:51:26 +00002166
2167 SDValue MemAddr, Align;
2168 if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00002169 return nullptr;
Bob Wilson2d790df2010-11-28 06:51:26 +00002170
Evan Cheng40791332011-04-19 00:04:03 +00002171 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2172 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2173
Bob Wilson2d790df2010-11-28 06:51:26 +00002174 SDValue Chain = N->getOperand(0);
2175 EVT VT = N->getValueType(0);
2176
2177 unsigned Alignment = 0;
2178 if (NumVecs != 3) {
2179 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
2180 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
2181 if (Alignment > NumBytes)
2182 Alignment = NumBytes;
Bob Wilsond29b38c2010-12-10 19:37:42 +00002183 if (Alignment < 8 && Alignment < NumBytes)
2184 Alignment = 0;
Bob Wilson2d790df2010-11-28 06:51:26 +00002185 // Alignment must be a power of two; make sure of that.
2186 Alignment = (Alignment & -Alignment);
2187 if (Alignment == 1)
2188 Alignment = 0;
2189 }
2190 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
2191
2192 unsigned OpcodeIndex;
2193 switch (VT.getSimpleVT().SimpleTy) {
2194 default: llvm_unreachable("unhandled vld-dup type");
2195 case MVT::v8i8: OpcodeIndex = 0; break;
2196 case MVT::v4i16: OpcodeIndex = 1; break;
2197 case MVT::v2f32:
2198 case MVT::v2i32: OpcodeIndex = 2; break;
2199 }
2200
2201 SDValue Pred = getAL(CurDAG);
2202 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2203 SDValue SuperReg;
2204 unsigned Opc = Opcodes[OpcodeIndex];
Bob Wilson06fce872011-02-07 17:43:21 +00002205 SmallVector<SDValue, 6> Ops;
2206 Ops.push_back(MemAddr);
2207 Ops.push_back(Align);
2208 if (isUpdating) {
Jim Grosbachc80a2642011-12-21 19:40:55 +00002209 // fixed-stride update instructions don't have an explicit writeback
2210 // operand. It's implicit in the opcode itself.
Bob Wilson06fce872011-02-07 17:43:21 +00002211 SDValue Inc = N->getOperand(2);
Jim Grosbachc80a2642011-12-21 19:40:55 +00002212 if (!isa<ConstantSDNode>(Inc.getNode()))
2213 Ops.push_back(Inc);
2214 // FIXME: VLD3 and VLD4 haven't been updated to that form yet.
2215 else if (NumVecs > 2)
2216 Ops.push_back(Reg0);
Bob Wilson06fce872011-02-07 17:43:21 +00002217 }
2218 Ops.push_back(Pred);
2219 Ops.push_back(Reg0);
2220 Ops.push_back(Chain);
Bob Wilson2d790df2010-11-28 06:51:26 +00002221
2222 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
Bob Wilson06fce872011-02-07 17:43:21 +00002223 std::vector<EVT> ResTys;
Evan Cheng40791332011-04-19 00:04:03 +00002224 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts));
Bob Wilson06fce872011-02-07 17:43:21 +00002225 if (isUpdating)
2226 ResTys.push_back(MVT::i32);
2227 ResTys.push_back(MVT::Other);
Michael Liaob53d8962013-04-19 22:22:57 +00002228 SDNode *VLdDup = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002229 cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson2d790df2010-11-28 06:51:26 +00002230 SuperReg = SDValue(VLdDup, 0);
Bob Wilson2d790df2010-11-28 06:51:26 +00002231
2232 // Extract the subregisters.
2233 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2234 unsigned SubIdx = ARM::dsub_0;
2235 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
2236 ReplaceUses(SDValue(N, Vec),
2237 CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg));
Bob Wilson06fce872011-02-07 17:43:21 +00002238 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1));
2239 if (isUpdating)
2240 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002241 return nullptr;
Bob Wilson2d790df2010-11-28 06:51:26 +00002242}
2243
Bob Wilson5bc8a792010-07-07 00:08:54 +00002244SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs,
2245 unsigned Opc) {
Bob Wilson3ed511b2010-07-06 23:36:25 +00002246 assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00002247 SDLoc dl(N);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002248 EVT VT = N->getValueType(0);
Bob Wilson5bc8a792010-07-07 00:08:54 +00002249 unsigned FirstTblReg = IsExt ? 2 : 1;
Bob Wilson3ed511b2010-07-06 23:36:25 +00002250
2251 // Form a REG_SEQUENCE to force register allocation.
2252 SDValue RegSeq;
Bob Wilson5bc8a792010-07-07 00:08:54 +00002253 SDValue V0 = N->getOperand(FirstTblReg + 0);
2254 SDValue V1 = N->getOperand(FirstTblReg + 1);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002255 if (NumVecs == 2)
Weiming Zhao95782222012-11-17 00:23:35 +00002256 RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002257 else {
Bob Wilson5bc8a792010-07-07 00:08:54 +00002258 SDValue V2 = N->getOperand(FirstTblReg + 2);
Jim Grosbachd37f0712010-10-21 19:38:40 +00002259 // If it's a vtbl3, form a quad D-register and leave the last part as
Bob Wilson3ed511b2010-07-06 23:36:25 +00002260 // an undef.
2261 SDValue V3 = (NumVecs == 3)
2262 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson5bc8a792010-07-07 00:08:54 +00002263 : N->getOperand(FirstTblReg + 3);
Weiming Zhao95782222012-11-17 00:23:35 +00002264 RegSeq = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002265 }
2266
Bob Wilson5bc8a792010-07-07 00:08:54 +00002267 SmallVector<SDValue, 6> Ops;
2268 if (IsExt)
2269 Ops.push_back(N->getOperand(1));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00002270 Ops.push_back(RegSeq);
Bob Wilson5bc8a792010-07-07 00:08:54 +00002271 Ops.push_back(N->getOperand(FirstTblReg + NumVecs));
Bob Wilson3ed511b2010-07-06 23:36:25 +00002272 Ops.push_back(getAL(CurDAG)); // predicate
2273 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register
Michael Liaob53d8962013-04-19 22:22:57 +00002274 return CurDAG->getMachineNode(Opc, dl, VT, Ops);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002275}
2276
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002277SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N,
Jim Grosbach825cb292010-04-22 23:24:18 +00002278 bool isSigned) {
Sandeep Patel423e42b2009-10-13 18:59:48 +00002279 if (!Subtarget->hasV6T2Ops())
Craig Topper062a2ba2014-04-25 05:30:21 +00002280 return nullptr;
Bob Wilson93117bc2009-10-14 16:46:45 +00002281
Evan Chengeae6d2c2012-12-19 20:16:09 +00002282 unsigned Opc = isSigned
2283 ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX)
Jim Grosbach825cb292010-04-22 23:24:18 +00002284 : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX);
2285
Jim Grosbach825cb292010-04-22 23:24:18 +00002286 // For unsigned extracts, check for a shift right and mask
2287 unsigned And_imm = 0;
2288 if (N->getOpcode() == ISD::AND) {
2289 if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) {
2290
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00002291 // The immediate is a mask of the low bits iff imm & (imm+1) == 0
Jim Grosbach825cb292010-04-22 23:24:18 +00002292 if (And_imm & (And_imm + 1))
Craig Topper062a2ba2014-04-25 05:30:21 +00002293 return nullptr;
Jim Grosbach825cb292010-04-22 23:24:18 +00002294
2295 unsigned Srl_imm = 0;
2296 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL,
2297 Srl_imm)) {
2298 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
2299
Jim Grosbach03f56d92011-07-27 21:09:25 +00002300 // Note: The width operand is encoded as width-1.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00002301 unsigned Width = countTrailingOnes(And_imm) - 1;
Jim Grosbach825cb292010-04-22 23:24:18 +00002302 unsigned LSB = Srl_imm;
Evan Chengeae6d2c2012-12-19 20:16:09 +00002303
Jim Grosbach825cb292010-04-22 23:24:18 +00002304 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Chengeae6d2c2012-12-19 20:16:09 +00002305
2306 if ((LSB + Width + 1) == N->getValueType(0).getSizeInBits()) {
2307 // It's cheaper to use a right shift to extract the top bits.
2308 if (Subtarget->isThumb()) {
2309 Opc = isSigned ? ARM::t2ASRri : ARM::t2LSRri;
2310 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2311 CurDAG->getTargetConstant(LSB, MVT::i32),
2312 getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002313 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Evan Chengeae6d2c2012-12-19 20:16:09 +00002314 }
2315
2316 // ARM models shift instructions as MOVsi with shifter operand.
2317 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(ISD::SRL);
2318 SDValue ShOpc =
2319 CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, LSB),
2320 MVT::i32);
2321 SDValue Ops[] = { N->getOperand(0).getOperand(0), ShOpc,
2322 getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002323 return CurDAG->SelectNodeTo(N, ARM::MOVsi, MVT::i32, Ops);
Evan Chengeae6d2c2012-12-19 20:16:09 +00002324 }
2325
Jim Grosbach825cb292010-04-22 23:24:18 +00002326 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2327 CurDAG->getTargetConstant(LSB, MVT::i32),
2328 CurDAG->getTargetConstant(Width, MVT::i32),
Craig Topper481fb282014-04-27 19:21:11 +00002329 getAL(CurDAG), Reg0 };
2330 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Jim Grosbach825cb292010-04-22 23:24:18 +00002331 }
2332 }
Craig Topper062a2ba2014-04-25 05:30:21 +00002333 return nullptr;
Jim Grosbach825cb292010-04-22 23:24:18 +00002334 }
2335
2336 // Otherwise, we're looking for a shift of a shift
Sandeep Patel423e42b2009-10-13 18:59:48 +00002337 unsigned Shl_imm = 0;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002338 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) {
Sandeep Patel423e42b2009-10-13 18:59:48 +00002339 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
2340 unsigned Srl_imm = 0;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002341 if (isInt32Immediate(N->getOperand(1), Srl_imm)) {
Sandeep Patel423e42b2009-10-13 18:59:48 +00002342 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
Jim Grosbach03f56d92011-07-27 21:09:25 +00002343 // Note: The width operand is encoded as width-1.
2344 unsigned Width = 32 - Srl_imm - 1;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002345 int LSB = Srl_imm - Shl_imm;
Evan Cheng0f55e9c2009-10-22 00:40:00 +00002346 if (LSB < 0)
Craig Topper062a2ba2014-04-25 05:30:21 +00002347 return nullptr;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002348 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002349 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Sandeep Patel423e42b2009-10-13 18:59:48 +00002350 CurDAG->getTargetConstant(LSB, MVT::i32),
2351 CurDAG->getTargetConstant(Width, MVT::i32),
2352 getAL(CurDAG), Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002353 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Sandeep Patel423e42b2009-10-13 18:59:48 +00002354 }
2355 }
Tim Northover14ff2df2014-07-23 13:59:12 +00002356
2357 if (N->getOpcode() == ISD::SIGN_EXTEND_INREG) {
2358 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
2359 unsigned LSB = 0;
2360 if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL, LSB) &&
2361 !isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRA, LSB))
2362 return nullptr;
2363
2364 if (LSB + Width > 32)
2365 return nullptr;
2366
2367 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2368 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2369 CurDAG->getTargetConstant(LSB, MVT::i32),
2370 CurDAG->getTargetConstant(Width - 1, MVT::i32),
2371 getAL(CurDAG), Reg0 };
2372 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
2373 }
2374
Craig Topper062a2ba2014-04-25 05:30:21 +00002375 return nullptr;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002376}
2377
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002378/// Target-specific DAG combining for ISD::XOR.
2379/// Target-independent combining lowers SELECT_CC nodes of the form
2380/// select_cc setg[ge] X, 0, X, -X
2381/// select_cc setgt X, -1, X, -X
2382/// select_cc setl[te] X, 0, -X, X
2383/// select_cc setlt X, 1, -X, X
2384/// which represent Integer ABS into:
2385/// Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2386/// ARM instruction selection detects the latter and matches it to
2387/// ARM::ABS or ARM::t2ABS machine node.
2388SDNode *ARMDAGToDAGISel::SelectABSOp(SDNode *N){
2389 SDValue XORSrc0 = N->getOperand(0);
2390 SDValue XORSrc1 = N->getOperand(1);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002391 EVT VT = N->getValueType(0);
2392
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002393 if (Subtarget->isThumb1Only())
Craig Topper062a2ba2014-04-25 05:30:21 +00002394 return nullptr;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002395
Jim Grosbachb437a8c2012-08-01 20:33:00 +00002396 if (XORSrc0.getOpcode() != ISD::ADD || XORSrc1.getOpcode() != ISD::SRA)
Craig Topper062a2ba2014-04-25 05:30:21 +00002397 return nullptr;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002398
2399 SDValue ADDSrc0 = XORSrc0.getOperand(0);
2400 SDValue ADDSrc1 = XORSrc0.getOperand(1);
2401 SDValue SRASrc0 = XORSrc1.getOperand(0);
2402 SDValue SRASrc1 = XORSrc1.getOperand(1);
2403 ConstantSDNode *SRAConstant = dyn_cast<ConstantSDNode>(SRASrc1);
2404 EVT XType = SRASrc0.getValueType();
2405 unsigned Size = XType.getSizeInBits() - 1;
2406
Jim Grosbachb437a8c2012-08-01 20:33:00 +00002407 if (ADDSrc1 == XORSrc1 && ADDSrc0 == SRASrc0 &&
Craig Topper062a2ba2014-04-25 05:30:21 +00002408 XType.isInteger() && SRAConstant != nullptr &&
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002409 Size == SRAConstant->getZExtValue()) {
Jim Grosbachb437a8c2012-08-01 20:33:00 +00002410 unsigned Opcode = Subtarget->isThumb2() ? ARM::t2ABS : ARM::ABS;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002411 return CurDAG->SelectNodeTo(N, Opcode, VT, ADDSrc0);
2412 }
2413
Craig Topper062a2ba2014-04-25 05:30:21 +00002414 return nullptr;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002415}
2416
Evan Chengd85631e2010-05-05 18:28:36 +00002417SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) {
2418 // The only time a CONCAT_VECTORS operation can have legal types is when
2419 // two 64-bit vectors are concatenated to a 128-bit vector.
2420 EVT VT = N->getValueType(0);
2421 if (!VT.is128BitVector() || N->getNumOperands() != 2)
2422 llvm_unreachable("unexpected CONCAT_VECTORS");
Weiming Zhao95782222012-11-17 00:23:35 +00002423 return createDRegPairNode(VT, N->getOperand(0), N->getOperand(1));
Evan Chengd85631e2010-05-05 18:28:36 +00002424}
2425
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002426SDNode *ARMDAGToDAGISel::Select(SDNode *N) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002427 SDLoc dl(N);
Evan Cheng10043e22007-01-19 07:51:42 +00002428
Tim Northover31d093c2013-09-22 08:21:56 +00002429 if (N->isMachineOpcode()) {
2430 N->setNodeId(-1);
Craig Topper062a2ba2014-04-25 05:30:21 +00002431 return nullptr; // Already selected.
Tim Northover31d093c2013-09-22 08:21:56 +00002432 }
Rafael Espindola4e760152006-06-12 12:28:08 +00002433
2434 switch (N->getOpcode()) {
Evan Cheng10043e22007-01-19 07:51:42 +00002435 default: break;
Weiming Zhaoc5987002013-02-14 18:10:21 +00002436 case ISD::INLINEASM: {
2437 SDNode *ResNode = SelectInlineAsm(N);
2438 if (ResNode)
2439 return ResNode;
2440 break;
2441 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002442 case ISD::XOR: {
2443 // Select special operations if XOR node forms integer ABS pattern
2444 SDNode *ResNode = SelectABSOp(N);
2445 if (ResNode)
2446 return ResNode;
2447 // Other cases are autogenerated.
2448 break;
2449 }
Evan Cheng10043e22007-01-19 07:51:42 +00002450 case ISD::Constant: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002451 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +00002452 bool UseCP = true;
Eric Christopherc1058df2014-07-04 01:55:26 +00002453 if (Subtarget->useMovt(*MF))
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002454 // Thumb2-aware targets have the MOVT instruction, so all immediates can
2455 // be done with MOV + MOVT, at worst.
Tim Northover55c625f2014-01-23 13:43:47 +00002456 UseCP = false;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002457 else {
2458 if (Subtarget->isThumb()) {
Tim Northover55c625f2014-01-23 13:43:47 +00002459 UseCP = (Val > 255 && // MOV
2460 ~Val > 255 && // MOV + MVN
2461 !ARM_AM::isThumbImmShiftedVal(Val) && // MOV + LSL
2462 !(Subtarget->hasV6T2Ops() && Val <= 0xffff)); // MOVW
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002463 } else
Tim Northover55c625f2014-01-23 13:43:47 +00002464 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
2465 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
2466 !ARM_AM::isSOImmTwoPartVal(Val) && // two instrs.
2467 !(Subtarget->hasV6T2Ops() && Val <= 0xffff)); // MOVW
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002468 }
2469
Evan Cheng10043e22007-01-19 07:51:42 +00002470 if (UseCP) {
Eric Christopherb17140d2014-10-08 07:32:17 +00002471 SDValue CPIdx = CurDAG->getTargetConstantPool(
2472 ConstantInt::get(Type::getInt32Ty(*CurDAG->getContext()), Val),
2473 TLI->getPointerTy());
Evan Cheng1526ba52007-01-24 08:53:17 +00002474
2475 SDNode *ResNode;
Tim Northover55c625f2014-01-23 13:43:47 +00002476 if (Subtarget->isThumb()) {
Evan Cheng3da64f762010-04-16 05:46:06 +00002477 SDValue Pred = getAL(CurDAG);
Owen Anderson9f944592009-08-11 20:47:22 +00002478 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Chengcd4cdd12009-07-11 06:43:01 +00002479 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Jim Grosbachbfef3092010-12-15 23:52:36 +00002480 ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other,
Michael Liaob53d8962013-04-19 22:22:57 +00002481 Ops);
Evan Chengcd4cdd12009-07-11 06:43:01 +00002482 } else {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002483 SDValue Ops[] = {
Jim Grosbachf24f9d92009-08-11 15:33:49 +00002484 CPIdx,
Owen Anderson9f944592009-08-11 20:47:22 +00002485 CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng7e90b112007-07-05 07:15:27 +00002486 getAL(CurDAG),
Owen Anderson9f944592009-08-11 20:47:22 +00002487 CurDAG->getRegister(0, MVT::i32),
Evan Cheng1526ba52007-01-24 08:53:17 +00002488 CurDAG->getEntryNode()
2489 };
Dan Gohman32f71d72009-09-25 18:54:59 +00002490 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
Michael Liaob53d8962013-04-19 22:22:57 +00002491 Ops);
Evan Cheng1526ba52007-01-24 08:53:17 +00002492 }
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002493 ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002494 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +00002495 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00002496
Evan Cheng10043e22007-01-19 07:51:42 +00002497 // Other cases are autogenerated.
Rafael Espindola4e760152006-06-12 12:28:08 +00002498 break;
Evan Cheng10043e22007-01-19 07:51:42 +00002499 }
Rafael Espindola5f7ab1b2006-11-09 13:58:55 +00002500 case ISD::FrameIndex: {
Evan Cheng10043e22007-01-19 07:51:42 +00002501 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindola5f7ab1b2006-11-09 13:58:55 +00002502 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00002503 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
David Goodwin22c2fba2009-07-08 23:10:31 +00002504 if (Subtarget->isThumb1Only()) {
Tim Northover23075cc2014-10-20 21:28:41 +00002505 return CurDAG->SelectNodeTo(N, ARM::tADDframe, MVT::i32, TFI,
2506 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbachfde21102009-04-07 20:34:09 +00002507 } else {
David Goodwin4ad77972009-07-14 18:48:51 +00002508 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
2509 ARM::t2ADDri : ARM::ADDri);
Owen Anderson9f944592009-08-11 20:47:22 +00002510 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2511 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2512 CurDAG->getRegister(0, MVT::i32) };
Craig Topper481fb282014-04-27 19:21:11 +00002513 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Evan Cheng7e90b112007-07-05 07:15:27 +00002514 }
Evan Cheng10043e22007-01-19 07:51:42 +00002515 }
Sandeep Patel423e42b2009-10-13 18:59:48 +00002516 case ISD::SRL:
Jim Grosbach825cb292010-04-22 23:24:18 +00002517 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
Sandeep Patel423e42b2009-10-13 18:59:48 +00002518 return I;
2519 break;
Tim Northover14ff2df2014-07-23 13:59:12 +00002520 case ISD::SIGN_EXTEND_INREG:
Sandeep Patel423e42b2009-10-13 18:59:48 +00002521 case ISD::SRA:
Jim Grosbach825cb292010-04-22 23:24:18 +00002522 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true))
Sandeep Patel423e42b2009-10-13 18:59:48 +00002523 return I;
2524 break;
Evan Cheng10043e22007-01-19 07:51:42 +00002525 case ISD::MUL:
Evan Chengb24e51e2009-07-07 01:17:28 +00002526 if (Subtarget->isThumb1Only())
Evan Cheng139edae2007-01-24 02:21:22 +00002527 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002529 unsigned RHSV = C->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +00002530 if (!RHSV) break;
2531 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002532 unsigned ShImm = Log2_32(RHSV-1);
2533 if (ShImm >= 32)
2534 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002535 SDValue V = N->getOperand(0);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002536 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson9f944592009-08-11 20:47:22 +00002537 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2538 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng1ec43962009-07-22 18:08:05 +00002539 if (Subtarget->isThumb()) {
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002540 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002541 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002542 } else {
2543 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002544 return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002545 }
Evan Cheng10043e22007-01-19 07:51:42 +00002546 }
2547 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002548 unsigned ShImm = Log2_32(RHSV+1);
2549 if (ShImm >= 32)
2550 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002551 SDValue V = N->getOperand(0);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002552 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson9f944592009-08-11 20:47:22 +00002553 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2554 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng1ec43962009-07-22 18:08:05 +00002555 if (Subtarget->isThumb()) {
Bob Wilsonb6112e82010-05-28 00:27:15 +00002556 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002557 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002558 } else {
2559 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002560 return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002561 }
Evan Cheng10043e22007-01-19 07:51:42 +00002562 }
2563 }
2564 break;
Evan Cheng786b15f2009-10-21 08:15:52 +00002565 case ISD::AND: {
Jim Grosbach825cb292010-04-22 23:24:18 +00002566 // Check for unsigned bitfield extract
2567 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
2568 return I;
2569
Evan Cheng786b15f2009-10-21 08:15:52 +00002570 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
2571 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
2572 // are entirely contributed by c2 and lower 16-bits are entirely contributed
2573 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
2574 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002575 EVT VT = N->getValueType(0);
Evan Cheng786b15f2009-10-21 08:15:52 +00002576 if (VT != MVT::i32)
2577 break;
2578 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
2579 ? ARM::t2MOVTi16
2580 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
2581 if (!Opc)
2582 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002583 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Evan Cheng786b15f2009-10-21 08:15:52 +00002584 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2585 if (!N1C)
2586 break;
2587 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
2588 SDValue N2 = N0.getOperand(1);
2589 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
2590 if (!N2C)
2591 break;
2592 unsigned N1CVal = N1C->getZExtValue();
2593 unsigned N2CVal = N2C->getZExtValue();
2594 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
2595 (N1CVal & 0xffffU) == 0xffffU &&
2596 (N2CVal & 0xffffU) == 0x0U) {
2597 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
2598 MVT::i32);
2599 SDValue Ops[] = { N0.getOperand(0), Imm16,
2600 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Michael Liaob53d8962013-04-19 22:22:57 +00002601 return CurDAG->getMachineNode(Opc, dl, VT, Ops);
Evan Cheng786b15f2009-10-21 08:15:52 +00002602 }
2603 }
2604 break;
2605 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002606 case ARMISD::VMOVRRD:
2607 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002608 N->getOperand(0), getAL(CurDAG),
Dan Gohman32f71d72009-09-25 18:54:59 +00002609 CurDAG->getRegister(0, MVT::i32));
Dan Gohmana1603612007-10-08 18:33:35 +00002610 case ISD::UMUL_LOHI: {
Evan Chengb24e51e2009-07-07 01:17:28 +00002611 if (Subtarget->isThumb1Only())
2612 break;
2613 if (Subtarget->isThumb()) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002614 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Michael Liaob53d8962013-04-19 22:22:57 +00002615 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2616 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002617 } else {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002618 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson9f944592009-08-11 20:47:22 +00002619 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2620 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002621 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2622 ARM::UMULL : ARM::UMULLv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002623 dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002624 }
Evan Cheng7e90b112007-07-05 07:15:27 +00002625 }
Dan Gohmana1603612007-10-08 18:33:35 +00002626 case ISD::SMUL_LOHI: {
Evan Chengb24e51e2009-07-07 01:17:28 +00002627 if (Subtarget->isThumb1Only())
2628 break;
2629 if (Subtarget->isThumb()) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002630 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson9f944592009-08-11 20:47:22 +00002631 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Michael Liaob53d8962013-04-19 22:22:57 +00002632 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002633 } else {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002634 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson9f944592009-08-11 20:47:22 +00002635 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2636 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002637 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2638 ARM::SMULL : ARM::SMULLv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002639 dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002640 }
Evan Cheng7e90b112007-07-05 07:15:27 +00002641 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002642 case ARMISD::UMLAL:{
2643 if (Subtarget->isThumb()) {
2644 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2645 N->getOperand(3), getAL(CurDAG),
2646 CurDAG->getRegister(0, MVT::i32)};
Michael Liaob53d8962013-04-19 22:22:57 +00002647 return CurDAG->getMachineNode(ARM::t2UMLAL, dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002648 }else{
2649 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2650 N->getOperand(3), getAL(CurDAG),
2651 CurDAG->getRegister(0, MVT::i32),
2652 CurDAG->getRegister(0, MVT::i32) };
2653 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2654 ARM::UMLAL : ARM::UMLALv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002655 dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002656 }
2657 }
2658 case ARMISD::SMLAL:{
2659 if (Subtarget->isThumb()) {
2660 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2661 N->getOperand(3), getAL(CurDAG),
2662 CurDAG->getRegister(0, MVT::i32)};
Michael Liaob53d8962013-04-19 22:22:57 +00002663 return CurDAG->getMachineNode(ARM::t2SMLAL, dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002664 }else{
2665 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2666 N->getOperand(3), getAL(CurDAG),
2667 CurDAG->getRegister(0, MVT::i32),
2668 CurDAG->getRegister(0, MVT::i32) };
2669 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2670 ARM::SMLAL : ARM::SMLALv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002671 dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002672 }
2673 }
Evan Cheng10043e22007-01-19 07:51:42 +00002674 case ISD::LOAD: {
Craig Topper062a2ba2014-04-25 05:30:21 +00002675 SDNode *ResNode = nullptr;
Evan Chengb24e51e2009-07-07 01:17:28 +00002676 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002677 ResNode = SelectT2IndexedLoad(N);
Evan Cheng84c6cda2009-07-02 07:28:31 +00002678 else
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002679 ResNode = SelectARMIndexedLoad(N);
Evan Chengd9c55362009-07-02 01:23:32 +00002680 if (ResNode)
2681 return ResNode;
Evan Cheng10043e22007-01-19 07:51:42 +00002682 // Other cases are autogenerated.
Rafael Espindola5f7ab1b2006-11-09 13:58:55 +00002683 break;
Rafael Espindola4e760152006-06-12 12:28:08 +00002684 }
Evan Cheng7e90b112007-07-05 07:15:27 +00002685 case ARMISD::BRCOND: {
2686 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2687 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2688 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002689
Evan Cheng7e90b112007-07-05 07:15:27 +00002690 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2691 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
2692 // Pattern complexity = 6 cost = 1 size = 0
2693
David Goodwin27303cd2009-06-30 18:04:13 +00002694 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2695 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2696 // Pattern complexity = 6 cost = 1 size = 0
2697
Jim Grosbachf24f9d92009-08-11 15:33:49 +00002698 unsigned Opc = Subtarget->isThumb() ?
David Goodwin27303cd2009-06-30 18:04:13 +00002699 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002700 SDValue Chain = N->getOperand(0);
2701 SDValue N1 = N->getOperand(1);
2702 SDValue N2 = N->getOperand(2);
2703 SDValue N3 = N->getOperand(3);
2704 SDValue InFlag = N->getOperand(4);
Evan Cheng7e90b112007-07-05 07:15:27 +00002705 assert(N1.getOpcode() == ISD::BasicBlock);
2706 assert(N2.getOpcode() == ISD::Constant);
2707 assert(N3.getOpcode() == ISD::Register);
2708
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002709 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmaneffb8942008-09-12 16:56:44 +00002710 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson9f944592009-08-11 20:47:22 +00002711 MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002712 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman32f71d72009-09-25 18:54:59 +00002713 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
Michael Liaob53d8962013-04-19 22:22:57 +00002714 MVT::Glue, Ops);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002715 Chain = SDValue(ResNode, 0);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002716 if (N->getNumValues() == 2) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002717 InFlag = SDValue(ResNode, 1);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002718 ReplaceUses(SDValue(N, 1), InFlag);
Chris Lattnere99faac2008-02-03 03:20:59 +00002719 }
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002720 ReplaceUses(SDValue(N, 0),
Evan Cheng82adca82009-11-19 08:16:50 +00002721 SDValue(Chain.getNode(), Chain.getResNo()));
Craig Topper062a2ba2014-04-25 05:30:21 +00002722 return nullptr;
Evan Cheng7e90b112007-07-05 07:15:27 +00002723 }
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002724 case ARMISD::VZIP: {
2725 unsigned Opc = 0;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002726 EVT VT = N->getValueType(0);
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002727 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002728 default: return nullptr;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002729 case MVT::v8i8: Opc = ARM::VZIPd8; break;
2730 case MVT::v4i16: Opc = ARM::VZIPd16; break;
2731 case MVT::v2f32:
Jim Grosbach4640c812012-04-11 16:53:25 +00002732 // vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
2733 case MVT::v2i32: Opc = ARM::VTRNd32; break;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002734 case MVT::v16i8: Opc = ARM::VZIPq8; break;
2735 case MVT::v8i16: Opc = ARM::VZIPq16; break;
2736 case MVT::v4f32:
2737 case MVT::v4i32: Opc = ARM::VZIPq32; break;
2738 }
Evan Cheng3da64f762010-04-16 05:46:06 +00002739 SDValue Pred = getAL(CurDAG);
Evan Chenga33fc862009-11-21 06:21:52 +00002740 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2741 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
Michael Liaob53d8962013-04-19 22:22:57 +00002742 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops);
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002743 }
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002744 case ARMISD::VUZP: {
2745 unsigned Opc = 0;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002746 EVT VT = N->getValueType(0);
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002747 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002748 default: return nullptr;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002749 case MVT::v8i8: Opc = ARM::VUZPd8; break;
2750 case MVT::v4i16: Opc = ARM::VUZPd16; break;
2751 case MVT::v2f32:
Jim Grosbach6e536de2012-04-11 17:40:18 +00002752 // vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
2753 case MVT::v2i32: Opc = ARM::VTRNd32; break;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002754 case MVT::v16i8: Opc = ARM::VUZPq8; break;
2755 case MVT::v8i16: Opc = ARM::VUZPq16; break;
2756 case MVT::v4f32:
2757 case MVT::v4i32: Opc = ARM::VUZPq32; break;
2758 }
Evan Cheng3da64f762010-04-16 05:46:06 +00002759 SDValue Pred = getAL(CurDAG);
Evan Chenga33fc862009-11-21 06:21:52 +00002760 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2761 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
Michael Liaob53d8962013-04-19 22:22:57 +00002762 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops);
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002763 }
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002764 case ARMISD::VTRN: {
2765 unsigned Opc = 0;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002766 EVT VT = N->getValueType(0);
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002767 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002768 default: return nullptr;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002769 case MVT::v8i8: Opc = ARM::VTRNd8; break;
2770 case MVT::v4i16: Opc = ARM::VTRNd16; break;
2771 case MVT::v2f32:
2772 case MVT::v2i32: Opc = ARM::VTRNd32; break;
2773 case MVT::v16i8: Opc = ARM::VTRNq8; break;
2774 case MVT::v8i16: Opc = ARM::VTRNq16; break;
2775 case MVT::v4f32:
2776 case MVT::v4i32: Opc = ARM::VTRNq32; break;
2777 }
Evan Cheng3da64f762010-04-16 05:46:06 +00002778 SDValue Pred = getAL(CurDAG);
Evan Chenga33fc862009-11-21 06:21:52 +00002779 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2780 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
Michael Liaob53d8962013-04-19 22:22:57 +00002781 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops);
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002782 }
Bob Wilsond8a9a042010-06-04 00:04:02 +00002783 case ARMISD::BUILD_VECTOR: {
2784 EVT VecVT = N->getValueType(0);
2785 EVT EltVT = VecVT.getVectorElementType();
2786 unsigned NumElts = VecVT.getVectorNumElements();
Duncan Sands14627772010-11-03 12:17:33 +00002787 if (EltVT == MVT::f64) {
Bob Wilsond8a9a042010-06-04 00:04:02 +00002788 assert(NumElts == 2 && "unexpected type for BUILD_VECTOR");
Weiming Zhao95782222012-11-17 00:23:35 +00002789 return createDRegPairNode(VecVT, N->getOperand(0), N->getOperand(1));
Bob Wilsond8a9a042010-06-04 00:04:02 +00002790 }
Duncan Sands14627772010-11-03 12:17:33 +00002791 assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR");
Bob Wilsond8a9a042010-06-04 00:04:02 +00002792 if (NumElts == 2)
Weiming Zhao95782222012-11-17 00:23:35 +00002793 return createSRegPairNode(VecVT, N->getOperand(0), N->getOperand(1));
Bob Wilsond8a9a042010-06-04 00:04:02 +00002794 assert(NumElts == 4 && "unexpected type for BUILD_VECTOR");
Weiming Zhao95782222012-11-17 00:23:35 +00002795 return createQuadSRegsNode(VecVT, N->getOperand(0), N->getOperand(1),
Bob Wilsond8a9a042010-06-04 00:04:02 +00002796 N->getOperand(2), N->getOperand(3));
2797 }
Bob Wilsone0636a72009-08-26 17:39:53 +00002798
Bob Wilson2d790df2010-11-28 06:51:26 +00002799 case ARMISD::VLD2DUP: {
Craig Topper01736f82012-05-24 05:17:00 +00002800 static const uint16_t Opcodes[] = { ARM::VLD2DUPd8, ARM::VLD2DUPd16,
2801 ARM::VLD2DUPd32 };
Bob Wilson06fce872011-02-07 17:43:21 +00002802 return SelectVLDDup(N, false, 2, Opcodes);
Bob Wilson2d790df2010-11-28 06:51:26 +00002803 }
2804
Bob Wilson77ab1652010-11-29 19:35:29 +00002805 case ARMISD::VLD3DUP: {
Craig Topper01736f82012-05-24 05:17:00 +00002806 static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo,
2807 ARM::VLD3DUPd16Pseudo,
2808 ARM::VLD3DUPd32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00002809 return SelectVLDDup(N, false, 3, Opcodes);
Bob Wilson77ab1652010-11-29 19:35:29 +00002810 }
2811
Bob Wilson431ac4ef2010-11-30 00:00:35 +00002812 case ARMISD::VLD4DUP: {
Craig Topper01736f82012-05-24 05:17:00 +00002813 static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo,
2814 ARM::VLD4DUPd16Pseudo,
2815 ARM::VLD4DUPd32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00002816 return SelectVLDDup(N, false, 4, Opcodes);
2817 }
2818
2819 case ARMISD::VLD2DUP_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002820 static const uint16_t Opcodes[] = { ARM::VLD2DUPd8wb_fixed,
2821 ARM::VLD2DUPd16wb_fixed,
2822 ARM::VLD2DUPd32wb_fixed };
Bob Wilson06fce872011-02-07 17:43:21 +00002823 return SelectVLDDup(N, true, 2, Opcodes);
2824 }
2825
2826 case ARMISD::VLD3DUP_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002827 static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD,
2828 ARM::VLD3DUPd16Pseudo_UPD,
2829 ARM::VLD3DUPd32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002830 return SelectVLDDup(N, true, 3, Opcodes);
2831 }
2832
2833 case ARMISD::VLD4DUP_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002834 static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD,
2835 ARM::VLD4DUPd16Pseudo_UPD,
2836 ARM::VLD4DUPd32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002837 return SelectVLDDup(N, true, 4, Opcodes);
2838 }
2839
2840 case ARMISD::VLD1_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002841 static const uint16_t DOpcodes[] = { ARM::VLD1d8wb_fixed,
2842 ARM::VLD1d16wb_fixed,
2843 ARM::VLD1d32wb_fixed,
2844 ARM::VLD1d64wb_fixed };
2845 static const uint16_t QOpcodes[] = { ARM::VLD1q8wb_fixed,
2846 ARM::VLD1q16wb_fixed,
2847 ARM::VLD1q32wb_fixed,
2848 ARM::VLD1q64wb_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002849 return SelectVLD(N, true, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002850 }
2851
2852 case ARMISD::VLD2_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002853 static const uint16_t DOpcodes[] = { ARM::VLD2d8wb_fixed,
2854 ARM::VLD2d16wb_fixed,
2855 ARM::VLD2d32wb_fixed,
2856 ARM::VLD1q64wb_fixed};
2857 static const uint16_t QOpcodes[] = { ARM::VLD2q8PseudoWB_fixed,
2858 ARM::VLD2q16PseudoWB_fixed,
2859 ARM::VLD2q32PseudoWB_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002860 return SelectVLD(N, true, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002861 }
2862
2863 case ARMISD::VLD3_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002864 static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo_UPD,
2865 ARM::VLD3d16Pseudo_UPD,
2866 ARM::VLD3d32Pseudo_UPD,
Jiangning Liu4df23632014-01-16 09:16:13 +00002867 ARM::VLD1d64TPseudoWB_fixed};
Craig Topper01736f82012-05-24 05:17:00 +00002868 static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2869 ARM::VLD3q16Pseudo_UPD,
2870 ARM::VLD3q32Pseudo_UPD };
2871 static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD,
2872 ARM::VLD3q16oddPseudo_UPD,
2873 ARM::VLD3q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002874 return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2875 }
2876
2877 case ARMISD::VLD4_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002878 static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo_UPD,
2879 ARM::VLD4d16Pseudo_UPD,
2880 ARM::VLD4d32Pseudo_UPD,
Jiangning Liu4df23632014-01-16 09:16:13 +00002881 ARM::VLD1d64QPseudoWB_fixed};
Craig Topper01736f82012-05-24 05:17:00 +00002882 static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2883 ARM::VLD4q16Pseudo_UPD,
2884 ARM::VLD4q32Pseudo_UPD };
2885 static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD,
2886 ARM::VLD4q16oddPseudo_UPD,
2887 ARM::VLD4q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002888 return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2889 }
2890
2891 case ARMISD::VLD2LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002892 static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD,
2893 ARM::VLD2LNd16Pseudo_UPD,
2894 ARM::VLD2LNd32Pseudo_UPD };
2895 static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD,
2896 ARM::VLD2LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002897 return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes);
2898 }
2899
2900 case ARMISD::VLD3LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002901 static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD,
2902 ARM::VLD3LNd16Pseudo_UPD,
2903 ARM::VLD3LNd32Pseudo_UPD };
2904 static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD,
2905 ARM::VLD3LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002906 return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes);
2907 }
2908
2909 case ARMISD::VLD4LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002910 static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD,
2911 ARM::VLD4LNd16Pseudo_UPD,
2912 ARM::VLD4LNd32Pseudo_UPD };
2913 static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD,
2914 ARM::VLD4LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002915 return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes);
2916 }
2917
2918 case ARMISD::VST1_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002919 static const uint16_t DOpcodes[] = { ARM::VST1d8wb_fixed,
2920 ARM::VST1d16wb_fixed,
2921 ARM::VST1d32wb_fixed,
2922 ARM::VST1d64wb_fixed };
2923 static const uint16_t QOpcodes[] = { ARM::VST1q8wb_fixed,
2924 ARM::VST1q16wb_fixed,
2925 ARM::VST1q32wb_fixed,
2926 ARM::VST1q64wb_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002927 return SelectVST(N, true, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002928 }
2929
2930 case ARMISD::VST2_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002931 static const uint16_t DOpcodes[] = { ARM::VST2d8wb_fixed,
2932 ARM::VST2d16wb_fixed,
2933 ARM::VST2d32wb_fixed,
2934 ARM::VST1q64wb_fixed};
2935 static const uint16_t QOpcodes[] = { ARM::VST2q8PseudoWB_fixed,
2936 ARM::VST2q16PseudoWB_fixed,
2937 ARM::VST2q32PseudoWB_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002938 return SelectVST(N, true, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002939 }
2940
2941 case ARMISD::VST3_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002942 static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo_UPD,
2943 ARM::VST3d16Pseudo_UPD,
2944 ARM::VST3d32Pseudo_UPD,
2945 ARM::VST1d64TPseudoWB_fixed};
2946 static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
2947 ARM::VST3q16Pseudo_UPD,
2948 ARM::VST3q32Pseudo_UPD };
2949 static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD,
2950 ARM::VST3q16oddPseudo_UPD,
2951 ARM::VST3q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002952 return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2953 }
2954
2955 case ARMISD::VST4_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002956 static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo_UPD,
2957 ARM::VST4d16Pseudo_UPD,
2958 ARM::VST4d32Pseudo_UPD,
2959 ARM::VST1d64QPseudoWB_fixed};
2960 static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
2961 ARM::VST4q16Pseudo_UPD,
2962 ARM::VST4q32Pseudo_UPD };
2963 static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD,
2964 ARM::VST4q16oddPseudo_UPD,
2965 ARM::VST4q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002966 return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2967 }
2968
2969 case ARMISD::VST2LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002970 static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD,
2971 ARM::VST2LNd16Pseudo_UPD,
2972 ARM::VST2LNd32Pseudo_UPD };
2973 static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD,
2974 ARM::VST2LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002975 return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes);
2976 }
2977
2978 case ARMISD::VST3LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002979 static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD,
2980 ARM::VST3LNd16Pseudo_UPD,
2981 ARM::VST3LNd32Pseudo_UPD };
2982 static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD,
2983 ARM::VST3LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002984 return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes);
2985 }
2986
2987 case ARMISD::VST4LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002988 static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD,
2989 ARM::VST4LNd16Pseudo_UPD,
2990 ARM::VST4LNd32Pseudo_UPD };
2991 static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD,
2992 ARM::VST4LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002993 return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes);
Bob Wilson431ac4ef2010-11-30 00:00:35 +00002994 }
2995
Bob Wilsone0636a72009-08-26 17:39:53 +00002996 case ISD::INTRINSIC_VOID:
2997 case ISD::INTRINSIC_W_CHAIN: {
2998 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilsone0636a72009-08-26 17:39:53 +00002999 switch (IntNo) {
3000 default:
Bob Wilsonf765e1f2010-05-06 16:05:26 +00003001 break;
Bob Wilsone0636a72009-08-26 17:39:53 +00003002
Tim Northover1ff5f292014-03-26 14:39:31 +00003003 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003004 case Intrinsic::arm_ldrexd: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003005 SDLoc dl(N);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003006 SDValue Chain = N->getOperand(0);
Tim Northover1ff5f292014-03-26 14:39:31 +00003007 SDValue MemAddr = N->getOperand(2);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003008 bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2();
Tim Northover1ff5f292014-03-26 14:39:31 +00003009
3010 bool IsAcquire = IntNo == Intrinsic::arm_ldaexd;
3011 unsigned NewOpc = isThumb ? (IsAcquire ? ARM::t2LDAEXD : ARM::t2LDREXD)
3012 : (IsAcquire ? ARM::LDAEXD : ARM::LDREXD);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003013
3014 // arm_ldrexd returns a i64 value in {i32, i32}
3015 std::vector<EVT> ResTys;
Weiming Zhao8f56f882012-11-16 21:55:34 +00003016 if (isThumb) {
3017 ResTys.push_back(MVT::i32);
3018 ResTys.push_back(MVT::i32);
3019 } else
3020 ResTys.push_back(MVT::Untyped);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003021 ResTys.push_back(MVT::Other);
3022
Weiming Zhao8f56f882012-11-16 21:55:34 +00003023 // Place arguments in the right order.
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003024 SmallVector<SDValue, 7> Ops;
3025 Ops.push_back(MemAddr);
3026 Ops.push_back(getAL(CurDAG));
3027 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
3028 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00003029 SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003030 // Transfer memoperands.
3031 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3032 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
3033 cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1);
3034
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003035 // Remap uses.
Lang Hamesbe3d9712013-03-09 22:56:09 +00003036 SDValue OutChain = isThumb ? SDValue(Ld, 2) : SDValue(Ld, 1);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003037 if (!SDValue(N, 0).use_empty()) {
Weiming Zhao8f56f882012-11-16 21:55:34 +00003038 SDValue Result;
3039 if (isThumb)
3040 Result = SDValue(Ld, 0);
3041 else {
3042 SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32);
3043 SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
Lang Hamesbe3d9712013-03-09 22:56:09 +00003044 dl, MVT::i32, SDValue(Ld, 0), SubRegIdx);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003045 Result = SDValue(ResNode,0);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003046 }
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003047 ReplaceUses(SDValue(N, 0), Result);
3048 }
3049 if (!SDValue(N, 1).use_empty()) {
Weiming Zhao8f56f882012-11-16 21:55:34 +00003050 SDValue Result;
3051 if (isThumb)
3052 Result = SDValue(Ld, 1);
3053 else {
3054 SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32);
3055 SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
Lang Hamesbe3d9712013-03-09 22:56:09 +00003056 dl, MVT::i32, SDValue(Ld, 0), SubRegIdx);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003057 Result = SDValue(ResNode,0);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003058 }
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003059 ReplaceUses(SDValue(N, 1), Result);
3060 }
Lang Hamesbe3d9712013-03-09 22:56:09 +00003061 ReplaceUses(SDValue(N, 2), OutChain);
Craig Topper062a2ba2014-04-25 05:30:21 +00003062 return nullptr;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003063 }
Tim Northover1ff5f292014-03-26 14:39:31 +00003064 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003065 case Intrinsic::arm_strexd: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003066 SDLoc dl(N);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003067 SDValue Chain = N->getOperand(0);
3068 SDValue Val0 = N->getOperand(2);
3069 SDValue Val1 = N->getOperand(3);
3070 SDValue MemAddr = N->getOperand(4);
3071
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003072 // Store exclusive double return a i32 value which is the return status
3073 // of the issued store.
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00003074 EVT ResTys[] = { MVT::i32, MVT::Other };
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003075
Weiming Zhao8f56f882012-11-16 21:55:34 +00003076 bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2();
3077 // Place arguments in the right order.
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003078 SmallVector<SDValue, 7> Ops;
Weiming Zhao8f56f882012-11-16 21:55:34 +00003079 if (isThumb) {
3080 Ops.push_back(Val0);
3081 Ops.push_back(Val1);
3082 } else
3083 // arm_strexd uses GPRPair.
3084 Ops.push_back(SDValue(createGPRPairNode(MVT::Untyped, Val0, Val1), 0));
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003085 Ops.push_back(MemAddr);
3086 Ops.push_back(getAL(CurDAG));
3087 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
3088 Ops.push_back(Chain);
3089
Tim Northover1ff5f292014-03-26 14:39:31 +00003090 bool IsRelease = IntNo == Intrinsic::arm_stlexd;
3091 unsigned NewOpc = isThumb ? (IsRelease ? ARM::t2STLEXD : ARM::t2STREXD)
3092 : (IsRelease ? ARM::STLEXD : ARM::STREXD);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003093
Michael Liaob53d8962013-04-19 22:22:57 +00003094 SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003095 // Transfer memoperands.
3096 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3097 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
3098 cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
3099
3100 return St;
3101 }
3102
Bob Wilson340861d2010-03-23 05:25:43 +00003103 case Intrinsic::arm_neon_vld1: {
Craig Topper01736f82012-05-24 05:17:00 +00003104 static const uint16_t DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16,
3105 ARM::VLD1d32, ARM::VLD1d64 };
3106 static const uint16_t QOpcodes[] = { ARM::VLD1q8, ARM::VLD1q16,
3107 ARM::VLD1q32, ARM::VLD1q64};
Craig Topper062a2ba2014-04-25 05:30:21 +00003108 return SelectVLD(N, false, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilson340861d2010-03-23 05:25:43 +00003109 }
3110
Bob Wilsone0636a72009-08-26 17:39:53 +00003111 case Intrinsic::arm_neon_vld2: {
Craig Topper01736f82012-05-24 05:17:00 +00003112 static const uint16_t DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
3113 ARM::VLD2d32, ARM::VLD1q64 };
3114 static const uint16_t QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo,
3115 ARM::VLD2q32Pseudo };
Craig Topper062a2ba2014-04-25 05:30:21 +00003116 return SelectVLD(N, false, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilsone0636a72009-08-26 17:39:53 +00003117 }
3118
3119 case Intrinsic::arm_neon_vld3: {
Craig Topper01736f82012-05-24 05:17:00 +00003120 static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo,
3121 ARM::VLD3d16Pseudo,
3122 ARM::VLD3d32Pseudo,
3123 ARM::VLD1d64TPseudo };
3124 static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
3125 ARM::VLD3q16Pseudo_UPD,
3126 ARM::VLD3q32Pseudo_UPD };
3127 static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo,
3128 ARM::VLD3q16oddPseudo,
3129 ARM::VLD3q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003130 return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003131 }
3132
3133 case Intrinsic::arm_neon_vld4: {
Craig Topper01736f82012-05-24 05:17:00 +00003134 static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo,
3135 ARM::VLD4d16Pseudo,
3136 ARM::VLD4d32Pseudo,
3137 ARM::VLD1d64QPseudo };
3138 static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
3139 ARM::VLD4q16Pseudo_UPD,
3140 ARM::VLD4q32Pseudo_UPD };
3141 static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo,
3142 ARM::VLD4q16oddPseudo,
3143 ARM::VLD4q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003144 return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003145 }
3146
Bob Wilsonda9817c2009-09-01 04:26:28 +00003147 case Intrinsic::arm_neon_vld2lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003148 static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo,
3149 ARM::VLD2LNd16Pseudo,
3150 ARM::VLD2LNd32Pseudo };
3151 static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo,
3152 ARM::VLD2LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003153 return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes);
Bob Wilsonda9817c2009-09-01 04:26:28 +00003154 }
3155
3156 case Intrinsic::arm_neon_vld3lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003157 static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo,
3158 ARM::VLD3LNd16Pseudo,
3159 ARM::VLD3LNd32Pseudo };
3160 static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo,
3161 ARM::VLD3LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003162 return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes);
Bob Wilsonda9817c2009-09-01 04:26:28 +00003163 }
3164
3165 case Intrinsic::arm_neon_vld4lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003166 static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo,
3167 ARM::VLD4LNd16Pseudo,
3168 ARM::VLD4LNd32Pseudo };
3169 static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo,
3170 ARM::VLD4LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003171 return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes);
Bob Wilsonda9817c2009-09-01 04:26:28 +00003172 }
3173
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00003174 case Intrinsic::arm_neon_vst1: {
Craig Topper01736f82012-05-24 05:17:00 +00003175 static const uint16_t DOpcodes[] = { ARM::VST1d8, ARM::VST1d16,
3176 ARM::VST1d32, ARM::VST1d64 };
3177 static const uint16_t QOpcodes[] = { ARM::VST1q8, ARM::VST1q16,
3178 ARM::VST1q32, ARM::VST1q64 };
Craig Topper062a2ba2014-04-25 05:30:21 +00003179 return SelectVST(N, false, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00003180 }
3181
Bob Wilsone0636a72009-08-26 17:39:53 +00003182 case Intrinsic::arm_neon_vst2: {
Craig Topper01736f82012-05-24 05:17:00 +00003183 static const uint16_t DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
3184 ARM::VST2d32, ARM::VST1q64 };
3185 static uint16_t QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo,
3186 ARM::VST2q32Pseudo };
Craig Topper062a2ba2014-04-25 05:30:21 +00003187 return SelectVST(N, false, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilsone0636a72009-08-26 17:39:53 +00003188 }
3189
3190 case Intrinsic::arm_neon_vst3: {
Craig Topper01736f82012-05-24 05:17:00 +00003191 static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo,
3192 ARM::VST3d16Pseudo,
3193 ARM::VST3d32Pseudo,
3194 ARM::VST1d64TPseudo };
3195 static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
3196 ARM::VST3q16Pseudo_UPD,
3197 ARM::VST3q32Pseudo_UPD };
3198 static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo,
3199 ARM::VST3q16oddPseudo,
3200 ARM::VST3q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003201 return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003202 }
3203
3204 case Intrinsic::arm_neon_vst4: {
Craig Topper01736f82012-05-24 05:17:00 +00003205 static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo,
3206 ARM::VST4d16Pseudo,
3207 ARM::VST4d32Pseudo,
3208 ARM::VST1d64QPseudo };
3209 static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
3210 ARM::VST4q16Pseudo_UPD,
3211 ARM::VST4q32Pseudo_UPD };
3212 static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo,
3213 ARM::VST4q16oddPseudo,
3214 ARM::VST4q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003215 return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003216 }
Bob Wilsond7797752009-09-01 18:51:56 +00003217
3218 case Intrinsic::arm_neon_vst2lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003219 static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo,
3220 ARM::VST2LNd16Pseudo,
3221 ARM::VST2LNd32Pseudo };
3222 static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo,
3223 ARM::VST2LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003224 return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes);
Bob Wilsond7797752009-09-01 18:51:56 +00003225 }
3226
3227 case Intrinsic::arm_neon_vst3lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003228 static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo,
3229 ARM::VST3LNd16Pseudo,
3230 ARM::VST3LNd32Pseudo };
3231 static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo,
3232 ARM::VST3LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003233 return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes);
Bob Wilsond7797752009-09-01 18:51:56 +00003234 }
3235
3236 case Intrinsic::arm_neon_vst4lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003237 static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo,
3238 ARM::VST4LNd16Pseudo,
3239 ARM::VST4LNd32Pseudo };
3240 static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo,
3241 ARM::VST4LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003242 return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes);
Bob Wilsond7797752009-09-01 18:51:56 +00003243 }
Bob Wilsone0636a72009-08-26 17:39:53 +00003244 }
Bob Wilsonf765e1f2010-05-06 16:05:26 +00003245 break;
Bob Wilsone0636a72009-08-26 17:39:53 +00003246 }
Evan Chengd85631e2010-05-05 18:28:36 +00003247
Bob Wilson3ed511b2010-07-06 23:36:25 +00003248 case ISD::INTRINSIC_WO_CHAIN: {
3249 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3250 switch (IntNo) {
3251 default:
3252 break;
3253
3254 case Intrinsic::arm_neon_vtbl2:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003255 return SelectVTBL(N, false, 2, ARM::VTBL2);
Bob Wilson3ed511b2010-07-06 23:36:25 +00003256 case Intrinsic::arm_neon_vtbl3:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003257 return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo);
Bob Wilson3ed511b2010-07-06 23:36:25 +00003258 case Intrinsic::arm_neon_vtbl4:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003259 return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo);
Bob Wilson5bc8a792010-07-07 00:08:54 +00003260
3261 case Intrinsic::arm_neon_vtbx2:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003262 return SelectVTBL(N, true, 2, ARM::VTBX2);
Bob Wilson5bc8a792010-07-07 00:08:54 +00003263 case Intrinsic::arm_neon_vtbx3:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003264 return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo);
Bob Wilson5bc8a792010-07-07 00:08:54 +00003265 case Intrinsic::arm_neon_vtbx4:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003266 return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo);
Bob Wilson3ed511b2010-07-06 23:36:25 +00003267 }
3268 break;
3269 }
3270
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003271 case ARMISD::VTBL1: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003272 SDLoc dl(N);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003273 EVT VT = N->getValueType(0);
3274 SmallVector<SDValue, 6> Ops;
3275
3276 Ops.push_back(N->getOperand(0));
3277 Ops.push_back(N->getOperand(1));
3278 Ops.push_back(getAL(CurDAG)); // Predicate
3279 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
Michael Liaob53d8962013-04-19 22:22:57 +00003280 return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003281 }
3282 case ARMISD::VTBL2: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003283 SDLoc dl(N);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003284 EVT VT = N->getValueType(0);
3285
3286 // Form a REG_SEQUENCE to force register allocation.
3287 SDValue V0 = N->getOperand(0);
3288 SDValue V1 = N->getOperand(1);
Weiming Zhao95782222012-11-17 00:23:35 +00003289 SDValue RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003290
3291 SmallVector<SDValue, 6> Ops;
3292 Ops.push_back(RegSeq);
3293 Ops.push_back(N->getOperand(2));
3294 Ops.push_back(getAL(CurDAG)); // Predicate
3295 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
Michael Liaob53d8962013-04-19 22:22:57 +00003296 return CurDAG->getMachineNode(ARM::VTBL2, dl, VT, Ops);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003297 }
3298
Bob Wilsonf765e1f2010-05-06 16:05:26 +00003299 case ISD::CONCAT_VECTORS:
Evan Chengd85631e2010-05-05 18:28:36 +00003300 return SelectConcatVector(N);
3301 }
Evan Chengd5021732008-12-10 21:54:21 +00003302
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003303 return SelectCode(N);
Evan Cheng10043e22007-01-19 07:51:42 +00003304}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003305
Weiming Zhaoc5987002013-02-14 18:10:21 +00003306SDNode *ARMDAGToDAGISel::SelectInlineAsm(SDNode *N){
3307 std::vector<SDValue> AsmNodeOperands;
3308 unsigned Flag, Kind;
3309 bool Changed = false;
3310 unsigned NumOps = N->getNumOperands();
3311
Weiming Zhaoc5987002013-02-14 18:10:21 +00003312 // Normally, i64 data is bounded to two arbitrary GRPs for "%r" constraint.
3313 // However, some instrstions (e.g. ldrexd/strexd in ARM mode) require
3314 // (even/even+1) GPRs and use %n and %Hn to refer to the individual regs
3315 // respectively. Since there is no constraint to explicitly specify a
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003316 // reg pair, we use GPRPair reg class for "%r" for 64-bit data. For Thumb,
3317 // the 64-bit data may be referred by H, Q, R modifiers, so we still pack
3318 // them into a GPRPair.
Weiming Zhaoc5987002013-02-14 18:10:21 +00003319
Andrew Trickef9de2a2013-05-25 02:42:55 +00003320 SDLoc dl(N);
Craig Topper062a2ba2014-04-25 05:30:21 +00003321 SDValue Glue = N->getGluedNode() ? N->getOperand(NumOps-1)
3322 : SDValue(nullptr,0);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003323
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003324 SmallVector<bool, 8> OpChanged;
Weiming Zhaoc5987002013-02-14 18:10:21 +00003325 // Glue node will be appended late.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003326 for(unsigned i = 0, e = N->getGluedNode() ? NumOps - 1 : NumOps; i < e; ++i) {
Weiming Zhaoc5987002013-02-14 18:10:21 +00003327 SDValue op = N->getOperand(i);
3328 AsmNodeOperands.push_back(op);
3329
3330 if (i < InlineAsm::Op_FirstOperand)
3331 continue;
3332
3333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(i))) {
3334 Flag = C->getZExtValue();
3335 Kind = InlineAsm::getKind(Flag);
3336 }
3337 else
3338 continue;
3339
Joey Gouly392cdad2013-07-08 19:52:51 +00003340 // Immediate operands to inline asm in the SelectionDAG are modeled with
3341 // two operands. The first is a constant of value InlineAsm::Kind_Imm, and
3342 // the second is a constant with the value of the immediate. If we get here
3343 // and we have a Kind_Imm, skip the next operand, and continue.
Joey Gouly606f3fb2013-07-05 10:19:40 +00003344 if (Kind == InlineAsm::Kind_Imm) {
3345 SDValue op = N->getOperand(++i);
3346 AsmNodeOperands.push_back(op);
3347 continue;
3348 }
3349
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003350 unsigned NumRegs = InlineAsm::getNumOperandRegisters(Flag);
3351 if (NumRegs)
3352 OpChanged.push_back(false);
3353
3354 unsigned DefIdx = 0;
3355 bool IsTiedToChangedOp = false;
3356 // If it's a use that is tied with a previous def, it has no
3357 // reg class constraint.
3358 if (Changed && InlineAsm::isUseOperandTiedToDef(Flag, DefIdx))
3359 IsTiedToChangedOp = OpChanged[DefIdx];
3360
Weiming Zhaoc5987002013-02-14 18:10:21 +00003361 if (Kind != InlineAsm::Kind_RegUse && Kind != InlineAsm::Kind_RegDef
3362 && Kind != InlineAsm::Kind_RegDefEarlyClobber)
3363 continue;
3364
Weiming Zhaoc5987002013-02-14 18:10:21 +00003365 unsigned RC;
3366 bool HasRC = InlineAsm::hasRegClassConstraint(Flag, RC);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003367 if ((!IsTiedToChangedOp && (!HasRC || RC != ARM::GPRRegClassID))
3368 || NumRegs != 2)
Weiming Zhaoc5987002013-02-14 18:10:21 +00003369 continue;
3370
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003371 assert((i+2 < NumOps) && "Invalid number of operands in inline asm");
Weiming Zhaoc5987002013-02-14 18:10:21 +00003372 SDValue V0 = N->getOperand(i+1);
3373 SDValue V1 = N->getOperand(i+2);
3374 unsigned Reg0 = cast<RegisterSDNode>(V0)->getReg();
3375 unsigned Reg1 = cast<RegisterSDNode>(V1)->getReg();
3376 SDValue PairedReg;
3377 MachineRegisterInfo &MRI = MF->getRegInfo();
3378
3379 if (Kind == InlineAsm::Kind_RegDef ||
3380 Kind == InlineAsm::Kind_RegDefEarlyClobber) {
3381 // Replace the two GPRs with 1 GPRPair and copy values from GPRPair to
3382 // the original GPRs.
3383
3384 unsigned GPVR = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
3385 PairedReg = CurDAG->getRegister(GPVR, MVT::Untyped);
3386 SDValue Chain = SDValue(N,0);
3387
3388 SDNode *GU = N->getGluedUser();
3389 SDValue RegCopy = CurDAG->getCopyFromReg(Chain, dl, GPVR, MVT::Untyped,
3390 Chain.getValue(1));
3391
3392 // Extract values from a GPRPair reg and copy to the original GPR reg.
3393 SDValue Sub0 = CurDAG->getTargetExtractSubreg(ARM::gsub_0, dl, MVT::i32,
3394 RegCopy);
3395 SDValue Sub1 = CurDAG->getTargetExtractSubreg(ARM::gsub_1, dl, MVT::i32,
3396 RegCopy);
3397 SDValue T0 = CurDAG->getCopyToReg(Sub0, dl, Reg0, Sub0,
3398 RegCopy.getValue(1));
3399 SDValue T1 = CurDAG->getCopyToReg(Sub1, dl, Reg1, Sub1, T0.getValue(1));
3400
3401 // Update the original glue user.
3402 std::vector<SDValue> Ops(GU->op_begin(), GU->op_end()-1);
3403 Ops.push_back(T1.getValue(1));
Craig Topper8c0b4d02014-04-28 05:57:50 +00003404 CurDAG->UpdateNodeOperands(GU, Ops);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003405 }
3406 else {
3407 // For Kind == InlineAsm::Kind_RegUse, we first copy two GPRs into a
3408 // GPRPair and then pass the GPRPair to the inline asm.
3409 SDValue Chain = AsmNodeOperands[InlineAsm::Op_InputChain];
3410
3411 // As REG_SEQ doesn't take RegisterSDNode, we copy them first.
3412 SDValue T0 = CurDAG->getCopyFromReg(Chain, dl, Reg0, MVT::i32,
3413 Chain.getValue(1));
3414 SDValue T1 = CurDAG->getCopyFromReg(Chain, dl, Reg1, MVT::i32,
3415 T0.getValue(1));
3416 SDValue Pair = SDValue(createGPRPairNode(MVT::Untyped, T0, T1), 0);
3417
3418 // Copy REG_SEQ into a GPRPair-typed VR and replace the original two
3419 // i32 VRs of inline asm with it.
3420 unsigned GPVR = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
3421 PairedReg = CurDAG->getRegister(GPVR, MVT::Untyped);
3422 Chain = CurDAG->getCopyToReg(T1, dl, GPVR, Pair, T1.getValue(1));
3423
3424 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
3425 Glue = Chain.getValue(1);
3426 }
3427
3428 Changed = true;
3429
3430 if(PairedReg.getNode()) {
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003431 OpChanged[OpChanged.size() -1 ] = true;
Weiming Zhaoc5987002013-02-14 18:10:21 +00003432 Flag = InlineAsm::getFlagWord(Kind, 1 /* RegNum*/);
Tim Northover55349a22013-08-18 18:06:03 +00003433 if (IsTiedToChangedOp)
3434 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, DefIdx);
3435 else
3436 Flag = InlineAsm::getFlagWordForRegClass(Flag, ARM::GPRPairRegClassID);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003437 // Replace the current flag.
3438 AsmNodeOperands[AsmNodeOperands.size() -1] = CurDAG->getTargetConstant(
3439 Flag, MVT::i32);
3440 // Add the new register node and skip the original two GPRs.
3441 AsmNodeOperands.push_back(PairedReg);
3442 // Skip the next two GPRs.
3443 i += 2;
3444 }
3445 }
3446
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003447 if (Glue.getNode())
3448 AsmNodeOperands.push_back(Glue);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003449 if (!Changed)
Craig Topper062a2ba2014-04-25 05:30:21 +00003450 return nullptr;
Weiming Zhaoc5987002013-02-14 18:10:21 +00003451
Andrew Trickef9de2a2013-05-25 02:42:55 +00003452 SDValue New = CurDAG->getNode(ISD::INLINEASM, SDLoc(N),
Craig Topper48d114b2014-04-26 18:35:24 +00003453 CurDAG->getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003454 New->setNodeId(-1);
3455 return New.getNode();
3456}
3457
3458
Bob Wilsona2c462b2009-05-19 05:53:42 +00003459bool ARMDAGToDAGISel::
3460SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
3461 std::vector<SDValue> &OutOps) {
3462 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson3b515602009-10-13 20:50:28 +00003463 // Require the address to be in a register. That is safe for all ARM
3464 // variants and it is hard to do anything much smarter without knowing
3465 // how the operand is used.
3466 OutOps.push_back(Op);
Bob Wilsona2c462b2009-05-19 05:53:42 +00003467 return false;
3468}
3469
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003470/// createARMISelDag - This pass converts a legalized DAG into a
3471/// ARM-specific DAG, ready for instruction scheduling.
3472///
Bob Wilson2dd957f2009-09-28 14:30:20 +00003473FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
3474 CodeGenOpt::Level OptLevel) {
3475 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003476}