blob: 7f43fa70ef9d10f0b8931d75374202eccf8ee629 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner04336992010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000068}]>;
69
Evan Chengb1852592009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Cheng10043e22007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachfde21102009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +000083}
84
Evan Chengc0b73662007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Cheng10043e22007-01-19 07:51:42 +000087//
Evan Chengc0b73662007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbachfde21102009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +000092}
Evan Chengc0b73662007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbachfde21102009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000101}
Evan Chengc0b73662007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbachfde21102009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach45fceea2010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
David Goodwinb062c232009-08-06 16:52:47 +0000129PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Anton Korobeynikov497d8312010-05-16 09:15:36 +0000130 "${:comment} tADJCALLSTACKUP $amt1",
David Goodwin22c2fba2009-07-08 23:10:31 +0000131 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000132
Jim Grosbach669f1d02009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
David Goodwinb062c232009-08-06 16:52:47 +0000134PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Anton Korobeynikov497d8312010-05-16 09:15:36 +0000135 "${:comment} tADJCALLSTACKDOWN $amt",
David Goodwin22c2fba2009-07-08 23:10:31 +0000136 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000137}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000138
Johnny Chen90adefc2010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
143 let Inst{7-0} = 0b00000000;
144}
145
Johnny Chen74cca5a2010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
150 let Inst{7-0} = 0b00010000;
151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
157 let Inst{7-0} = 0b00100000;
158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
164 let Inst{7-0} = 0b00110000;
165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
171 let Inst{7-0} = 0b01000000;
172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
178 let Inst{3} = 1;
179}
180
181def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Encoding<0b101101> {
184 let Inst{9-5} = 0b10010;
185 let Inst{3} = 0;
186}
187
Johnny Chenf40b8e02010-02-11 18:12:29 +0000188// The i32imm operand $val can be used by a debugger to store more information
189// about the breakpoint.
190def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
191 [/* For disassembly only; pattern left blank */]>,
192 T1Encoding<0b101111> {
193 let Inst{9-8} = 0b10;
194}
195
Johnny Chen44908a52010-03-02 18:14:57 +0000196// Change Processor State is a system instruction -- for disassembly only.
197// The singleton $opt operand contains the following information:
198// opt{4-0} = mode ==> don't care
199// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
200// opt{8-6} = AIF from Inst{2-0}
201// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
202//
203// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
204// CPS which has more options.
Johnny Chen9a3e2392010-03-10 18:59:38 +0000205def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen44908a52010-03-02 18:14:57 +0000206 [/* For disassembly only; pattern left blank */]>,
207 T1Misc<0b0110011>;
208
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000209// For both thumb1 and thumb2.
Evan Chenga7ca6242007-06-19 01:26:51 +0000210let isNotDuplicable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000211def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000212 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chenc28e6292009-12-15 17:24:14 +0000213 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
214 T1Special<{0,0,?,?}> {
215 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
216}
Evan Cheng10043e22007-01-19 07:51:42 +0000217
Evan Chengb566ab72009-06-25 01:05:06 +0000218// PC relative add.
Evan Chengb1852592009-11-19 06:57:41 +0000219def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000220 "add\t$dst, pc, $rhs", []>,
221 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengb566ab72009-06-25 01:05:06 +0000222
223// ADD rd, sp, #imm8
Jim Grosbachfef37282010-08-30 19:49:58 +0000224// This is rematerializable, which is particularly useful for taking the
225// address of locals.
226let isReMaterializable = 1 in {
Evan Chengb1852592009-11-19 06:57:41 +0000227def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000228 "add\t$dst, $sp, $rhs", []>,
229 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Jim Grosbachfef37282010-08-30 19:49:58 +0000230}
Evan Chengb566ab72009-06-25 01:05:06 +0000231
232// ADD sp, sp, #imm7
Evan Chengb1852592009-11-19 06:57:41 +0000233def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000234 "add\t$dst, $rhs", []>,
235 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Chengb566ab72009-06-25 01:05:06 +0000236
Evan Chengb972e562009-08-07 00:34:42 +0000237// SUB sp, sp, #imm7
Evan Chengb1852592009-11-19 06:57:41 +0000238def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000239 "sub\t$dst, $rhs", []>,
240 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Chengb972e562009-08-07 00:34:42 +0000241
Evan Chengf6a9d062009-08-11 23:00:31 +0000242// ADD rm, sp
David Goodwina7c2dfb2009-08-19 18:00:44 +0000243def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000244 "add\t$dst, $rhs", []>,
245 T1Special<{0,0,?,?}> {
246 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
247}
Evan Chengb972e562009-08-07 00:34:42 +0000248
Evan Chengb566ab72009-06-25 01:05:06 +0000249// ADD sp, rm
David Goodwina7c2dfb2009-08-19 18:00:44 +0000250def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000251 "add\t$dst, $rhs", []>,
252 T1Special<{0,0,?,?}> {
253 // A8.6.9 Encoding T2
254 let Inst{7} = 1;
255 let Inst{2-0} = 0b101;
256}
Evan Chengb972e562009-08-07 00:34:42 +0000257
Evan Cheng10043e22007-01-19 07:51:42 +0000258//===----------------------------------------------------------------------===//
259// Control Flow Instructions.
260//
261
Jim Grosbachbcad0c82009-09-30 01:35:11 +0000262let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chenc28e6292009-12-15 17:24:14 +0000263 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
264 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
265 let Inst{6-3} = 0b1110; // Rm = lr
266 }
Evan Chenge7e966d2007-02-01 01:49:46 +0000267 // Alternative return instruction used by vararg functions.
Jim Grosbach3e2cad32010-02-16 21:23:02 +0000268 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000269 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Chenge7e966d2007-02-01 01:49:46 +0000270}
Evan Cheng10043e22007-01-19 07:51:42 +0000271
Bob Wilson73789b82009-10-28 18:26:41 +0000272// Indirect branches
273let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson064c5fe2009-11-03 06:29:56 +0000274 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chenc28e6292009-12-15 17:24:14 +0000275 [(brind GPR:$dst)]>,
Johnny Chen27f000a2010-01-18 20:15:56 +0000276 T1Special<{1,0,1,?}> {
Johnny Chenb34888b2010-01-13 21:00:26 +0000277 // <Rd> = Inst{7:2-0} = pc
Johnny Chenc28e6292009-12-15 17:24:14 +0000278 let Inst{2-0} = 0b111;
279 }
Bob Wilson73789b82009-10-28 18:26:41 +0000280}
281
Evan Cheng10043e22007-01-19 07:51:42 +0000282// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000283let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
284 hasExtraDefRegAllocReq = 1 in
Evan Cheng367a5df2010-09-09 18:18:55 +0000285def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops),
286 IIC_iLoadmBr,
Bob Wilson947f04b2010-03-13 01:08:20 +0000287 "pop${p}\t$dsts", []>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000288 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000289
Jim Grosbach669f1d02009-03-27 23:06:27 +0000290let isCall = 1,
Evan Cheng4b02b2f2009-07-22 06:46:53 +0000291 Defs = [R0, R1, R2, R3, R12, LR,
292 D0, D1, D2, D3, D4, D5, D6, D7,
293 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwind93c6682009-09-03 22:12:28 +0000294 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000295 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000296 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000297 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000298 "bl\t${func:call}",
299 [(ARMtcall tglobaladdr:$func)]>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000300 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000301
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000302 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000303 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000304 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000305 "blx\t${func:call}",
306 [(ARMcall tglobaladdr:$func)]>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000307 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000308
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000309 // Also used for Thumb2
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000310 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Chengb02bdb42009-10-27 00:08:59 +0000311 "blx\t$func",
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000312 [(ARMtcall GPR:$func)]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000313 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
314 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng175bd142009-07-29 21:26:42 +0000315
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000316 // ARMv4T
Johnny Chenc28e6292009-12-15 17:24:14 +0000317 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000318 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Chengb02bdb42009-10-27 00:08:59 +0000319 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +0000320 [(ARMcall_nolink tGPR:$func)]>,
321 Requires<[IsThumb1Only, IsNotDarwin]>;
322}
323
324// On Darwin R9 is call-clobbered.
325let isCall = 1,
326 Defs = [R0, R1, R2, R3, R9, R12, LR,
327 D0, D1, D2, D3, D4, D5, D6, D7,
328 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwind93c6682009-09-03 22:12:28 +0000329 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000330 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000331 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000332 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Chengb02bdb42009-10-27 00:08:59 +0000333 "bl\t${func:call}",
Evan Cheng175bd142009-07-29 21:26:42 +0000334 [(ARMtcall tglobaladdr:$func)]>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000335 Requires<[IsThumb, IsDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000336
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000337 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000338 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000339 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Chengb02bdb42009-10-27 00:08:59 +0000340 "blx\t${func:call}",
Evan Cheng175bd142009-07-29 21:26:42 +0000341 [(ARMcall tglobaladdr:$func)]>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000342 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000343
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000344 // Also used for Thumb2
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000345 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000346 "blx\t$func",
347 [(ARMtcall GPR:$func)]>,
348 Requires<[IsThumb, HasV5T, IsDarwin]>,
349 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng175bd142009-07-29 21:26:42 +0000350
351 // ARMv4T
Johnny Chenc28e6292009-12-15 17:24:14 +0000352 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000353 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000354 "mov\tlr, pc\n\tbx\t$func",
355 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng175bd142009-07-29 21:26:42 +0000356 Requires<[IsThumb1Only, IsDarwin]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000357}
358
Evan Chengac1591b2007-07-21 00:34:19 +0000359let isBranch = 1, isTerminator = 1 in {
Evan Cheng1634e712007-05-16 21:53:43 +0000360 let isBarrier = 1 in {
361 let isPredicable = 1 in
David Goodwinb062c232009-08-06 16:52:47 +0000362 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000363 "b\t$target", [(br bb:$target)]>,
364 T1Encoding<{1,1,1,0,0,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000365
Evan Cheng863736b2007-01-30 01:13:37 +0000366 // Far jump
Evan Cheng317bd7a2009-08-07 05:45:07 +0000367 let Defs = [LR] in
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000368 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Anton Korobeynikov497d8312010-05-16 09:15:36 +0000369 "bl\t$target\t${:comment} far jump",[]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000370
David Goodwin27303cd2009-06-30 18:04:13 +0000371 def tBR_JTr : T1JTI<(outs),
372 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsonb1288242010-07-31 06:28:10 +0000373 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chen466231a2009-12-16 02:32:54 +0000374 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
375 Encoding16 {
376 let Inst{15-7} = 0b010001101;
377 let Inst{2-0} = 0b111;
378 }
Evan Cheng1634e712007-05-16 21:53:43 +0000379 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000380}
381
Evan Chengaa3b8012007-07-05 07:13:32 +0000382// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000383// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000384let isBranch = 1, isTerminator = 1 in
David Goodwinb062c232009-08-06 16:52:47 +0000385 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Chengb02bdb42009-10-27 00:08:59 +0000386 "b$cc\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000387 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
388 T1Encoding<{1,1,0,1,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000389
Evan Cheng6f29ad92009-10-31 23:46:45 +0000390// Compare and branch on zero / non-zero
391let isBranch = 1, isTerminator = 1 in {
392 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000393 "cbz\t$cmp, $target", []>,
394 T1Misc<{0,0,?,1,?,?,?}>;
Evan Cheng6f29ad92009-10-31 23:46:45 +0000395
396 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chenc28e6292009-12-15 17:24:14 +0000397 "cbnz\t$cmp, $target", []>,
398 T1Misc<{1,0,?,1,?,?,?}>;
Evan Cheng6f29ad92009-10-31 23:46:45 +0000399}
400
Johnny Chen57656da2010-02-25 02:21:11 +0000401// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
402// A8.6.16 B: Encoding T1
403// If Inst{11-8} == 0b1111 then SEE SVC
404let isCall = 1 in {
Johnny Chen90adefc2010-02-25 03:28:51 +0000405def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen57656da2010-02-25 02:21:11 +0000406 Encoding16 {
407 let Inst{15-12} = 0b1101;
408 let Inst{11-8} = 0b1111;
409}
410}
411
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000412// A8.6.16 B: Encoding T1
Johnny Chen57656da2010-02-25 02:21:11 +0000413// If Inst{11-8} == 0b1110 then UNDEFINED
Anton Korobeynikov2b7aace2010-05-15 17:19:20 +0000414// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
415// binutils
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000416let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov2b7aace2010-05-15 17:19:20 +0000417def tTRAP : TI<(outs), (ins), IIC_Br,
Bob Wilsonc6018012010-05-17 20:31:13 +0000418 ".short 0xdefe ${:comment} trap", [(trap)]>, Encoding16 {
Johnny Chen57656da2010-02-25 02:21:11 +0000419 let Inst{15-12} = 0b1101;
420 let Inst{11-8} = 0b1110;
421}
422
Evan Cheng10043e22007-01-19 07:51:42 +0000423//===----------------------------------------------------------------------===//
424// Load Store Instructions.
425//
426
Dan Gohman8c5d6832010-02-27 23:47:46 +0000427let canFoldAsLoad = 1, isReMaterializable = 1 in
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000428def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000429 "ldr", "\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000430 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
431 T1LdSt<0b100>;
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000432def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen0f45f4f2010-01-14 22:42:17 +0000433 "ldr", "\t$dst, $addr",
434 []>,
435 T1LdSt4Imm<{1,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000436
David Goodwina7c2dfb2009-08-19 18:00:44 +0000437def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000438 "ldrb", "\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000439 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
440 T1LdSt<0b110>;
Johnny Chen0f45f4f2010-01-14 22:42:17 +0000441def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
442 "ldrb", "\t$dst, $addr",
443 []>,
444 T1LdSt1Imm<{1,?,?}>;
Evan Chengc0b73662007-01-23 22:59:13 +0000445
David Goodwina7c2dfb2009-08-19 18:00:44 +0000446def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000447 "ldrh", "\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000448 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
449 T1LdSt<0b101>;
Johnny Chen0f45f4f2010-01-14 22:42:17 +0000450def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
451 "ldrh", "\t$dst, $addr",
452 []>,
453 T1LdSt2Imm<{1,?,?}>;
Evan Chengc0b73662007-01-23 22:59:13 +0000454
Evan Cheng0794c6a2009-07-11 07:08:13 +0000455let AddedComplexity = 10 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000456def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000457 "ldrsb", "\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000458 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
459 T1LdSt<0b011>;
Evan Chengc0b73662007-01-23 22:59:13 +0000460
Evan Cheng0794c6a2009-07-11 07:08:13 +0000461let AddedComplexity = 10 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000462def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000463 "ldrsh", "\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000464 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
465 T1LdSt<0b111>;
Evan Chengc0b73662007-01-23 22:59:13 +0000466
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000467let canFoldAsLoad = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000468def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000469 "ldr", "\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000470 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
471 T1LdStSP<{1,?,?}>;
Evan Cheng1526ba52007-01-24 08:53:17 +0000472
Evan Chengec13f8262007-02-07 00:06:56 +0000473// Special instruction for restore. It cannot clobber condition register
474// when it's expanded by eliminateCallFramePseudoInstr().
Evan Chengdd7f5662010-05-19 06:07:03 +0000475let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000476def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000477 "ldr", "\t$dst, $addr", []>,
478 T1LdStSP<{1,?,?}>;
Evan Chengec13f8262007-02-07 00:06:56 +0000479
Evan Cheng1526ba52007-01-24 08:53:17 +0000480// Load tconstpool
Evan Cheng3f1a9242009-11-04 00:00:39 +0000481// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohman8c5d6832010-02-27 23:47:46 +0000482let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000483def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengc6394302009-11-04 07:38:48 +0000484 "ldr", ".n\t$dst, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000485 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
486 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengee2763f2007-03-19 07:20:03 +0000487
488// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +0000489let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
490 isReMaterializable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000491def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000492 "ldr", "\t$dst, $addr", []>,
493 T1LdStSP<{1,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000494
David Goodwina7c2dfb2009-08-19 18:00:44 +0000495def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Chengb02bdb42009-10-27 00:08:59 +0000496 "str", "\t$src, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000497 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
498 T1LdSt<0b000>;
Johnny Chen0f45f4f2010-01-14 22:42:17 +0000499def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
500 "str", "\t$src, $addr",
501 []>,
502 T1LdSt4Imm<{0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000503
David Goodwina7c2dfb2009-08-19 18:00:44 +0000504def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Chengb02bdb42009-10-27 00:08:59 +0000505 "strb", "\t$src, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000506 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
507 T1LdSt<0b010>;
Johnny Chen0f45f4f2010-01-14 22:42:17 +0000508def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
509 "strb", "\t$src, $addr",
510 []>,
511 T1LdSt1Imm<{0,?,?}>;
Evan Chengc0b73662007-01-23 22:59:13 +0000512
David Goodwina7c2dfb2009-08-19 18:00:44 +0000513def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Chengb02bdb42009-10-27 00:08:59 +0000514 "strh", "\t$src, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000515 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
516 T1LdSt<0b001>;
Johnny Chen0f45f4f2010-01-14 22:42:17 +0000517def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
518 "strh", "\t$src, $addr",
519 []>,
520 T1LdSt2Imm<{0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000521
David Goodwina7c2dfb2009-08-19 18:00:44 +0000522def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Chengb02bdb42009-10-27 00:08:59 +0000523 "str", "\t$src, $addr",
Johnny Chenc28e6292009-12-15 17:24:14 +0000524 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
525 T1LdStSP<{0,?,?}>;
Evan Chengec13f8262007-02-07 00:06:56 +0000526
Evan Chengdd7f5662010-05-19 06:07:03 +0000527let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengec13f8262007-02-07 00:06:56 +0000528// Special instruction for spill. It cannot clobber condition register
529// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwina7c2dfb2009-08-19 18:00:44 +0000530def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chenc28e6292009-12-15 17:24:14 +0000531 "str", "\t$src, $addr", []>,
532 T1LdStSP<{0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000533}
534
535//===----------------------------------------------------------------------===//
536// Load / store multiple Instructions.
537//
538
Jim Grosbach9877af32010-09-07 21:30:25 +0000539// These require base address to be written back or one of the loaded regs.
Evan Chengdd7f5662010-05-19 06:07:03 +0000540let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengcc9ca352009-08-11 21:11:32 +0000541def tLDM : T1I<(outs),
Bob Wilson947f04b2010-03-13 01:08:20 +0000542 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
David Goodwina7c2dfb2009-08-19 18:00:44 +0000543 IIC_iLoadm,
Bob Wilson947f04b2010-03-13 01:08:20 +0000544 "ldm${addr:submode}${p}\t$addr, $dsts", []>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000545 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Cheng10043e22007-01-19 07:51:42 +0000546
Bob Wilson947f04b2010-03-13 01:08:20 +0000547def tLDM_UPD : T1It<(outs tGPR:$wb),
548 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
549 IIC_iLoadm,
Bob Wilsond6243b42010-03-16 17:46:45 +0000550 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson947f04b2010-03-13 01:08:20 +0000551 "$addr.addr = $wb", []>,
552 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chengdd7f5662010-05-19 06:07:03 +0000553} // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq
Bob Wilson947f04b2010-03-13 01:08:20 +0000554
Evan Chengdd7f5662010-05-19 06:07:03 +0000555let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Bob Wilson947f04b2010-03-13 01:08:20 +0000556def tSTM_UPD : T1It<(outs tGPR:$wb),
557 (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops),
558 IIC_iStorem,
Bob Wilsond6243b42010-03-16 17:46:45 +0000559 "stm${addr:submode}${p}\t$addr!, $srcs",
Bob Wilson947f04b2010-03-13 01:08:20 +0000560 "$addr.addr = $wb", []>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000561 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Chengcc9ca352009-08-11 21:11:32 +0000562
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000563let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Cheng367a5df2010-09-09 18:18:55 +0000564def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_iLoadmBr,
Bob Wilson947f04b2010-03-13 01:08:20 +0000565 "pop${p}\t$dsts", []>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000566 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chengcc9ca352009-08-11 21:11:32 +0000567
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000568let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Cheng367a5df2010-09-09 18:18:55 +0000569def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), IIC_iStorem,
Bob Wilson947f04b2010-03-13 01:08:20 +0000570 "push${p}\t$srcs", []>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000571 T1Misc<{0,1,0,?,?,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000572
573//===----------------------------------------------------------------------===//
574// Arithmetic Instructions.
575//
576
David Goodwine85169c2009-06-25 22:49:55 +0000577// Add with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000578let isCommutable = 1, Uses = [CPSR] in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000579def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000580 "adc", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000581 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
582 T1DataProcessing<0b0101>;
Evan Chengf40b9002007-01-27 00:07:15 +0000583
David Goodwine85169c2009-06-25 22:49:55 +0000584// Add immediate
David Goodwina7c2dfb2009-08-19 18:00:44 +0000585def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000586 "add", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000587 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
588 T1General<0b01110>;
Evan Cheng10043e22007-01-19 07:51:42 +0000589
David Goodwina7c2dfb2009-08-19 18:00:44 +0000590def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000591 "add", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000592 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
593 T1General<{1,1,0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000594
David Goodwine85169c2009-06-25 22:49:55 +0000595// Add register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000596let isCommutable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000597def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000598 "add", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000599 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
600 T1General<0b01100>;
Evan Cheng10043e22007-01-19 07:51:42 +0000601
Evan Chengd93b5b62009-06-12 20:46:18 +0000602let neverHasSideEffects = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000603def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000604 "add", "\t$dst, $rhs", []>,
605 T1Special<{0,0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000606
David Goodwine85169c2009-06-25 22:49:55 +0000607// And register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000608let isCommutable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000609def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000610 "and", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000611 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
612 T1DataProcessing<0b0000>;
Evan Cheng10043e22007-01-19 07:51:42 +0000613
David Goodwine85169c2009-06-25 22:49:55 +0000614// ASR immediate
David Goodwina7c2dfb2009-08-19 18:00:44 +0000615def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000616 "asr", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000617 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
618 T1General<{0,1,0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000619
David Goodwine85169c2009-06-25 22:49:55 +0000620// ASR register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000621def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000622 "asr", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000623 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
624 T1DataProcessing<0b0100>;
Evan Cheng10043e22007-01-19 07:51:42 +0000625
David Goodwine85169c2009-06-25 22:49:55 +0000626// BIC register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000627def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000628 "bic", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000629 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
630 T1DataProcessing<0b1110>;
Evan Cheng10043e22007-01-19 07:51:42 +0000631
David Goodwine85169c2009-06-25 22:49:55 +0000632// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +0000633let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +0000634//FIXME: Disable CMN, as CCodes are backwards from compare expectations
635// Compare-to-zero still works out, just not the relationals
636//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
637// "cmn", "\t$lhs, $rhs",
638// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
639// T1DataProcessing<0b1011>;
Johnny Chen7f30b642009-12-16 23:36:52 +0000640def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000641 "cmn", "\t$lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000642 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
643 T1DataProcessing<0b1011>;
David Goodwine85169c2009-06-25 22:49:55 +0000644}
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000645
David Goodwine85169c2009-06-25 22:49:55 +0000646// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +0000647let isCompare = 1, Defs = [CPSR] in {
David Goodwina7c2dfb2009-08-19 18:00:44 +0000648def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000649 "cmp", "\t$lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000650 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
651 T1General<{1,0,1,?,?}>;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000652def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000653 "cmp", "\t$lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000654 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
655 T1General<{1,0,1,?,?}>;
David Goodwine85169c2009-06-25 22:49:55 +0000656}
657
658// CMP register
Gabor Greif2afac8e2010-09-14 20:47:43 +0000659let isCompare = 1, Defs = [CPSR] in {
David Goodwina7c2dfb2009-08-19 18:00:44 +0000660def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000661 "cmp", "\t$lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000662 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
663 T1DataProcessing<0b1010>;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000664def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000665 "cmp", "\t$lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000666 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
667 T1DataProcessing<0b1010>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000668
David Goodwina7c2dfb2009-08-19 18:00:44 +0000669def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000670 "cmp", "\t$lhs, $rhs", []>,
671 T1Special<{0,1,?,?}>;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000672def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000673 "cmp", "\t$lhs, $rhs", []>,
674 T1Special<{0,1,?,?}>;
David Goodwine85169c2009-06-25 22:49:55 +0000675}
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000676
Evan Cheng10043e22007-01-19 07:51:42 +0000677
David Goodwine85169c2009-06-25 22:49:55 +0000678// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000679let isCommutable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000680def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000681 "eor", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000682 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
683 T1DataProcessing<0b0001>;
Evan Cheng10043e22007-01-19 07:51:42 +0000684
David Goodwine85169c2009-06-25 22:49:55 +0000685// LSL immediate
David Goodwina7c2dfb2009-08-19 18:00:44 +0000686def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000687 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000688 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
689 T1General<{0,0,0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000690
David Goodwine85169c2009-06-25 22:49:55 +0000691// LSL register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000692def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000693 "lsl", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000694 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
695 T1DataProcessing<0b0010>;
Evan Cheng10043e22007-01-19 07:51:42 +0000696
David Goodwine85169c2009-06-25 22:49:55 +0000697// LSR immediate
David Goodwina7c2dfb2009-08-19 18:00:44 +0000698def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000699 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000700 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
701 T1General<{0,0,1,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000702
David Goodwine85169c2009-06-25 22:49:55 +0000703// LSR register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000704def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000705 "lsr", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000706 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
707 T1DataProcessing<0b0011>;
Evan Cheng10043e22007-01-19 07:51:42 +0000708
David Goodwine85169c2009-06-25 22:49:55 +0000709// move register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000710def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000711 "mov", "\t$dst, $src",
Johnny Chenc28e6292009-12-15 17:24:14 +0000712 [(set tGPR:$dst, imm0_255:$src)]>,
713 T1General<{1,0,0,?,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000714
715// TODO: A7-73: MOV(2) - mov setting flag.
716
717
Evan Chengd93b5b62009-06-12 20:46:18 +0000718let neverHasSideEffects = 1 in {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000719// FIXME: Make this predicable.
David Goodwina7c2dfb2009-08-19 18:00:44 +0000720def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000721 "mov\t$dst, $src", []>,
722 T1Special<0b1000>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000723let Defs = [CPSR] in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000724def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chen466231a2009-12-16 02:32:54 +0000725 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +0000726 let Inst{15-6} = 0b0000000000;
727}
Evan Chengcd4cdd12009-07-11 06:43:01 +0000728
729// FIXME: Make these predicable.
David Goodwina7c2dfb2009-08-19 18:00:44 +0000730def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000731 "mov\t$dst, $src", []>,
Johnny Chen27f000a2010-01-18 20:15:56 +0000732 T1Special<{1,0,0,?}>;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000733def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000734 "mov\t$dst, $src", []>,
Johnny Chen27f000a2010-01-18 20:15:56 +0000735 T1Special<{1,0,?,0}>;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000736def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000737 "mov\t$dst, $src", []>,
Johnny Chen27f000a2010-01-18 20:15:56 +0000738 T1Special<{1,0,?,?}>;
Evan Chengd93b5b62009-06-12 20:46:18 +0000739} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +0000740
David Goodwine85169c2009-06-25 22:49:55 +0000741// multiply register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000742let isCommutable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000743def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chen1d63b952010-03-03 23:15:43 +0000744 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chenc28e6292009-12-15 17:24:14 +0000745 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
746 T1DataProcessing<0b1101>;
Evan Cheng10043e22007-01-19 07:51:42 +0000747
David Goodwine85169c2009-06-25 22:49:55 +0000748// move inverse register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000749def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000750 "mvn", "\t$dst, $src",
Johnny Chenc28e6292009-12-15 17:24:14 +0000751 [(set tGPR:$dst, (not tGPR:$src))]>,
752 T1DataProcessing<0b1111>;
Evan Cheng10043e22007-01-19 07:51:42 +0000753
David Goodwine85169c2009-06-25 22:49:55 +0000754// bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000755let isCommutable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000756def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000757 "orr", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000758 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
759 T1DataProcessing<0b1100>;
Evan Cheng10043e22007-01-19 07:51:42 +0000760
David Goodwine85169c2009-06-25 22:49:55 +0000761// swaps
David Goodwina7c2dfb2009-08-19 18:00:44 +0000762def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000763 "rev", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000764 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000765 Requires<[IsThumb1Only, HasV6]>,
766 T1Misc<{1,0,1,0,0,0,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000767
David Goodwina7c2dfb2009-08-19 18:00:44 +0000768def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000769 "rev16", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000770 [(set tGPR:$dst,
771 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
772 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
773 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
774 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000775 Requires<[IsThumb1Only, HasV6]>,
776 T1Misc<{1,0,1,0,0,1,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000777
David Goodwina7c2dfb2009-08-19 18:00:44 +0000778def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000779 "revsh", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000780 [(set tGPR:$dst,
781 (sext_inreg
Evan Chengdd406172009-08-18 05:43:23 +0000782 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Chengcd4cdd12009-07-11 06:43:01 +0000783 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000784 Requires<[IsThumb1Only, HasV6]>,
785 T1Misc<{1,0,1,0,1,1,?}>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000786
David Goodwine85169c2009-06-25 22:49:55 +0000787// rotate right register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000788def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000789 "ror", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000790 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
791 T1DataProcessing<0b0111>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000792
793// negate register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000794def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000795 "rsb", "\t$dst, $src, #0",
Johnny Chenc28e6292009-12-15 17:24:14 +0000796 [(set tGPR:$dst, (ineg tGPR:$src))]>,
797 T1DataProcessing<0b1001>;
Evan Cheng10043e22007-01-19 07:51:42 +0000798
David Goodwine85169c2009-06-25 22:49:55 +0000799// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000800let Uses = [CPSR] in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000801def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000802 "sbc", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000803 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
804 T1DataProcessing<0b0110>;
Evan Cheng10043e22007-01-19 07:51:42 +0000805
David Goodwine85169c2009-06-25 22:49:55 +0000806// Subtract immediate
David Goodwina7c2dfb2009-08-19 18:00:44 +0000807def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000808 "sub", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000809 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
810 T1General<0b01111>;
Jim Grosbach669f1d02009-03-27 23:06:27 +0000811
David Goodwina7c2dfb2009-08-19 18:00:44 +0000812def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Chengb02bdb42009-10-27 00:08:59 +0000813 "sub", "\t$dst, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000814 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
815 T1General<{1,1,1,?,?}>;
Jim Grosbach669f1d02009-03-27 23:06:27 +0000816
David Goodwine85169c2009-06-25 22:49:55 +0000817// subtract register
David Goodwina7c2dfb2009-08-19 18:00:44 +0000818def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000819 "sub", "\t$dst, $lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000820 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
821 T1General<0b01101>;
David Goodwine85169c2009-06-25 22:49:55 +0000822
823// TODO: A7-96: STMIA - store multiple.
Evan Cheng10043e22007-01-19 07:51:42 +0000824
David Goodwine85169c2009-06-25 22:49:55 +0000825// sign-extend byte
David Goodwina7c2dfb2009-08-19 18:00:44 +0000826def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000827 "sxtb", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000828 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000829 Requires<[IsThumb1Only, HasV6]>,
830 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwine85169c2009-06-25 22:49:55 +0000831
832// sign-extend short
David Goodwina7c2dfb2009-08-19 18:00:44 +0000833def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000834 "sxth", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000835 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000836 Requires<[IsThumb1Only, HasV6]>,
837 T1Misc<{0,0,1,0,0,0,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000838
David Goodwine85169c2009-06-25 22:49:55 +0000839// test
Gabor Greif2afac8e2010-09-14 20:47:43 +0000840let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000841def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000842 "tst", "\t$lhs, $rhs",
Johnny Chenc28e6292009-12-15 17:24:14 +0000843 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
844 T1DataProcessing<0b1000>;
Evan Cheng10043e22007-01-19 07:51:42 +0000845
David Goodwine85169c2009-06-25 22:49:55 +0000846// zero-extend byte
David Goodwina7c2dfb2009-08-19 18:00:44 +0000847def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000848 "uxtb", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000849 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000850 Requires<[IsThumb1Only, HasV6]>,
851 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwine85169c2009-06-25 22:49:55 +0000852
853// zero-extend short
David Goodwina7c2dfb2009-08-19 18:00:44 +0000854def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Chengb02bdb42009-10-27 00:08:59 +0000855 "uxth", "\t$dst, $src",
Evan Chengcd4cdd12009-07-11 06:43:01 +0000856 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chenc28e6292009-12-15 17:24:14 +0000857 Requires<[IsThumb1Only, HasV6]>,
858 T1Misc<{0,0,1,0,1,0,?}>;
Evan Cheng10043e22007-01-19 07:51:42 +0000859
860
Jim Grosbach3e2cad32010-02-16 21:23:02 +0000861// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +0000862// Expanded after instruction selection into a branch sequence.
863let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +0000864 def tMOVCCr_pseudo :
Evan Chengfd108692009-08-12 02:03:03 +0000865 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Anton Korobeynikov497d8312010-05-16 09:15:36 +0000866 NoItinerary, "${:comment} tMOVCCr $cc",
Evan Chengfd108692009-08-12 02:03:03 +0000867 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000868
Evan Chengbb2af352009-08-12 05:17:19 +0000869
870// 16-bit movcc in IT blocks for Thumb2.
Evan Cheng2c452fc2010-05-19 01:52:25 +0000871let neverHasSideEffects = 1 in {
David Goodwina7c2dfb2009-08-19 18:00:44 +0000872def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chenc28e6292009-12-15 17:24:14 +0000873 "mov", "\t$dst, $rhs", []>,
Johnny Chen27f000a2010-01-18 20:15:56 +0000874 T1Special<{1,0,?,?}>;
Evan Chengbb2af352009-08-12 05:17:19 +0000875
Jim Grosbachf7279bd2010-02-09 19:51:37 +0000876def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000877 "mov", "\t$dst, $rhs", []>,
878 T1General<{1,0,0,?,?}>;
Evan Cheng2c452fc2010-05-19 01:52:25 +0000879} // neverHasSideEffects
Evan Chengbb2af352009-08-12 05:17:19 +0000880
Evan Cheng10043e22007-01-19 07:51:42 +0000881// tLEApcrel - Load a pc-relative address into a register without offending the
882// assembler.
Evan Cheng2c452fc2010-05-19 01:52:25 +0000883let neverHasSideEffects = 1 in {
Evan Chengdaeca2d2010-05-19 07:28:01 +0000884let isReMaterializable = 1 in
David Goodwina7c2dfb2009-08-19 18:00:44 +0000885def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chenc28e6292009-12-15 17:24:14 +0000886 "adr$p\t$dst, #$label", []>,
887 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng10043e22007-01-19 07:51:42 +0000888
Jim Grosbach523e5542010-06-21 21:27:27 +0000889} // neverHasSideEffects
Evan Chengdb73d682009-08-14 00:32:16 +0000890def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilsonceffeb62009-08-21 21:58:55 +0000891 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chenc28e6292009-12-15 17:24:14 +0000892 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
893 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng0701c5a2007-01-27 02:29:45 +0000894
Evan Cheng10043e22007-01-19 07:51:42 +0000895//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000896// TLS Instructions
897//
898
899// __aeabi_read_tp preserves the registers r1-r3.
900let isCall = 1,
901 Defs = [R0, LR] in {
Johnny Chenc28e6292009-12-15 17:24:14 +0000902 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
903 "bl\t__aeabi_read_tp",
904 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000905}
906
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000907// SJLJ Exception handling intrinsics
908// eh_sjlj_setjmp() is an instruction sequence to store the return
909// address and save #0 in R0 for the non-longjmp case.
910// Since by its nature we may be coming from some other function to get
911// here, and we're using the stack frame for the containing function to
912// save/restore registers, we can't keep anything live in regs across
913// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
914// when we get here from a longjmp(). We force everthing out of registers
915// except for our own input by listing the relevant registers in Defs. By
916// doing so, we also cause the prologue/epilogue code to actively preserve
917// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachfaa3abb2010-05-27 23:49:24 +0000918// $val is a scratch register for our use.
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000919let Defs =
Jim Grosbach37eb2c22010-05-28 17:37:40 +0000920 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
921 isBarrier = 1 in {
Jim Grosbacha570d052010-02-08 23:22:00 +0000922 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000923 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbach0b20fda2010-05-28 17:51:20 +0000924 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
925 "adds\t$val, #7\n\t"
926 "str\t$val, [$src, #4]\n\t"
927 "movs\tr0, #0\n\t"
928 "b\t1f\n\t"
929 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000930 "1:", "",
Jim Grosbacha570d052010-02-08 23:22:00 +0000931 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach36d4dec2009-12-01 18:10:36 +0000932}
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000933
934// FIXME: Non-Darwin version(s)
935let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
936 Defs = [ R7, LR, SP ] in {
937def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
938 AddrModeNone, SizeSpecial, IndexModeNone,
939 Pseudo, NoItinerary,
940 "ldr\t$scratch, [$src, #8]\n\t"
941 "mov\tsp, $scratch\n\t"
942 "ldr\t$scratch, [$src, #4]\n\t"
943 "ldr\tr7, [$src]\n\t"
944 "bx\t$scratch", "",
945 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
946 Requires<[IsThumb, IsDarwin]>;
947}
948
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000949//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000950// Non-Instruction Patterns
951//
952
Evan Cheng61671c82009-07-10 02:09:04 +0000953// Add with carry
David Goodwine5b969f2009-07-27 19:59:26 +0000954def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
955 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
956def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng01de9852009-08-20 17:01:04 +0000957 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwine5b969f2009-07-27 19:59:26 +0000958def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
959 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +0000960
961// Subtract with carry
David Goodwine5b969f2009-07-27 19:59:26 +0000962def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
963 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
964def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
965 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
966def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
967 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +0000968
Evan Cheng10043e22007-01-19 07:51:42 +0000969// ConstantPool, GlobalAddress
David Goodwine5b969f2009-07-27 19:59:26 +0000970def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
971def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +0000972
Evan Cheng0701c5a2007-01-27 02:29:45 +0000973// JumpTable
David Goodwine5b969f2009-07-27 19:59:26 +0000974def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
975 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +0000976
Evan Cheng10043e22007-01-19 07:51:42 +0000977// Direct calls
Evan Cheng175bd142009-07-29 21:26:42 +0000978def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000979 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000980def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000981 Requires<[IsThumb, IsDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000982
983def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000984 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng175bd142009-07-29 21:26:42 +0000985def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000986 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000987
988// Indirect calls to ARM routines
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000989def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
990 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
991def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
992 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000993
994// zextload i1 -> zextload i8
Evan Cheng57726812009-06-30 02:15:48 +0000995def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
996 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +0000997
Evan Chengd02d75c2007-01-26 19:13:16 +0000998// extload -> zextload
Evan Cheng57726812009-06-30 02:15:48 +0000999def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1000def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1001def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001002
Evan Cheng6da267d2009-08-28 00:31:43 +00001003// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001004// ldr{b|h} + sxt{b|h} instead.
Evan Cheng38e88cb2009-07-21 18:15:26 +00001005def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng6da267d2009-08-28 00:31:43 +00001006 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
1007 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng38e88cb2009-07-21 18:15:26 +00001008def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng6da267d2009-08-28 00:31:43 +00001009 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
1010 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001011
Evan Cheng6da267d2009-08-28 00:31:43 +00001012def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1013 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1014def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1015 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001016
Evan Cheng10043e22007-01-19 07:51:42 +00001017// Large immediate handling.
1018
1019// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001020def : T1Pat<(i32 thumb_immshifted:$src),
1021 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1022 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001023
Evan Chengeab9ca72009-06-27 02:26:13 +00001024def : T1Pat<(i32 imm0_255_comp:$src),
1025 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001026
1027// Pseudo instruction that combines ldr from constpool and add pc. This should
1028// be expanded into two instructions late to allow if-conversion and
1029// scheduling.
1030let isReMaterializable = 1 in
1031def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach84511e12010-06-02 21:53:11 +00001032 NoItinerary,
1033 "${:comment} ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Cheng207b2462009-11-06 23:52:48 +00001034 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1035 imm:$cp))]>,
1036 Requires<[IsThumb1Only]>;