blob: 18295f566c7078e2fb7565aded0c122ff713a78c [file] [log] [blame]
Chris Lattnerb9740462005-07-01 22:44:09 +00001//===-- X86IntelAsmPrinter.cpp - Convert X86 LLVM code to Intel assembly --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to Intel format assembly language.
12// This printer is the output mechanism used by `llc'.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86IntelAsmPrinter.h"
17#include "X86.h"
Jeff Cohen24a62a92006-05-02 01:16:28 +000018#include "llvm/Constants.h"
Chris Lattnerb9740462005-07-01 22:44:09 +000019#include "llvm/Module.h"
20#include "llvm/Assembly/Writer.h"
21#include "llvm/Support/Mangler.h"
Evan Cheng5588de92006-02-18 00:15:05 +000022#include "llvm/Target/TargetOptions.h"
Chris Lattnerb9740462005-07-01 22:44:09 +000023using namespace llvm;
Chris Lattnerb9740462005-07-01 22:44:09 +000024
Jeff Cohen24a62a92006-05-02 01:16:28 +000025X86IntelAsmPrinter::X86IntelAsmPrinter(std::ostream &O, X86TargetMachine &TM)
26 : X86SharedAsmPrinter(O, TM) {
27 CommentString = ";";
28 GlobalPrefix = "_";
29 PrivateGlobalPrefix = "$";
30 AlignDirective = "\talign\t";
31 ZeroDirective = 0;
32 AsciiDirective = "\tdb\t";
33 AscizDirective = 0;
34 Data8bitsDirective = "\t.db\t";
35 Data16bitsDirective = "\t.dw\t";
36 Data32bitsDirective = "\t.dd\t";
37 Data64bitsDirective = "\t.dq\t";
38 HasDotTypeDotSizeDirective = false;
39
40 O << "\t.686\n\t.model flat\n\toption dotname\n";
41}
42
Chris Lattnerb9740462005-07-01 22:44:09 +000043/// runOnMachineFunction - This uses the printMachineInstruction()
44/// method to print assembly for each instruction.
45///
46bool X86IntelAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga4a4ceb2006-03-07 02:23:26 +000047 if (forDarwin) {
48 // Let PassManager know we need debug information and relay
49 // the MachineDebugInfo address on to DwarfWriter.
50 DW.SetDebugInfo(&getAnalysis<MachineDebugInfo>());
51 }
Evan Cheng30d7b702006-03-07 02:02:57 +000052
Chris Lattner99946fb2005-11-21 07:51:23 +000053 SetupMachineFunction(MF);
Chris Lattnerb9740462005-07-01 22:44:09 +000054 O << "\n\n";
55
56 // Print out constants referenced by the function
Chris Lattner8a5f3c12005-11-21 08:32:23 +000057 EmitConstantPool(MF.getConstantPool());
Chris Lattnerb9740462005-07-01 22:44:09 +000058
59 // Print out labels for the function.
Jeff Cohen24a62a92006-05-02 01:16:28 +000060 SwitchSection(".code\n", MF.getFunction());
Chris Lattner99946fb2005-11-21 07:51:23 +000061 EmitAlignment(4);
Jeff Cohen24a62a92006-05-02 01:16:28 +000062 if (MF.getFunction()->getLinkage() == GlobalValue::ExternalLinkage)
63 O << "\tpublic " << CurrentFnName << "\n";
64 O << CurrentFnName << "\tproc near\n";
Jim Laskeyc0d65182006-04-07 20:44:42 +000065
66 if (forDarwin) {
67 // Emit pre-function debug information.
68 DW.BeginFunction(&MF);
69 }
Chris Lattnerb9740462005-07-01 22:44:09 +000070
71 // Print out code for the function.
72 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
73 I != E; ++I) {
74 // Print a label for the basic block if there are any predecessors.
75 if (I->pred_begin() != I->pred_end())
Chris Lattnerd3656272005-11-21 07:43:59 +000076 O << PrivateGlobalPrefix << "BB" << CurrentFnName << "_" << I->getNumber()
77 << ":\t"
Chris Lattnerb9740462005-07-01 22:44:09 +000078 << CommentString << " " << I->getBasicBlock()->getName() << "\n";
79 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
80 II != E; ++II) {
81 // Print the assembly for the instruction.
82 O << "\t";
83 printMachineInstruction(II);
84 }
85 }
86
Evan Chenga4a4ceb2006-03-07 02:23:26 +000087 if (forDarwin) {
88 // Emit post-function debug information.
Jim Laskeycf0166f2006-03-23 18:09:44 +000089 DW.EndFunction();
Evan Chenga4a4ceb2006-03-07 02:23:26 +000090 }
Evan Cheng30d7b702006-03-07 02:02:57 +000091
Jeff Cohen24a62a92006-05-02 01:16:28 +000092 O << CurrentFnName << "\tendp\n";
93
Chris Lattnerb9740462005-07-01 22:44:09 +000094 // We didn't modify anything.
95 return false;
96}
97
Nate Begeman6f8c1ac2005-11-30 18:54:35 +000098void X86IntelAsmPrinter::printSSECC(const MachineInstr *MI, unsigned Op) {
Nate Begeman0f38dc42005-07-14 22:52:25 +000099 unsigned char value = MI->getOperand(Op).getImmedValue();
100 assert(value <= 7 && "Invalid ssecc argument!");
101 switch (value) {
102 case 0: O << "eq"; break;
103 case 1: O << "lt"; break;
104 case 2: O << "le"; break;
105 case 3: O << "unord"; break;
106 case 4: O << "neq"; break;
107 case 5: O << "nlt"; break;
108 case 6: O << "nle"; break;
109 case 7: O << "ord"; break;
110 }
111}
112
Chris Lattnerd62a3bf2006-02-06 23:41:19 +0000113void X86IntelAsmPrinter::printOp(const MachineOperand &MO,
114 const char *Modifier) {
Chris Lattnerb9740462005-07-01 22:44:09 +0000115 const MRegisterInfo &RI = *TM.getRegisterInfo();
116 switch (MO.getType()) {
117 case MachineOperand::MO_VirtualRegister:
118 if (Value *V = MO.getVRegValueOrNull()) {
119 O << "<" << V->getName() << ">";
120 return;
121 }
122 // FALLTHROUGH
123 case MachineOperand::MO_MachineRegister:
124 if (MRegisterInfo::isPhysicalRegister(MO.getReg()))
Chris Lattner563f0412006-05-01 05:53:50 +0000125 O << RI.get(MO.getReg()).Name;
Chris Lattnerb9740462005-07-01 22:44:09 +0000126 else
Chris Lattner563f0412006-05-01 05:53:50 +0000127 O << "reg" << MO.getReg();
Chris Lattnerb9740462005-07-01 22:44:09 +0000128 return;
129
130 case MachineOperand::MO_SignExtendedImmed:
131 case MachineOperand::MO_UnextendedImmed:
132 O << (int)MO.getImmedValue();
133 return;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000134 case MachineOperand::MO_MachineBasicBlock:
135 printBasicBlockLabel(MO.getMachineBasicBlock());
Chris Lattnerb9740462005-07-01 22:44:09 +0000136 return;
Chris Lattnerb9740462005-07-01 22:44:09 +0000137 case MachineOperand::MO_PCRelativeDisp:
Chris Lattnerde02d772006-01-22 23:41:00 +0000138 assert(0 && "Shouldn't use addPCDisp() when building X86 MachineInstrs");
Chris Lattnerb9740462005-07-01 22:44:09 +0000139 abort ();
140 return;
Evan Cheng75b87832006-02-26 08:28:12 +0000141 case MachineOperand::MO_ConstantPoolIndex: {
142 bool isMemOp = Modifier && !strcmp(Modifier, "mem");
143 if (!isMemOp) O << "OFFSET ";
144 O << "[" << PrivateGlobalPrefix << "CPI" << getFunctionNumber() << "_"
145 << MO.getConstantPoolIndex();
146 if (forDarwin && TM.getRelocationModel() == Reloc::PIC)
147 O << "-\"L" << getFunctionNumber() << "$pb\"";
148 int Offset = MO.getOffset();
149 if (Offset > 0)
150 O << " + " << Offset;
151 else if (Offset < 0)
152 O << Offset;
153 O << "]";
154 return;
155 }
Chris Lattnerb9740462005-07-01 22:44:09 +0000156 case MachineOperand::MO_GlobalAddress: {
Evan Cheng5588de92006-02-18 00:15:05 +0000157 bool isCallOp = Modifier && !strcmp(Modifier, "call");
158 bool isMemOp = Modifier && !strcmp(Modifier, "mem");
159 if (!isMemOp && !isCallOp) O << "OFFSET ";
Evan Cheng73136df2006-02-22 20:19:42 +0000160 if (forDarwin && TM.getRelocationModel() != Reloc::Static) {
Evan Cheng5588de92006-02-18 00:15:05 +0000161 GlobalValue *GV = MO.getGlobal();
162 std::string Name = Mang->getValueName(GV);
163 if (!isMemOp && !isCallOp) O << '$';
164 // Link-once, External, or Weakly-linked global variables need
165 // non-lazily-resolved stubs
166 if (GV->isExternal() || GV->hasWeakLinkage() ||
167 GV->hasLinkOnceLinkage()) {
168 // Dynamically-resolved functions need a stub for the function.
169 if (isCallOp && isa<Function>(GV) && cast<Function>(GV)->isExternal()) {
170 FnStubs.insert(Name);
171 O << "L" << Name << "$stub";
172 } else {
173 GVStubs.insert(Name);
174 O << "L" << Name << "$non_lazy_ptr";
Evan Cheng5588de92006-02-18 00:15:05 +0000175 }
176 } else {
177 O << Mang->getValueName(GV);
178 }
Evan Cheng1f342c22006-02-23 02:43:52 +0000179 if (!isCallOp && TM.getRelocationModel() == Reloc::PIC)
180 O << "-\"L" << getFunctionNumber() << "$pb\"";
Evan Cheng5588de92006-02-18 00:15:05 +0000181 } else
182 O << Mang->getValueName(MO.getGlobal());
Chris Lattnerb9740462005-07-01 22:44:09 +0000183 int Offset = MO.getOffset();
184 if (Offset > 0)
185 O << " + " << Offset;
186 else if (Offset < 0)
Evan Chengd2cb7052005-11-30 01:59:00 +0000187 O << Offset;
Chris Lattnerb9740462005-07-01 22:44:09 +0000188 return;
189 }
Evan Cheng5588de92006-02-18 00:15:05 +0000190 case MachineOperand::MO_ExternalSymbol: {
191 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Evan Cheng73136df2006-02-22 20:19:42 +0000192 if (isCallOp && forDarwin && TM.getRelocationModel() != Reloc::Static) {
193 std::string Name(GlobalPrefix);
194 Name += MO.getSymbolName();
Evan Cheng5588de92006-02-18 00:15:05 +0000195 FnStubs.insert(Name);
196 O << "L" << Name << "$stub";
197 return;
198 }
Evan Cheng73136df2006-02-22 20:19:42 +0000199 if (!isCallOp) O << "OFFSET ";
Chris Lattnerb9740462005-07-01 22:44:09 +0000200 O << GlobalPrefix << MO.getSymbolName();
201 return;
Evan Cheng5588de92006-02-18 00:15:05 +0000202 }
Chris Lattnerb9740462005-07-01 22:44:09 +0000203 default:
204 O << "<unknown operand type>"; return;
205 }
206}
207
208void X86IntelAsmPrinter::printMemReference(const MachineInstr *MI, unsigned Op){
209 assert(isMem(MI, Op) && "Invalid memory reference!");
210
211 const MachineOperand &BaseReg = MI->getOperand(Op);
212 int ScaleVal = MI->getOperand(Op+1).getImmedValue();
213 const MachineOperand &IndexReg = MI->getOperand(Op+2);
214 const MachineOperand &DispSpec = MI->getOperand(Op+3);
215
216 if (BaseReg.isFrameIndex()) {
217 O << "[frame slot #" << BaseReg.getFrameIndex();
218 if (DispSpec.getImmedValue())
219 O << " + " << DispSpec.getImmedValue();
220 O << "]";
221 return;
Chris Lattnerb9740462005-07-01 22:44:09 +0000222 }
223
224 O << "[";
225 bool NeedPlus = false;
226 if (BaseReg.getReg()) {
Evan Cheng5a766802006-02-07 08:38:37 +0000227 printOp(BaseReg, "mem");
Chris Lattnerb9740462005-07-01 22:44:09 +0000228 NeedPlus = true;
229 }
230
231 if (IndexReg.getReg()) {
232 if (NeedPlus) O << " + ";
233 if (ScaleVal != 1)
234 O << ScaleVal << "*";
235 printOp(IndexReg);
236 NeedPlus = true;
237 }
238
Evan Cheng75b87832006-02-26 08:28:12 +0000239 if (DispSpec.isGlobalAddress() || DispSpec.isConstantPoolIndex()) {
Chris Lattnerb9740462005-07-01 22:44:09 +0000240 if (NeedPlus)
241 O << " + ";
Evan Cheng5a766802006-02-07 08:38:37 +0000242 printOp(DispSpec, "mem");
Chris Lattnerb9740462005-07-01 22:44:09 +0000243 } else {
244 int DispVal = DispSpec.getImmedValue();
245 if (DispVal || (!BaseReg.getReg() && !IndexReg.getReg())) {
246 if (NeedPlus)
247 if (DispVal > 0)
248 O << " + ";
249 else {
250 O << " - ";
251 DispVal = -DispVal;
252 }
253 O << DispVal;
254 }
255 }
256 O << "]";
257}
258
Evan Cheng5588de92006-02-18 00:15:05 +0000259void X86IntelAsmPrinter::printPICLabel(const MachineInstr *MI, unsigned Op) {
260 O << "\"L" << getFunctionNumber() << "$pb\"\n";
261 O << "\"L" << getFunctionNumber() << "$pb\":";
262}
Chris Lattnerb9740462005-07-01 22:44:09 +0000263
Evan Chengd3696032006-04-28 23:19:39 +0000264bool X86IntelAsmPrinter::printAsmMRegister(const MachineOperand &MO,
Evan Chengb244b802006-04-28 23:11:40 +0000265 const char Mode) {
266 const MRegisterInfo &RI = *TM.getRegisterInfo();
267 unsigned Reg = MO.getReg();
268 const char *Name = RI.get(Reg).Name;
269 switch (Mode) {
270 default: return true; // Unknown mode.
271 case 'b': // Print QImode register
272 switch (Reg) {
273 default: return true;
274 case X86::AH: case X86::AL: case X86::AX: case X86::EAX:
275 Name = "AL";
276 break;
277 case X86::DH: case X86::DL: case X86::DX: case X86::EDX:
278 Name = "DL";
279 break;
280 case X86::CH: case X86::CL: case X86::CX: case X86::ECX:
281 Name = "CL";
282 break;
283 case X86::BH: case X86::BL: case X86::BX: case X86::EBX:
284 Name = "BL";
285 break;
286 case X86::ESI:
287 Name = "SIL";
288 break;
289 case X86::EDI:
290 Name = "DIL";
291 break;
292 case X86::EBP:
293 Name = "BPL";
294 break;
295 case X86::ESP:
296 Name = "SPL";
297 break;
298 }
299 break;
300 case 'h': // Print QImode high register
301 switch (Reg) {
302 default: return true;
303 case X86::AH: case X86::AL: case X86::AX: case X86::EAX:
304 Name = "AL";
305 break;
306 case X86::DH: case X86::DL: case X86::DX: case X86::EDX:
307 Name = "DL";
308 break;
309 case X86::CH: case X86::CL: case X86::CX: case X86::ECX:
310 Name = "CL";
311 break;
312 case X86::BH: case X86::BL: case X86::BX: case X86::EBX:
313 Name = "BL";
314 break;
315 }
316 break;
317 case 'w': // Print HImode register
318 switch (Reg) {
319 default: return true;
320 case X86::AH: case X86::AL: case X86::AX: case X86::EAX:
321 Name = "AX";
322 break;
323 case X86::DH: case X86::DL: case X86::DX: case X86::EDX:
324 Name = "DX";
325 break;
326 case X86::CH: case X86::CL: case X86::CX: case X86::ECX:
327 Name = "CX";
328 break;
329 case X86::BH: case X86::BL: case X86::BX: case X86::EBX:
330 Name = "BX";
331 break;
332 case X86::ESI:
333 Name = "SI";
334 break;
335 case X86::EDI:
336 Name = "DI";
337 break;
338 case X86::EBP:
339 Name = "BP";
340 break;
341 case X86::ESP:
342 Name = "SP";
343 break;
344 }
345 break;
346 case 'k': // Print SImode register
347 switch (Reg) {
348 default: return true;
349 case X86::AH: case X86::AL: case X86::AX: case X86::EAX:
350 Name = "EAX";
351 break;
352 case X86::DH: case X86::DL: case X86::DX: case X86::EDX:
353 Name = "EDX";
354 break;
355 case X86::CH: case X86::CL: case X86::CX: case X86::ECX:
356 Name = "ECX";
357 break;
358 case X86::BH: case X86::BL: case X86::BX: case X86::EBX:
359 Name = "EBX";
360 break;
361 case X86::ESI:
362 Name = "ESI";
363 break;
364 case X86::EDI:
365 Name = "EDI";
366 break;
367 case X86::EBP:
368 Name = "EBP";
369 break;
370 case X86::ESP:
371 Name = "ESP";
372 break;
373 }
374 break;
375 }
376
Chris Lattner563f0412006-05-01 05:53:50 +0000377 O << Name;
Evan Chengb244b802006-04-28 23:11:40 +0000378 return false;
379}
380
Evan Cheng68a44dc2006-04-28 21:19:05 +0000381/// PrintAsmOperand - Print out an operand for an inline asm expression.
382///
383bool X86IntelAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
384 unsigned AsmVariant,
385 const char *ExtraCode) {
386 // Does this asm operand have a single letter operand modifier?
387 if (ExtraCode && ExtraCode[0]) {
388 if (ExtraCode[1] != 0) return true; // Unknown modifier.
389
390 switch (ExtraCode[0]) {
391 default: return true; // Unknown modifier.
Evan Chengb244b802006-04-28 23:11:40 +0000392 case 'b': // Print QImode register
393 case 'h': // Print QImode high register
394 case 'w': // Print HImode register
395 case 'k': // Print SImode register
Evan Chengd3696032006-04-28 23:19:39 +0000396 return printAsmMRegister(MI->getOperand(OpNo), ExtraCode[0]);
Evan Cheng68a44dc2006-04-28 21:19:05 +0000397 }
398 }
399
400 printOperand(MI, OpNo);
401 return false;
402}
403
404bool X86IntelAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
405 unsigned OpNo,
406 unsigned AsmVariant,
407 const char *ExtraCode) {
408 if (ExtraCode && ExtraCode[0])
409 return true; // Unknown modifier.
410 printMemReference(MI, OpNo);
411 return false;
412}
413
Chris Lattnerb9740462005-07-01 22:44:09 +0000414/// printMachineInstruction -- Print out a single X86 LLVM instruction
415/// MI in Intel syntax to the current output stream.
416///
417void X86IntelAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
418 ++EmittedInsts;
419
420 // Call the autogenerated instruction printer routines.
421 printInstruction(MI);
422}
423
424bool X86IntelAsmPrinter::doInitialization(Module &M) {
Chris Lattner9f6ce0e2005-07-03 17:34:39 +0000425 X86SharedAsmPrinter::doInitialization(M);
Jeff Cohen24a62a92006-05-02 01:16:28 +0000426 Mang->markCharUnacceptable('.');
Chris Lattnerb9740462005-07-01 22:44:09 +0000427 return false;
428}
429
Jeff Cohen24a62a92006-05-02 01:16:28 +0000430void X86IntelAsmPrinter::EmitZeros(uint64_t NumZeros) const {
431 if (NumZeros) {
432 O << "\tdb " << NumZeros << " dup(0)\n";
433 }
434}
435
436void X86IntelAsmPrinter::EmitString(const ConstantArray *CVA) const {
437 unsigned NumElts = CVA->getNumOperands();
438 if (NumElts) {
439 // ML does not have escape sequences except '' for '. It also has a maximum
440 // string length of 255.
441 unsigned len = 0;
442 bool inString = false;
443 for (unsigned i = 0; i < NumElts; i++) {
444 int n = cast<ConstantInt>(CVA->getOperand(i))->getRawValue() & 255;
445 if (len == 0)
446 O << "\tdb ";
447
448 if (n >= 32 && n <= 127) {
449 if (!inString) {
450 if (len > 0) {
451 O << ",'";
452 len += 2;
453 } else {
454 O << "'";
455 len++;
456 }
457 inString = true;
458 }
459 if (n == '\'') {
460 O << "'";
461 len++;
462 }
463 O << char(n);
464 } else {
465 if (inString) {
466 O << "'";
467 len++;
468 inString = false;
469 }
470 if (len > 0) {
471 O << ",";
472 len++;
473 }
474 O << n;
475 len += 1 + (n > 9) + (n > 99);
476 }
477
478 if (len > 60) {
479 if (inString) {
480 O << "'";
481 inString = false;
482 }
483 O << "\n";
484 len = 0;
485 }
486 }
487
488 if (len > 0) {
489 if (inString)
490 O << "'";
491 O << "\n";
492 }
493 }
494}
495
Chris Lattnerb9740462005-07-01 22:44:09 +0000496// Include the auto-generated portion of the assembly writer.
497#include "X86GenAsmWriter1.inc"