Dan Gohman | daef7f4 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 1 | //===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the X86-specific support for the FastISel class. Much |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // X86GenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "X86.h" |
Juergen Ributzka | 9969d3e | 2013-11-08 23:28:16 +0000 | [diff] [blame] | 17 | #include "X86CallingConv.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "X86InstrBuilder.h" |
Craig Topper | c6d4efa | 2014-03-19 06:53:25 +0000 | [diff] [blame] | 19 | #include "X86MachineFunctionInfo.h" |
Evan Cheng | 8f23ec9 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 20 | #include "X86RegisterInfo.h" |
| 21 | #include "X86Subtarget.h" |
Dan Gohman | 49e19e9 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 22 | #include "X86TargetMachine.h" |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/Analysis.h" |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/FastISel.h" |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Owen Anderson | 0673a8a | 2008-08-29 17:45:56 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chandler Carruth | 219b89b | 2014-03-04 11:01:28 +0000 | [diff] [blame] | 29 | #include "llvm/IR/CallSite.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 30 | #include "llvm/IR/CallingConv.h" |
| 31 | #include "llvm/IR/DerivedTypes.h" |
Chandler Carruth | 03eb0de | 2014-03-04 10:40:04 +0000 | [diff] [blame] | 32 | #include "llvm/IR/GetElementPtrTypeIterator.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 33 | #include "llvm/IR/GlobalAlias.h" |
| 34 | #include "llvm/IR/GlobalVariable.h" |
| 35 | #include "llvm/IR/Instructions.h" |
| 36 | #include "llvm/IR/IntrinsicInst.h" |
| 37 | #include "llvm/IR/Operator.h" |
Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | d10089a | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 39 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
Chris Lattner | d5ac9d8 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 42 | namespace { |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 43 | |
Craig Topper | 2669631 | 2014-03-18 07:27:13 +0000 | [diff] [blame] | 44 | class X86FastISel final : public FastISel { |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 45 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 46 | /// make the right decision when generating code for different targets. |
| 47 | const X86Subtarget *Subtarget; |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 48 | |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 49 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 50 | /// floating point ops. |
| 51 | /// When SSE is available, use it for f32 operations. |
| 52 | /// When SSE2 is available, use it for f64 operations. |
| 53 | bool X86ScalarSSEf64; |
| 54 | bool X86ScalarSSEf32; |
| 55 | |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 56 | public: |
Bob Wilson | 3e6fa46 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 57 | explicit X86FastISel(FunctionLoweringInfo &funcInfo, |
| 58 | const TargetLibraryInfo *libInfo) |
| 59 | : FastISel(funcInfo, libInfo) { |
Evan Cheng | 8f23ec9 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 60 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Craig Topper | b0c0f72 | 2012-01-10 06:54:16 +0000 | [diff] [blame] | 61 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
| 62 | X86ScalarSSEf32 = Subtarget->hasSSE1(); |
Evan Cheng | 8f23ec9 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 63 | } |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 64 | |
Craig Topper | 2d9361e | 2014-03-09 07:44:38 +0000 | [diff] [blame] | 65 | bool TargetSelectInstruction(const Instruction *I) override; |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 66 | |
Eli Bendersky | 90dd3e7 | 2013-04-19 22:29:18 +0000 | [diff] [blame] | 67 | /// \brief The specified machine instr operand is a vreg, and that |
Chris Lattner | eeba0c7 | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 68 | /// vreg is being provided by the specified load instruction. If possible, |
| 69 | /// try to fold the load as an operand to the instruction, returning true if |
| 70 | /// possible. |
Craig Topper | 2d9361e | 2014-03-09 07:44:38 +0000 | [diff] [blame] | 71 | bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo, |
| 72 | const LoadInst *LI) override; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 73 | |
Craig Topper | 2d9361e | 2014-03-09 07:44:38 +0000 | [diff] [blame] | 74 | bool FastLowerArguments() override; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 75 | |
Dan Gohman | daef7f4 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 76 | #include "X86GenFastISel.inc" |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 77 | |
| 78 | private: |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 79 | bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 80 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 81 | bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR); |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 82 | |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 83 | bool X86FastEmitStore(EVT VT, const Value *Val, const X86AddressMode &AM, |
| 84 | bool Aligned = false); |
| 85 | bool X86FastEmitStore(EVT VT, unsigned ValReg, const X86AddressMode &AM, |
| 86 | bool Aligned = false); |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 87 | |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 88 | bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT, |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 89 | unsigned &ResultReg); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 90 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 91 | bool X86SelectAddress(const Value *V, X86AddressMode &AM); |
| 92 | bool X86SelectCallAddress(const Value *V, X86AddressMode &AM); |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 93 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 94 | bool X86SelectLoad(const Instruction *I); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 95 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 96 | bool X86SelectStore(const Instruction *I); |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 97 | |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 98 | bool X86SelectRet(const Instruction *I); |
| 99 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 100 | bool X86SelectCmp(const Instruction *I); |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 101 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 102 | bool X86SelectZExt(const Instruction *I); |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 103 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 104 | bool X86SelectBranch(const Instruction *I); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 105 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 106 | bool X86SelectShift(const Instruction *I); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 107 | |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 108 | bool X86SelectDivRem(const Instruction *I); |
| 109 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 110 | bool X86SelectSelect(const Instruction *I); |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 111 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 112 | bool X86SelectTrunc(const Instruction *I); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 113 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 114 | bool X86SelectFPExt(const Instruction *I); |
| 115 | bool X86SelectFPTrunc(const Instruction *I); |
Dan Gohman | bf646f2 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 116 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 117 | bool X86VisitIntrinsicCall(const IntrinsicInst &I); |
| 118 | bool X86SelectCall(const Instruction *I); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 119 | |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 120 | bool DoSelectCall(const Instruction *I, const char *MemIntName); |
| 121 | |
Dan Gohman | 3691d50 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 122 | const X86InstrInfo *getInstrInfo() const { |
Dan Gohman | 007a6bb | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 123 | return getTargetMachine()->getInstrInfo(); |
| 124 | } |
| 125 | const X86TargetMachine *getTargetMachine() const { |
| 126 | return static_cast<const X86TargetMachine *>(&TM); |
Dan Gohman | 3691d50 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 127 | } |
| 128 | |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 129 | bool handleConstantAddresses(const Value *V, X86AddressMode &AM); |
| 130 | |
Craig Topper | 2d9361e | 2014-03-09 07:44:38 +0000 | [diff] [blame] | 131 | unsigned TargetMaterializeConstant(const Constant *C) override; |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 132 | |
Craig Topper | 2d9361e | 2014-03-09 07:44:38 +0000 | [diff] [blame] | 133 | unsigned TargetMaterializeAlloca(const AllocaInst *C) override; |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 134 | |
Craig Topper | 2d9361e | 2014-03-09 07:44:38 +0000 | [diff] [blame] | 135 | unsigned TargetMaterializeFloatZero(const ConstantFP *CF) override; |
Eli Friedman | 406c471 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 136 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 137 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 138 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 139 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 140 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 141 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 142 | } |
| 143 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 144 | bool isTypeLegal(Type *Ty, MVT &VT, bool AllowI1 = false); |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 145 | |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 146 | bool IsMemcpySmall(uint64_t Len); |
| 147 | |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 148 | bool TryEmitSmallMemcpy(X86AddressMode DestAM, |
| 149 | X86AddressMode SrcAM, uint64_t Len); |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 150 | }; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 151 | |
Chris Lattner | d5ac9d8 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 152 | } // end anonymous namespace. |
Dan Gohman | d58f3e3 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 153 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 154 | bool X86FastISel::isTypeLegal(Type *Ty, MVT &VT, bool AllowI1) { |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 155 | EVT evt = TLI.getValueType(Ty, /*HandleUnknown=*/true); |
| 156 | if (evt == MVT::Other || !evt.isSimple()) |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 157 | // Unhandled type. Halt "fast" selection and bail. |
| 158 | return false; |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 159 | |
| 160 | VT = evt.getSimpleVT(); |
Dan Gohman | 5033136 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 161 | // For now, require SSE/SSE2 for performing floating-point operations, |
| 162 | // since x87 requires additional work. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 163 | if (VT == MVT::f64 && !X86ScalarSSEf64) |
Craig Topper | 490c45c | 2012-08-11 17:53:00 +0000 | [diff] [blame] | 164 | return false; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 165 | if (VT == MVT::f32 && !X86ScalarSSEf32) |
Craig Topper | 490c45c | 2012-08-11 17:53:00 +0000 | [diff] [blame] | 166 | return false; |
Dan Gohman | 5033136 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 167 | // Similarly, no f80 support yet. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 168 | if (VT == MVT::f80) |
Dan Gohman | 5033136 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 169 | return false; |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 170 | // We only handle legal types. For example, on x86-32 the instruction |
| 171 | // selector contains all of the 64-bit instructions from x86-64, |
| 172 | // under the assumption that i64 won't be used if the target doesn't |
| 173 | // support it. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 174 | return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 175 | } |
| 176 | |
| 177 | #include "X86GenCallingConv.inc" |
| 178 | |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 179 | /// X86FastEmitLoad - Emit a machine instruction to load a value of type VT. |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 180 | /// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV. |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 181 | /// Return true and the result register by reference if it is possible. |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 182 | bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM, |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 183 | unsigned &ResultReg) { |
| 184 | // Get opcode and regclass of the output for the given load instruction. |
| 185 | unsigned Opc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 186 | const TargetRegisterClass *RC = nullptr; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 187 | switch (VT.getSimpleVT().SimpleTy) { |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 188 | default: return false; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 189 | case MVT::i1: |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 190 | case MVT::i8: |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 191 | Opc = X86::MOV8rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 192 | RC = &X86::GR8RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 193 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 194 | case MVT::i16: |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 195 | Opc = X86::MOV16rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 196 | RC = &X86::GR16RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 197 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 198 | case MVT::i32: |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 199 | Opc = X86::MOV32rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 200 | RC = &X86::GR32RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 201 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | case MVT::i64: |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 203 | // Must be in x86-64 mode. |
| 204 | Opc = X86::MOV64rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 205 | RC = &X86::GR64RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 206 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 207 | case MVT::f32: |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 208 | if (X86ScalarSSEf32) { |
| 209 | Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 210 | RC = &X86::FR32RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 211 | } else { |
| 212 | Opc = X86::LD_Fp32m; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 213 | RC = &X86::RFP32RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 214 | } |
| 215 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 216 | case MVT::f64: |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 217 | if (X86ScalarSSEf64) { |
| 218 | Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 219 | RC = &X86::FR64RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 220 | } else { |
| 221 | Opc = X86::LD_Fp64m; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 222 | RC = &X86::RFP64RegClass; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 223 | } |
| 224 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 225 | case MVT::f80: |
Dan Gohman | 839105d | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 226 | // No f80 support yet. |
| 227 | return false; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 228 | } |
| 229 | |
| 230 | ResultReg = createResultReg(RC); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 231 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 232 | DbgLoc, TII.get(Opc), ResultReg), AM); |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 233 | return true; |
| 234 | } |
| 235 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 236 | /// X86FastEmitStore - Emit a machine instruction to store a value Val of |
| 237 | /// type VT. The address is either pre-computed, consisted of a base ptr, Ptr |
| 238 | /// and a displacement offset, or a GlobalAddress, |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 239 | /// i.e. V. Return true if it is possible. |
| 240 | bool |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 241 | X86FastISel::X86FastEmitStore(EVT VT, unsigned ValReg, |
| 242 | const X86AddressMode &AM, bool Aligned) { |
Dan Gohman | 8f658ba | 2008-09-08 16:31:35 +0000 | [diff] [blame] | 243 | // Get opcode and regclass of the output for the given store instruction. |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 244 | unsigned Opc = 0; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 245 | switch (VT.getSimpleVT().SimpleTy) { |
| 246 | case MVT::f80: // No f80 support yet. |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 247 | default: return false; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 248 | case MVT::i1: { |
| 249 | // Mask out all but lowest bit. |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 250 | unsigned AndResult = createResultReg(&X86::GR8RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 251 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 252 | TII.get(X86::AND8ri), AndResult).addReg(ValReg).addImm(1); |
| 253 | ValReg = AndResult; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 254 | } |
| 255 | // FALLTHROUGH, handling i1 as i8. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 256 | case MVT::i8: Opc = X86::MOV8mr; break; |
| 257 | case MVT::i16: Opc = X86::MOV16mr; break; |
| 258 | case MVT::i32: Opc = X86::MOV32mr; break; |
| 259 | case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode. |
| 260 | case MVT::f32: |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 261 | Opc = X86ScalarSSEf32 ? |
| 262 | (Subtarget->hasAVX() ? X86::VMOVSSmr : X86::MOVSSmr) : X86::ST_Fp32m; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 263 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 264 | case MVT::f64: |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 265 | Opc = X86ScalarSSEf64 ? |
| 266 | (Subtarget->hasAVX() ? X86::VMOVSDmr : X86::MOVSDmr) : X86::ST_Fp64m; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 267 | break; |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 268 | case MVT::v4f32: |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 269 | if (Aligned) |
Craig Topper | 55475d4 | 2013-07-17 06:58:23 +0000 | [diff] [blame] | 270 | Opc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr; |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 271 | else |
Craig Topper | 55475d4 | 2013-07-17 06:58:23 +0000 | [diff] [blame] | 272 | Opc = Subtarget->hasAVX() ? X86::VMOVUPSmr : X86::MOVUPSmr; |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 273 | break; |
| 274 | case MVT::v2f64: |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 275 | if (Aligned) |
Craig Topper | ad1fff9 | 2013-07-18 07:16:44 +0000 | [diff] [blame] | 276 | Opc = Subtarget->hasAVX() ? X86::VMOVAPDmr : X86::MOVAPDmr; |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 277 | else |
Craig Topper | ad1fff9 | 2013-07-18 07:16:44 +0000 | [diff] [blame] | 278 | Opc = Subtarget->hasAVX() ? X86::VMOVUPDmr : X86::MOVUPDmr; |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 279 | break; |
| 280 | case MVT::v4i32: |
| 281 | case MVT::v2i64: |
| 282 | case MVT::v8i16: |
| 283 | case MVT::v16i8: |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 284 | if (Aligned) |
Craig Topper | 55475d4 | 2013-07-17 06:58:23 +0000 | [diff] [blame] | 285 | Opc = Subtarget->hasAVX() ? X86::VMOVDQAmr : X86::MOVDQAmr; |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 286 | else |
Craig Topper | 55475d4 | 2013-07-17 06:58:23 +0000 | [diff] [blame] | 287 | Opc = Subtarget->hasAVX() ? X86::VMOVDQUmr : X86::MOVDQUmr; |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 288 | break; |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 289 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 290 | |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 291 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 292 | DbgLoc, TII.get(Opc)), AM).addReg(ValReg); |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 293 | return true; |
| 294 | } |
| 295 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 296 | bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val, |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 297 | const X86AddressMode &AM, bool Aligned) { |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 298 | // Handle 'null' like i32/i64 0. |
Chandler Carruth | 7ec5085 | 2012-11-01 08:07:29 +0000 | [diff] [blame] | 299 | if (isa<ConstantPointerNull>(Val)) |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 300 | Val = Constant::getNullValue(DL.getIntPtrType(Val->getContext())); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 301 | |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 302 | // If this is a store of a simple constant, fold the constant into the store. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 303 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) { |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 304 | unsigned Opc = 0; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 305 | bool Signed = true; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 306 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 307 | default: break; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 308 | case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 309 | case MVT::i8: Opc = X86::MOV8mi; break; |
| 310 | case MVT::i16: Opc = X86::MOV16mi; break; |
| 311 | case MVT::i32: Opc = X86::MOV32mi; break; |
| 312 | case MVT::i64: |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 313 | // Must be a 32-bit sign extended value. |
Jakub Staszak | 11d1aee | 2012-11-15 19:05:23 +0000 | [diff] [blame] | 314 | if (isInt<32>(CI->getSExtValue())) |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 315 | Opc = X86::MOV64mi32; |
| 316 | break; |
| 317 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 318 | |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 319 | if (Opc) { |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 320 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 321 | DbgLoc, TII.get(Opc)), AM) |
John McCall | 796583e | 2010-04-06 23:35:53 +0000 | [diff] [blame] | 322 | .addImm(Signed ? (uint64_t) CI->getSExtValue() : |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 323 | CI->getZExtValue()); |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 324 | return true; |
| 325 | } |
| 326 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 327 | |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 328 | unsigned ValReg = getRegForValue(Val); |
| 329 | if (ValReg == 0) |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 330 | return false; |
| 331 | |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 332 | return X86FastEmitStore(VT, ValReg, AM, Aligned); |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 335 | /// X86FastEmitExtend - Emit a machine instruction to extend a value Src of |
| 336 | /// type SrcVT to type DstVT using the specified extension opcode Opc (e.g. |
| 337 | /// ISD::SIGN_EXTEND). |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 338 | bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, |
| 339 | unsigned Src, EVT SrcVT, |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 340 | unsigned &ResultReg) { |
Dan Gohman | 1a1b51f | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 341 | unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, |
| 342 | Src, /*TODO: Kill=*/false); |
Jakub Staszak | 701cc97 | 2013-02-14 21:50:09 +0000 | [diff] [blame] | 343 | if (RR == 0) |
Owen Anderson | 453564b | 2008-09-11 19:44:55 +0000 | [diff] [blame] | 344 | return false; |
Jakub Staszak | 701cc97 | 2013-02-14 21:50:09 +0000 | [diff] [blame] | 345 | |
| 346 | ResultReg = RR; |
| 347 | return true; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 348 | } |
| 349 | |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 350 | bool X86FastISel::handleConstantAddresses(const Value *V, X86AddressMode &AM) { |
| 351 | // Handle constant address. |
| 352 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
| 353 | // Can't handle alternate code models yet. |
| 354 | if (TM.getCodeModel() != CodeModel::Small) |
| 355 | return false; |
| 356 | |
| 357 | // Can't handle TLS yet. |
Rafael Espindola | 59f7eba | 2014-05-28 18:15:43 +0000 | [diff] [blame] | 358 | if (GV->isThreadLocal()) |
| 359 | return false; |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 360 | |
| 361 | // RIP-relative addresses can't have additional register operands, so if |
| 362 | // we've already folded stuff into the addressing mode, just force the |
| 363 | // global value into its own register, which we can use as the basereg. |
| 364 | if (!Subtarget->isPICStyleRIPRel() || |
| 365 | (AM.Base.Reg == 0 && AM.IndexReg == 0)) { |
| 366 | // Okay, we've committed to selecting this global. Set up the address. |
| 367 | AM.GV = GV; |
| 368 | |
| 369 | // Allow the subtarget to classify the global. |
| 370 | unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM); |
| 371 | |
| 372 | // If this reference is relative to the pic base, set it now. |
| 373 | if (isGlobalRelativeToPICBase(GVFlags)) { |
| 374 | // FIXME: How do we know Base.Reg is free?? |
| 375 | AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
| 376 | } |
| 377 | |
| 378 | // Unless the ABI requires an extra load, return a direct reference to |
| 379 | // the global. |
| 380 | if (!isGlobalStubReference(GVFlags)) { |
| 381 | if (Subtarget->isPICStyleRIPRel()) { |
| 382 | // Use rip-relative addressing if we can. Above we verified that the |
| 383 | // base and index registers are unused. |
| 384 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 385 | AM.Base.Reg = X86::RIP; |
| 386 | } |
| 387 | AM.GVOpFlags = GVFlags; |
| 388 | return true; |
| 389 | } |
| 390 | |
| 391 | // Ok, we need to do a load from a stub. If we've already loaded from |
| 392 | // this stub, reuse the loaded pointer, otherwise emit the load now. |
| 393 | DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V); |
| 394 | unsigned LoadReg; |
| 395 | if (I != LocalValueMap.end() && I->second != 0) { |
| 396 | LoadReg = I->second; |
| 397 | } else { |
| 398 | // Issue load from stub. |
| 399 | unsigned Opc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 400 | const TargetRegisterClass *RC = nullptr; |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 401 | X86AddressMode StubAM; |
| 402 | StubAM.Base.Reg = AM.Base.Reg; |
| 403 | StubAM.GV = GV; |
| 404 | StubAM.GVOpFlags = GVFlags; |
| 405 | |
| 406 | // Prepare for inserting code in the local-value area. |
| 407 | SavePoint SaveInsertPt = enterLocalValueArea(); |
| 408 | |
| 409 | if (TLI.getPointerTy() == MVT::i64) { |
| 410 | Opc = X86::MOV64rm; |
| 411 | RC = &X86::GR64RegClass; |
| 412 | |
| 413 | if (Subtarget->isPICStyleRIPRel()) |
| 414 | StubAM.Base.Reg = X86::RIP; |
| 415 | } else { |
| 416 | Opc = X86::MOV32rm; |
| 417 | RC = &X86::GR32RegClass; |
| 418 | } |
| 419 | |
| 420 | LoadReg = createResultReg(RC); |
| 421 | MachineInstrBuilder LoadMI = |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 422 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), LoadReg); |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 423 | addFullAddress(LoadMI, StubAM); |
| 424 | |
| 425 | // Ok, back to normal mode. |
| 426 | leaveLocalValueArea(SaveInsertPt); |
| 427 | |
| 428 | // Prevent loading GV stub multiple times in same MBB. |
| 429 | LocalValueMap[V] = LoadReg; |
| 430 | } |
| 431 | |
| 432 | // Now construct the final address. Note that the Disp, Scale, |
| 433 | // and Index values may already be set here. |
| 434 | AM.Base.Reg = LoadReg; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 435 | AM.GV = nullptr; |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 436 | return true; |
| 437 | } |
| 438 | } |
| 439 | |
| 440 | // If all else fails, try to materialize the value in a register. |
| 441 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
| 442 | if (AM.Base.Reg == 0) { |
| 443 | AM.Base.Reg = getRegForValue(V); |
| 444 | return AM.Base.Reg != 0; |
| 445 | } |
| 446 | if (AM.IndexReg == 0) { |
| 447 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 448 | AM.IndexReg = getRegForValue(V); |
| 449 | return AM.IndexReg != 0; |
| 450 | } |
| 451 | } |
| 452 | |
| 453 | return false; |
| 454 | } |
| 455 | |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 456 | /// X86SelectAddress - Attempt to fill in an address from the given value. |
| 457 | /// |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 458 | bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) { |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 459 | SmallVector<const Value *, 32> GEPs; |
Bill Wendling | 585a901 | 2013-09-24 00:13:08 +0000 | [diff] [blame] | 460 | redo_gep: |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 461 | const User *U = nullptr; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 462 | unsigned Opcode = Instruction::UserOp1; |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 463 | if (const Instruction *I = dyn_cast<Instruction>(V)) { |
Dan Gohman | af4903d | 2010-06-18 20:44:47 +0000 | [diff] [blame] | 464 | // Don't walk into other basic blocks; it's possible we haven't |
| 465 | // visited them yet, so the instructions may not yet be assigned |
| 466 | // virtual registers. |
Dan Gohman | aeb5e66 | 2010-11-16 22:43:23 +0000 | [diff] [blame] | 467 | if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(V)) || |
| 468 | FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) { |
| 469 | Opcode = I->getOpcode(); |
| 470 | U = I; |
| 471 | } |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 472 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 473 | Opcode = C->getOpcode(); |
| 474 | U = C; |
| 475 | } |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 476 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 477 | if (PointerType *Ty = dyn_cast<PointerType>(V->getType())) |
Chris Lattner | 874c92b | 2010-06-15 19:08:40 +0000 | [diff] [blame] | 478 | if (Ty->getAddressSpace() > 255) |
Dan Gohman | a46d607 | 2010-06-18 20:45:41 +0000 | [diff] [blame] | 479 | // Fast instruction selection doesn't support the special |
| 480 | // address spaces. |
Chris Lattner | 874c92b | 2010-06-15 19:08:40 +0000 | [diff] [blame] | 481 | return false; |
| 482 | |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 483 | switch (Opcode) { |
| 484 | default: break; |
| 485 | case Instruction::BitCast: |
| 486 | // Look past bitcasts. |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 487 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 488 | |
| 489 | case Instruction::IntToPtr: |
| 490 | // Look past no-op inttoptrs. |
| 491 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 492 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | bc55c2a | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 493 | break; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 494 | |
| 495 | case Instruction::PtrToInt: |
| 496 | // Look past no-op ptrtoints. |
| 497 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 498 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | bc55c2a | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 499 | break; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 500 | |
| 501 | case Instruction::Alloca: { |
| 502 | // Do static allocas. |
| 503 | const AllocaInst *A = cast<AllocaInst>(V); |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 504 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 505 | FuncInfo.StaticAllocaMap.find(A); |
| 506 | if (SI != FuncInfo.StaticAllocaMap.end()) { |
Dan Gohman | 007a6bb | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 507 | AM.BaseType = X86AddressMode::FrameIndexBase; |
| 508 | AM.Base.FrameIndex = SI->second; |
| 509 | return true; |
| 510 | } |
| 511 | break; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 512 | } |
| 513 | |
| 514 | case Instruction::Add: { |
| 515 | // Adds of constants are common and easy enough. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 516 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) { |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 517 | uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue(); |
| 518 | // They have to fit in the 32-bit signed displacement field though. |
Benjamin Kramer | 2788f79 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 519 | if (isInt<32>(Disp)) { |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 520 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 521 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 522 | } |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 523 | } |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 524 | break; |
| 525 | } |
| 526 | |
| 527 | case Instruction::GetElementPtr: { |
Chris Lattner | 795667b | 2010-03-04 19:54:45 +0000 | [diff] [blame] | 528 | X86AddressMode SavedAM = AM; |
| 529 | |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 530 | // Pattern-match simple GEPs. |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 531 | uint64_t Disp = (int32_t)AM.Disp; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 532 | unsigned IndexReg = AM.IndexReg; |
| 533 | unsigned Scale = AM.Scale; |
| 534 | gep_type_iterator GTI = gep_type_begin(U); |
Dan Gohman | 4c31524 | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 535 | // Iterate through the indices, folding what we can. Constants can be |
| 536 | // folded, and one dynamic index can be handled, if the scale is supported. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 537 | for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 538 | i != e; ++i, ++GTI) { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 539 | const Value *Op = *i; |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 540 | if (StructType *STy = dyn_cast<StructType>(*GTI)) { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 541 | const StructLayout *SL = DL.getStructLayout(STy); |
Chris Lattner | 4b026b9 | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 542 | Disp += SL->getElementOffset(cast<ConstantInt>(Op)->getZExtValue()); |
| 543 | continue; |
| 544 | } |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 545 | |
Chris Lattner | 4b026b9 | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 546 | // A array/variable index is always of the form i*S where S is the |
| 547 | // constant scale size. See if we can push the scale into immediates. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 548 | uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType()); |
Chris Lattner | 4b026b9 | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 549 | for (;;) { |
| 550 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 551 | // Constant-offset addressing. |
| 552 | Disp += CI->getSExtValue() * S; |
| 553 | break; |
Dan Gohman | c1783b3 | 2011-03-22 00:04:35 +0000 | [diff] [blame] | 554 | } |
Bob Wilson | 9f3e6b2 | 2013-11-15 19:09:27 +0000 | [diff] [blame] | 555 | if (canFoldAddIntoGEP(U, Op)) { |
| 556 | // A compatible add with a constant operand. Fold the constant. |
Chris Lattner | 4b026b9 | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 557 | ConstantInt *CI = |
| 558 | cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1)); |
| 559 | Disp += CI->getSExtValue() * S; |
| 560 | // Iterate on the other operand. |
| 561 | Op = cast<AddOperator>(Op)->getOperand(0); |
| 562 | continue; |
| 563 | } |
| 564 | if (IndexReg == 0 && |
| 565 | (!AM.GV || !Subtarget->isPICStyleRIPRel()) && |
| 566 | (S == 1 || S == 2 || S == 4 || S == 8)) { |
| 567 | // Scaled-index addressing. |
| 568 | Scale = S; |
| 569 | IndexReg = getRegForGEPIndex(Op).first; |
| 570 | if (IndexReg == 0) |
| 571 | return false; |
| 572 | break; |
| 573 | } |
| 574 | // Unsupported. |
| 575 | goto unsupported_gep; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 576 | } |
| 577 | } |
Bill Wendling | 585a901 | 2013-09-24 00:13:08 +0000 | [diff] [blame] | 578 | |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 579 | // Check for displacement overflow. |
Benjamin Kramer | 2788f79 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 580 | if (!isInt<32>(Disp)) |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 581 | break; |
Bill Wendling | 585a901 | 2013-09-24 00:13:08 +0000 | [diff] [blame] | 582 | |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 583 | AM.IndexReg = IndexReg; |
| 584 | AM.Scale = Scale; |
Dan Gohman | 2564b90 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 585 | AM.Disp = (uint32_t)Disp; |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 586 | GEPs.push_back(V); |
Bill Wendling | 585a901 | 2013-09-24 00:13:08 +0000 | [diff] [blame] | 587 | |
| 588 | if (const GetElementPtrInst *GEP = |
| 589 | dyn_cast<GetElementPtrInst>(U->getOperand(0))) { |
| 590 | // Ok, the GEP indices were covered by constant-offset and scaled-index |
| 591 | // addressing. Update the address state and move on to examining the base. |
| 592 | V = GEP; |
| 593 | goto redo_gep; |
| 594 | } else if (X86SelectAddress(U->getOperand(0), AM)) { |
Chris Lattner | 6ce8e24 | 2010-03-04 19:48:19 +0000 | [diff] [blame] | 595 | return true; |
Bill Wendling | 585a901 | 2013-09-24 00:13:08 +0000 | [diff] [blame] | 596 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 597 | |
Chris Lattner | 4b026b9 | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 598 | // If we couldn't merge the gep value into this addr mode, revert back to |
Chris Lattner | 6ce8e24 | 2010-03-04 19:48:19 +0000 | [diff] [blame] | 599 | // our address and just match the value instead of completely failing. |
| 600 | AM = SavedAM; |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 601 | |
| 602 | for (SmallVectorImpl<const Value *>::reverse_iterator |
| 603 | I = GEPs.rbegin(), E = GEPs.rend(); I != E; ++I) |
| 604 | if (handleConstantAddresses(*I, AM)) |
| 605 | return true; |
| 606 | |
| 607 | return false; |
Dan Gohman | 6e005fd | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 608 | unsupported_gep: |
| 609 | // Ok, the GEP indices weren't all covered. |
| 610 | break; |
| 611 | } |
| 612 | } |
| 613 | |
Bill Wendling | c63c30c | 2013-09-24 07:19:30 +0000 | [diff] [blame] | 614 | return handleConstantAddresses(V, AM); |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 615 | } |
| 616 | |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 617 | /// X86SelectCallAddress - Attempt to fill in an address from the given value. |
| 618 | /// |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 619 | bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 620 | const User *U = nullptr; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 621 | unsigned Opcode = Instruction::UserOp1; |
Quentin Colombet | 778dba1 | 2013-10-14 22:32:09 +0000 | [diff] [blame] | 622 | const Instruction *I = dyn_cast<Instruction>(V); |
Quentin Colombet | f34568b | 2013-10-22 21:29:08 +0000 | [diff] [blame] | 623 | // Record if the value is defined in the same basic block. |
| 624 | // |
| 625 | // This information is crucial to know whether or not folding an |
| 626 | // operand is valid. |
| 627 | // Indeed, FastISel generates or reuses a virtual register for all |
| 628 | // operands of all instructions it selects. Obviously, the definition and |
| 629 | // its uses must use the same virtual register otherwise the produced |
| 630 | // code is incorrect. |
| 631 | // Before instruction selection, FunctionLoweringInfo::set sets the virtual |
| 632 | // registers for values that are alive across basic blocks. This ensures |
| 633 | // that the values are consistently set between across basic block, even |
| 634 | // if different instruction selection mechanisms are used (e.g., a mix of |
| 635 | // SDISel and FastISel). |
| 636 | // For values local to a basic block, the instruction selection process |
| 637 | // generates these virtual registers with whatever method is appropriate |
| 638 | // for its needs. In particular, FastISel and SDISel do not share the way |
| 639 | // local virtual registers are set. |
| 640 | // Therefore, this is impossible (or at least unsafe) to share values |
| 641 | // between basic blocks unless they use the same instruction selection |
| 642 | // method, which is not guarantee for X86. |
| 643 | // Moreover, things like hasOneUse could not be used accurately, if we |
| 644 | // allow to reference values across basic blocks whereas they are not |
| 645 | // alive across basic blocks initially. |
Quentin Colombet | 778dba1 | 2013-10-14 22:32:09 +0000 | [diff] [blame] | 646 | bool InMBB = true; |
| 647 | if (I) { |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 648 | Opcode = I->getOpcode(); |
| 649 | U = I; |
Quentin Colombet | 778dba1 | 2013-10-14 22:32:09 +0000 | [diff] [blame] | 650 | InMBB = I->getParent() == FuncInfo.MBB->getBasicBlock(); |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 651 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 652 | Opcode = C->getOpcode(); |
| 653 | U = C; |
| 654 | } |
| 655 | |
| 656 | switch (Opcode) { |
| 657 | default: break; |
| 658 | case Instruction::BitCast: |
Quentin Colombet | 778dba1 | 2013-10-14 22:32:09 +0000 | [diff] [blame] | 659 | // Look past bitcasts if its operand is in the same BB. |
| 660 | if (InMBB) |
| 661 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 662 | break; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 663 | |
| 664 | case Instruction::IntToPtr: |
Quentin Colombet | 778dba1 | 2013-10-14 22:32:09 +0000 | [diff] [blame] | 665 | // Look past no-op inttoptrs if its operand is in the same BB. |
| 666 | if (InMBB && |
| 667 | TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 668 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 669 | break; |
| 670 | |
| 671 | case Instruction::PtrToInt: |
Quentin Colombet | 778dba1 | 2013-10-14 22:32:09 +0000 | [diff] [blame] | 672 | // Look past no-op ptrtoints if its operand is in the same BB. |
| 673 | if (InMBB && |
| 674 | TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 675 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 676 | break; |
| 677 | } |
| 678 | |
| 679 | // Handle constant address. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 680 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 681 | // Can't handle alternate code models yet. |
Chris Lattner | 25e7f91 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 682 | if (TM.getCodeModel() != CodeModel::Small) |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 683 | return false; |
| 684 | |
| 685 | // RIP-relative addresses can't have additional register operands. |
| 686 | if (Subtarget->isPICStyleRIPRel() && |
| 687 | (AM.Base.Reg != 0 || AM.IndexReg != 0)) |
| 688 | return false; |
| 689 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 690 | // Can't handle DbgLocLImport. |
Nico Rieck | 7157bb7 | 2014-01-14 15:22:47 +0000 | [diff] [blame] | 691 | if (GV->hasDLLImportStorageClass()) |
NAKAMURA Takumi | 860abd0 | 2011-02-21 04:50:06 +0000 | [diff] [blame] | 692 | return false; |
| 693 | |
| 694 | // Can't handle TLS. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 695 | if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
NAKAMURA Takumi | 860abd0 | 2011-02-21 04:50:06 +0000 | [diff] [blame] | 696 | if (GVar->isThreadLocal()) |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 697 | return false; |
| 698 | |
| 699 | // Okay, we've committed to selecting this global. Set up the basic address. |
| 700 | AM.GV = GV; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 701 | |
Chris Lattner | 7277a80 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 702 | // No ABI requires an extra load for anything other than DLLImport, which |
| 703 | // we rejected above. Return a direct reference to the global. |
Chris Lattner | 7277a80 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 704 | if (Subtarget->isPICStyleRIPRel()) { |
| 705 | // Use rip-relative addressing if we can. Above we verified that the |
| 706 | // base and index registers are unused. |
| 707 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 708 | AM.Base.Reg = X86::RIP; |
Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 709 | } else if (Subtarget->isPICStyleStubPIC()) { |
Chris Lattner | 7277a80 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 710 | AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET; |
| 711 | } else if (Subtarget->isPICStyleGOT()) { |
| 712 | AM.GVOpFlags = X86II::MO_GOTOFF; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 713 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 714 | |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 715 | return true; |
| 716 | } |
| 717 | |
| 718 | // If all else fails, try to materialize the value in a register. |
| 719 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
| 720 | if (AM.Base.Reg == 0) { |
| 721 | AM.Base.Reg = getRegForValue(V); |
| 722 | return AM.Base.Reg != 0; |
| 723 | } |
| 724 | if (AM.IndexReg == 0) { |
| 725 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 726 | AM.IndexReg = getRegForValue(V); |
| 727 | return AM.IndexReg != 0; |
| 728 | } |
| 729 | } |
| 730 | |
| 731 | return false; |
| 732 | } |
| 733 | |
| 734 | |
Owen Anderson | 4f948bd | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 735 | /// X86SelectStore - Select and emit code to implement store instructions. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 736 | bool X86FastISel::X86SelectStore(const Instruction *I) { |
Eli Friedman | f3dd6da | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 737 | // Atomic stores need special handling. |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 738 | const StoreInst *S = cast<StoreInst>(I); |
| 739 | |
| 740 | if (S->isAtomic()) |
| 741 | return false; |
| 742 | |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 743 | unsigned SABIAlignment = |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 744 | DL.getABITypeAlignment(S->getValueOperand()->getType()); |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 745 | bool Aligned = S->getAlignment() == 0 || S->getAlignment() >= SABIAlignment; |
| 746 | |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 747 | MVT VT; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 748 | if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true)) |
Owen Anderson | 4f948bd | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 749 | return false; |
Owen Anderson | 4f948bd | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 750 | |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 751 | X86AddressMode AM; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 752 | if (!X86SelectAddress(I->getOperand(1), AM)) |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 753 | return false; |
Owen Anderson | 4f948bd | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 754 | |
Craig Topper | 4f55b0e | 2013-07-17 05:57:45 +0000 | [diff] [blame] | 755 | return X86FastEmitStore(VT, I->getOperand(0), AM, Aligned); |
Owen Anderson | 4f948bd | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 756 | } |
| 757 | |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 758 | /// X86SelectRet - Select and emit code to implement ret instructions. |
| 759 | bool X86FastISel::X86SelectRet(const Instruction *I) { |
| 760 | const ReturnInst *Ret = cast<ReturnInst>(I); |
| 761 | const Function &F = *I->getParent()->getParent(); |
Nick Lewycky | f8fc892 | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 762 | const X86MachineFunctionInfo *X86MFInfo = |
| 763 | FuncInfo.MF->getInfo<X86MachineFunctionInfo>(); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 764 | |
| 765 | if (!FuncInfo.CanLowerReturn) |
| 766 | return false; |
| 767 | |
| 768 | CallingConv::ID CC = F.getCallingConv(); |
| 769 | if (CC != CallingConv::C && |
| 770 | CC != CallingConv::Fast && |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 771 | CC != CallingConv::X86_FastCall && |
| 772 | CC != CallingConv::X86_64_SysV) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 773 | return false; |
| 774 | |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 775 | if (Subtarget->isCallingConvWin64(CC)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 776 | return false; |
| 777 | |
| 778 | // Don't handle popping bytes on return for now. |
Nick Lewycky | f8fc892 | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 779 | if (X86MFInfo->getBytesToPopOnReturn() != 0) |
Jakub Staszak | 74010cd | 2013-02-17 18:35:25 +0000 | [diff] [blame] | 780 | return false; |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 781 | |
| 782 | // fastcc with -tailcallopt is intended to provide a guaranteed |
| 783 | // tail call optimization. Fastisel doesn't know how to do that. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 784 | if (CC == CallingConv::Fast && TM.Options.GuaranteedTailCallOpt) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 785 | return false; |
| 786 | |
| 787 | // Let SDISel handle vararg functions. |
| 788 | if (F.isVarArg()) |
| 789 | return false; |
| 790 | |
Jakob Stoklund Olesen | dc69f6f | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 791 | // Build a list of return value registers. |
| 792 | SmallVector<unsigned, 4> RetRegs; |
| 793 | |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 794 | if (Ret->getNumOperands() > 0) { |
| 795 | SmallVector<ISD::OutputArg, 4> Outs; |
Bill Wendling | 74dba87 | 2012-12-30 13:01:51 +0000 | [diff] [blame] | 796 | GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 797 | |
| 798 | // Analyze operands of the call, assigning locations to each operand. |
| 799 | SmallVector<CCValAssign, 16> ValLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 800 | CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs, |
Bill Wendling | ea6397f | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 801 | I->getContext()); |
Duncan Sands | fa7e6f2 | 2010-10-31 13:02:38 +0000 | [diff] [blame] | 802 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 803 | |
| 804 | const Value *RV = Ret->getOperand(0); |
| 805 | unsigned Reg = getRegForValue(RV); |
| 806 | if (Reg == 0) |
| 807 | return false; |
| 808 | |
| 809 | // Only handle a single return value for now. |
| 810 | if (ValLocs.size() != 1) |
| 811 | return false; |
| 812 | |
| 813 | CCValAssign &VA = ValLocs[0]; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 814 | |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 815 | // Don't bother handling odd stuff for now. |
| 816 | if (VA.getLocInfo() != CCValAssign::Full) |
| 817 | return false; |
| 818 | // Only handle register returns for now. |
| 819 | if (!VA.isRegLoc()) |
| 820 | return false; |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 821 | |
| 822 | // The calling-convention tables for x87 returns don't tell |
| 823 | // the whole story. |
| 824 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) |
| 825 | return false; |
| 826 | |
Eli Friedman | 6fc94dd | 2011-05-18 23:13:10 +0000 | [diff] [blame] | 827 | unsigned SrcReg = Reg + VA.getValNo(); |
Eli Friedman | 22da799 | 2011-05-19 22:16:13 +0000 | [diff] [blame] | 828 | EVT SrcVT = TLI.getValueType(RV->getType()); |
| 829 | EVT DstVT = VA.getValVT(); |
| 830 | // Special handling for extended integers. |
| 831 | if (SrcVT != DstVT) { |
| 832 | if (SrcVT != MVT::i1 && SrcVT != MVT::i8 && SrcVT != MVT::i16) |
| 833 | return false; |
| 834 | |
| 835 | if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt()) |
| 836 | return false; |
| 837 | |
| 838 | assert(DstVT == MVT::i32 && "X86 should always ext to i32"); |
| 839 | |
| 840 | if (SrcVT == MVT::i1) { |
| 841 | if (Outs[0].Flags.isSExt()) |
| 842 | return false; |
| 843 | SrcReg = FastEmitZExtFromI1(MVT::i8, SrcReg, /*TODO: Kill=*/false); |
| 844 | SrcVT = MVT::i8; |
| 845 | } |
| 846 | unsigned Op = Outs[0].Flags.isZExt() ? ISD::ZERO_EXTEND : |
| 847 | ISD::SIGN_EXTEND; |
| 848 | SrcReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Op, |
| 849 | SrcReg, /*TODO: Kill=*/false); |
| 850 | } |
| 851 | |
| 852 | // Make the copy. |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 853 | unsigned DstReg = VA.getLocReg(); |
| 854 | const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg); |
Jakob Stoklund Olesen | 8969657 | 2010-07-11 05:17:02 +0000 | [diff] [blame] | 855 | // Avoid a cross-class copy. This is very unlikely. |
| 856 | if (!SrcRC->contains(DstReg)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 857 | return false; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 858 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY), |
Jakob Stoklund Olesen | 8969657 | 2010-07-11 05:17:02 +0000 | [diff] [blame] | 859 | DstReg).addReg(SrcReg); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 860 | |
Jakob Stoklund Olesen | dc69f6f | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 861 | // Add register to return instruction. |
| 862 | RetRegs.push_back(VA.getLocReg()); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 863 | } |
| 864 | |
Nick Lewycky | f8fc892 | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 865 | // The x86-64 ABI for returning structs by value requires that we copy |
| 866 | // the sret argument into %rax for the return. We saved the argument into |
| 867 | // a virtual register in the entry block, so now we copy the value out |
Timur Iskhodzhanov | a2fd5fd | 2013-03-28 21:30:04 +0000 | [diff] [blame] | 868 | // and into %rax. We also do the same with %eax for Win32. |
| 869 | if (F.hasStructRetAttr() && |
Yaron Keren | 136fe7d | 2014-04-01 18:15:34 +0000 | [diff] [blame] | 870 | (Subtarget->is64Bit() || Subtarget->isTargetKnownWindowsMSVC())) { |
Nick Lewycky | f8fc892 | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 871 | unsigned Reg = X86MFInfo->getSRetReturnReg(); |
| 872 | assert(Reg && |
| 873 | "SRetReturnReg should have been set in LowerFormalArguments()!"); |
Timur Iskhodzhanov | a2fd5fd | 2013-03-28 21:30:04 +0000 | [diff] [blame] | 874 | unsigned RetReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 875 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY), |
Timur Iskhodzhanov | a2fd5fd | 2013-03-28 21:30:04 +0000 | [diff] [blame] | 876 | RetReg).addReg(Reg); |
| 877 | RetRegs.push_back(RetReg); |
Nick Lewycky | f8fc892 | 2012-10-02 22:45:06 +0000 | [diff] [blame] | 878 | } |
| 879 | |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 880 | // Now emit the RET. |
Jakob Stoklund Olesen | dc69f6f | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 881 | MachineInstrBuilder MIB = |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 882 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Subtarget->is64Bit() ? X86::RETQ : X86::RETL)); |
Jakob Stoklund Olesen | dc69f6f | 2013-02-05 17:59:48 +0000 | [diff] [blame] | 883 | for (unsigned i = 0, e = RetRegs.size(); i != e; ++i) |
| 884 | MIB.addReg(RetRegs[i], RegState::Implicit); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 885 | return true; |
| 886 | } |
| 887 | |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 888 | /// X86SelectLoad - Select and emit code to implement load instructions. |
| 889 | /// |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 890 | bool X86FastISel::X86SelectLoad(const Instruction *I) { |
Eli Friedman | f3dd6da | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 891 | // Atomic loads need special handling. |
| 892 | if (cast<LoadInst>(I)->isAtomic()) |
| 893 | return false; |
| 894 | |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 895 | MVT VT; |
Dan Gohman | 7f0ca9a | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 896 | if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true)) |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 897 | return false; |
| 898 | |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 899 | X86AddressMode AM; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 900 | if (!X86SelectAddress(I->getOperand(0), AM)) |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 901 | return false; |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 902 | |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 903 | unsigned ResultReg = 0; |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 904 | if (X86FastEmitLoad(VT, AM, ResultReg)) { |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 905 | UpdateValueMap(I, ResultReg); |
| 906 | return true; |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 907 | } |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 908 | return false; |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Jakob Stoklund Olesen | 4806848 | 2010-07-11 16:22:13 +0000 | [diff] [blame] | 911 | static unsigned X86ChooseCmpOpcode(EVT VT, const X86Subtarget *Subtarget) { |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 912 | bool HasAVX = Subtarget->hasAVX(); |
Craig Topper | b0c0f72 | 2012-01-10 06:54:16 +0000 | [diff] [blame] | 913 | bool X86ScalarSSEf32 = Subtarget->hasSSE1(); |
| 914 | bool X86ScalarSSEf64 = Subtarget->hasSSE2(); |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 915 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 916 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 74e0128 | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 917 | default: return 0; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 918 | case MVT::i8: return X86::CMP8rr; |
| 919 | case MVT::i16: return X86::CMP16rr; |
| 920 | case MVT::i32: return X86::CMP32rr; |
| 921 | case MVT::i64: return X86::CMP64rr; |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 922 | case MVT::f32: |
| 923 | return X86ScalarSSEf32 ? (HasAVX ? X86::VUCOMISSrr : X86::UCOMISSrr) : 0; |
| 924 | case MVT::f64: |
| 925 | return X86ScalarSSEf64 ? (HasAVX ? X86::VUCOMISDrr : X86::UCOMISDrr) : 0; |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 926 | } |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 927 | } |
| 928 | |
Chris Lattner | 88f4754 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 929 | /// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS |
| 930 | /// of the comparison, return an opcode that works for the compare (e.g. |
| 931 | /// CMP32ri) otherwise return 0. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 932 | static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) { |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 933 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 88f4754 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 934 | // Otherwise, we can't fold the immediate into this comparison. |
Chris Lattner | 74e0128 | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 935 | default: return 0; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 936 | case MVT::i8: return X86::CMP8ri; |
| 937 | case MVT::i16: return X86::CMP16ri; |
| 938 | case MVT::i32: return X86::CMP32ri; |
| 939 | case MVT::i64: |
Chris Lattner | 74e0128 | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 940 | // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext |
| 941 | // field. |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 942 | if ((int)RHSC->getSExtValue() == RHSC->getSExtValue()) |
Chris Lattner | 74e0128 | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 943 | return X86::CMP64ri32; |
| 944 | return 0; |
| 945 | } |
Chris Lattner | 88f4754 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 946 | } |
| 947 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 948 | bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1, |
| 949 | EVT VT) { |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 950 | unsigned Op0Reg = getRegForValue(Op0); |
| 951 | if (Op0Reg == 0) return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 952 | |
Chris Lattner | e388725a | 2008-10-15 05:18:04 +0000 | [diff] [blame] | 953 | // Handle 'null' like i32/i64 0. |
Chandler Carruth | 7ec5085 | 2012-11-01 08:07:29 +0000 | [diff] [blame] | 954 | if (isa<ConstantPointerNull>(Op1)) |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 955 | Op1 = Constant::getNullValue(DL.getIntPtrType(Op0->getContext())); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 956 | |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 957 | // We have two options: compare with register or immediate. If the RHS of |
| 958 | // the compare is an immediate that we can fold into this compare, use |
| 959 | // CMPri, otherwise use CMPrr. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 960 | if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) { |
Chris Lattner | 74e0128 | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 961 | if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 962 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CompareImmOpc)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 963 | .addReg(Op0Reg) |
| 964 | .addImm(Op1C->getSExtValue()); |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 965 | return true; |
| 966 | } |
| 967 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 968 | |
Jakob Stoklund Olesen | 4806848 | 2010-07-11 16:22:13 +0000 | [diff] [blame] | 969 | unsigned CompareOpc = X86ChooseCmpOpcode(VT, Subtarget); |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 970 | if (CompareOpc == 0) return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 971 | |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 972 | unsigned Op1Reg = getRegForValue(Op1); |
| 973 | if (Op1Reg == 0) return false; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 974 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CompareOpc)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 975 | .addReg(Op0Reg) |
| 976 | .addReg(Op1Reg); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 977 | |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 978 | return true; |
| 979 | } |
| 980 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 981 | bool X86FastISel::X86SelectCmp(const Instruction *I) { |
| 982 | const CmpInst *CI = cast<CmpInst>(I); |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 983 | |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 984 | MVT VT; |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 985 | if (!isTypeLegal(I->getOperand(0)->getType(), VT)) |
Dan Gohman | 09faf81 | 2008-09-05 01:33:56 +0000 | [diff] [blame] | 986 | return false; |
| 987 | |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 988 | unsigned ResultReg = createResultReg(&X86::GR8RegClass); |
Chris Lattner | a3596db | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 989 | unsigned SetCCOpc; |
Chris Lattner | f32ce22 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 990 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 991 | switch (CI->getPredicate()) { |
| 992 | case CmpInst::FCMP_OEQ: { |
Chris Lattner | dc1c380 | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 993 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 994 | return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 995 | |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 996 | unsigned EReg = createResultReg(&X86::GR8RegClass); |
| 997 | unsigned NPReg = createResultReg(&X86::GR8RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 998 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::SETEr), EReg); |
| 999 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1000 | TII.get(X86::SETNPr), NPReg); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1001 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dale Johannesen | 9bba902 | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 1002 | TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg); |
Chris Lattner | a3596db | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 1003 | UpdateValueMap(I, ResultReg); |
| 1004 | return true; |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1005 | } |
| 1006 | case CmpInst::FCMP_UNE: { |
Chris Lattner | dc1c380 | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 1007 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 1008 | return false; |
| 1009 | |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1010 | unsigned NEReg = createResultReg(&X86::GR8RegClass); |
| 1011 | unsigned PReg = createResultReg(&X86::GR8RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1012 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::SETNEr), NEReg); |
| 1013 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::SETPr), PReg); |
| 1014 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::OR8rr),ResultReg) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1015 | .addReg(PReg).addReg(NEReg); |
Chris Lattner | a3596db | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 1016 | UpdateValueMap(I, ResultReg); |
| 1017 | return true; |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1018 | } |
Chris Lattner | f32ce22 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 1019 | case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 1020 | case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 1021 | case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break; |
| 1022 | case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break; |
| 1023 | case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 1024 | case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break; |
| 1025 | case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break; |
| 1026 | case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 1027 | case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break; |
| 1028 | case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break; |
| 1029 | case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 1030 | case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1031 | |
Chris Lattner | f32ce22 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 1032 | case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 1033 | case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 1034 | case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 1035 | case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 1036 | case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 1037 | case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
| 1038 | case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break; |
| 1039 | case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break; |
| 1040 | case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break; |
| 1041 | case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break; |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1042 | default: |
| 1043 | return false; |
| 1044 | } |
| 1045 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1046 | const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | f32ce22 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 1047 | if (SwapArgs) |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1048 | std::swap(Op0, Op1); |
Chris Lattner | f32ce22 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 1049 | |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1050 | // Emit a compare of Op0/Op1. |
Chris Lattner | dc1c380 | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 1051 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 1052 | return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1053 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1054 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(SetCCOpc), ResultReg); |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1055 | UpdateValueMap(I, ResultReg); |
| 1056 | return true; |
| 1057 | } |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 1058 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1059 | bool X86FastISel::X86SelectZExt(const Instruction *I) { |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1060 | EVT DstVT = TLI.getValueType(I->getType()); |
| 1061 | if (!TLI.isTypeLegal(DstVT)) |
| 1062 | return false; |
| 1063 | |
| 1064 | unsigned ResultReg = getRegForValue(I->getOperand(0)); |
| 1065 | if (ResultReg == 0) |
| 1066 | return false; |
| 1067 | |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 1068 | // Handle zero-extension from i1 to i8, which is common. |
Craig Topper | 5671010 | 2013-08-15 02:33:50 +0000 | [diff] [blame] | 1069 | MVT SrcVT = TLI.getSimpleValueType(I->getOperand(0)->getType()); |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 1070 | if (SrcVT.SimpleTy == MVT::i1) { |
| 1071 | // Set the high bits to zero. |
| 1072 | ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false); |
| 1073 | SrcVT = MVT::i8; |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1074 | |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 1075 | if (ResultReg == 0) |
| 1076 | return false; |
| 1077 | } |
| 1078 | |
| 1079 | if (DstVT == MVT::i64) { |
| 1080 | // Handle extension to 64-bits via sub-register shenanigans. |
| 1081 | unsigned MovInst; |
| 1082 | |
| 1083 | switch (SrcVT.SimpleTy) { |
| 1084 | case MVT::i8: MovInst = X86::MOVZX32rr8; break; |
| 1085 | case MVT::i16: MovInst = X86::MOVZX32rr16; break; |
| 1086 | case MVT::i32: MovInst = X86::MOV32rr; break; |
| 1087 | default: llvm_unreachable("Unexpected zext to i64 source type"); |
| 1088 | } |
| 1089 | |
| 1090 | unsigned Result32 = createResultReg(&X86::GR32RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1091 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovInst), Result32) |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 1092 | .addReg(ResultReg); |
| 1093 | |
| 1094 | ResultReg = createResultReg(&X86::GR64RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1095 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::SUBREG_TO_REG), |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 1096 | ResultReg) |
| 1097 | .addImm(0).addReg(Result32).addImm(X86::sub_32bit); |
| 1098 | } else if (DstVT != MVT::i8) { |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1099 | ResultReg = FastEmit_r(MVT::i8, DstVT.getSimpleVT(), ISD::ZERO_EXTEND, |
| 1100 | ResultReg, /*Kill=*/true); |
| 1101 | if (ResultReg == 0) |
| 1102 | return false; |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1103 | } |
| 1104 | |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1105 | UpdateValueMap(I, ResultReg); |
| 1106 | return true; |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1107 | } |
| 1108 | |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1109 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1110 | bool X86FastISel::X86SelectBranch(const Instruction *I) { |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1111 | // Unconditional branches are selected by tablegen-generated code. |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1112 | // Handle a conditional branch. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1113 | const BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1114 | MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)]; |
| 1115 | MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)]; |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1116 | |
Dan Gohman | 42ef669 | 2010-08-21 02:32:36 +0000 | [diff] [blame] | 1117 | // Fold the common case of a conditional branch with a comparison |
| 1118 | // in the same block (values defined on other blocks may not have |
| 1119 | // initialized registers). |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1120 | if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
Dan Gohman | 42ef669 | 2010-08-21 02:32:36 +0000 | [diff] [blame] | 1121 | if (CI->hasOneUse() && CI->getParent() == I->getParent()) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1122 | EVT VT = TLI.getValueType(CI->getOperand(0)->getType()); |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1123 | |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1124 | // Try to take advantage of fallthrough opportunities. |
| 1125 | CmpInst::Predicate Predicate = CI->getPredicate(); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1126 | if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) { |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1127 | std::swap(TrueMBB, FalseMBB); |
| 1128 | Predicate = CmpInst::getInversePredicate(Predicate); |
| 1129 | } |
| 1130 | |
Chris Lattner | 0ce717a | 2008-10-15 03:58:05 +0000 | [diff] [blame] | 1131 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
| 1132 | unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA" |
| 1133 | |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1134 | switch (Predicate) { |
Dan Gohman | 4ddf7a4 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1135 | case CmpInst::FCMP_OEQ: |
| 1136 | std::swap(TrueMBB, FalseMBB); |
| 1137 | Predicate = CmpInst::FCMP_UNE; |
| 1138 | // FALL THROUGH |
Chris Lattner | 2b0a7a2 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1139 | case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1140 | case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break; |
| 1141 | case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break; |
| 1142 | case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break; |
| 1143 | case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break; |
| 1144 | case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1145 | case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break; |
| 1146 | case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break; |
| 1147 | case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break; |
| 1148 | case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break; |
| 1149 | case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break; |
| 1150 | case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break; |
| 1151 | case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1152 | |
Chris Lattner | 2b0a7a2 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1153 | case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break; |
| 1154 | case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1155 | case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break; |
| 1156 | case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break; |
| 1157 | case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break; |
| 1158 | case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break; |
| 1159 | case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break; |
| 1160 | case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break; |
| 1161 | case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break; |
| 1162 | case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break; |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1163 | default: |
| 1164 | return false; |
| 1165 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1166 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1167 | const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | 47bef25 | 2008-10-15 04:02:26 +0000 | [diff] [blame] | 1168 | if (SwapArgs) |
| 1169 | std::swap(Op0, Op1); |
| 1170 | |
Chris Lattner | d46b951 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1171 | // Emit a compare of the LHS and RHS, setting the flags. |
| 1172 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 1173 | return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1174 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1175 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BranchOpc)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1176 | .addMBB(TrueMBB); |
Dan Gohman | 4ddf7a4 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1177 | |
| 1178 | if (Predicate == CmpInst::FCMP_UNE) { |
| 1179 | // X86 requires a second branch to handle UNE (and OEQ, |
| 1180 | // which is mapped to UNE above). |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1181 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::JP_4)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1182 | .addMBB(TrueMBB); |
Dan Gohman | 4ddf7a4 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1183 | } |
| 1184 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1185 | FastEmitBranch(FalseMBB, DbgLoc); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1186 | FuncInfo.MBB->addSuccessor(TrueMBB); |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1187 | return true; |
| 1188 | } |
Chris Lattner | 2c8a4c3 | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1189 | } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) { |
| 1190 | // Handle things like "%cond = trunc i32 %X to i1 / br i1 %cond", which |
| 1191 | // typically happen for _Bool and C++ bools. |
| 1192 | MVT SourceVT; |
| 1193 | if (TI->hasOneUse() && TI->getParent() == I->getParent() && |
| 1194 | isTypeLegal(TI->getOperand(0)->getType(), SourceVT)) { |
| 1195 | unsigned TestOpc = 0; |
| 1196 | switch (SourceVT.SimpleTy) { |
| 1197 | default: break; |
| 1198 | case MVT::i8: TestOpc = X86::TEST8ri; break; |
| 1199 | case MVT::i16: TestOpc = X86::TEST16ri; break; |
| 1200 | case MVT::i32: TestOpc = X86::TEST32ri; break; |
| 1201 | case MVT::i64: TestOpc = X86::TEST64ri32; break; |
| 1202 | } |
| 1203 | if (TestOpc) { |
| 1204 | unsigned OpReg = getRegForValue(TI->getOperand(0)); |
| 1205 | if (OpReg == 0) return false; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1206 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TestOpc)) |
Chris Lattner | 2c8a4c3 | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1207 | .addReg(OpReg).addImm(1); |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1208 | |
Chris Lattner | c59290a | 2011-04-19 04:26:32 +0000 | [diff] [blame] | 1209 | unsigned JmpOpc = X86::JNE_4; |
| 1210 | if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) { |
| 1211 | std::swap(TrueMBB, FalseMBB); |
| 1212 | JmpOpc = X86::JE_4; |
| 1213 | } |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1214 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1215 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(JmpOpc)) |
Chris Lattner | 2c8a4c3 | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1216 | .addMBB(TrueMBB); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1217 | FastEmitBranch(FalseMBB, DbgLoc); |
Chris Lattner | 2c8a4c3 | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1218 | FuncInfo.MBB->addSuccessor(TrueMBB); |
| 1219 | return true; |
| 1220 | } |
| 1221 | } |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | // Otherwise do a clumsy setcc and re-test it. |
Eli Friedman | 0eea029 | 2011-04-27 01:34:27 +0000 | [diff] [blame] | 1225 | // Note that i1 essentially gets ANY_EXTEND'ed to i8 where it isn't used |
| 1226 | // in an explicit cast, so make sure to handle that correctly. |
Dan Gohman | 1ab1d31 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1227 | unsigned OpReg = getRegForValue(BI->getCondition()); |
| 1228 | if (OpReg == 0) return false; |
| 1229 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1230 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::TEST8ri)) |
Eli Friedman | 0eea029 | 2011-04-27 01:34:27 +0000 | [diff] [blame] | 1231 | .addReg(OpReg).addImm(1); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1232 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::JNE_4)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1233 | .addMBB(TrueMBB); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1234 | FastEmitBranch(FalseMBB, DbgLoc); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1235 | FuncInfo.MBB->addSuccessor(TrueMBB); |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1236 | return true; |
| 1237 | } |
| 1238 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1239 | bool X86FastISel::X86SelectShift(const Instruction *I) { |
Chris Lattner | b53ccb8 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1240 | unsigned CReg = 0, OpReg = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1241 | const TargetRegisterClass *RC = nullptr; |
Duncan Sands | 9dff9be | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1242 | if (I->getType()->isIntegerTy(8)) { |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1243 | CReg = X86::CL; |
| 1244 | RC = &X86::GR8RegClass; |
| 1245 | switch (I->getOpcode()) { |
Chris Lattner | b53ccb8 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1246 | case Instruction::LShr: OpReg = X86::SHR8rCL; break; |
| 1247 | case Instruction::AShr: OpReg = X86::SAR8rCL; break; |
| 1248 | case Instruction::Shl: OpReg = X86::SHL8rCL; break; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1249 | default: return false; |
| 1250 | } |
Duncan Sands | 9dff9be | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1251 | } else if (I->getType()->isIntegerTy(16)) { |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1252 | CReg = X86::CX; |
| 1253 | RC = &X86::GR16RegClass; |
| 1254 | switch (I->getOpcode()) { |
Chris Lattner | b53ccb8 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1255 | case Instruction::LShr: OpReg = X86::SHR16rCL; break; |
| 1256 | case Instruction::AShr: OpReg = X86::SAR16rCL; break; |
| 1257 | case Instruction::Shl: OpReg = X86::SHL16rCL; break; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1258 | default: return false; |
| 1259 | } |
Duncan Sands | 9dff9be | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1260 | } else if (I->getType()->isIntegerTy(32)) { |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1261 | CReg = X86::ECX; |
| 1262 | RC = &X86::GR32RegClass; |
| 1263 | switch (I->getOpcode()) { |
Chris Lattner | b53ccb8 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1264 | case Instruction::LShr: OpReg = X86::SHR32rCL; break; |
| 1265 | case Instruction::AShr: OpReg = X86::SAR32rCL; break; |
| 1266 | case Instruction::Shl: OpReg = X86::SHL32rCL; break; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1267 | default: return false; |
| 1268 | } |
Duncan Sands | 9dff9be | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1269 | } else if (I->getType()->isIntegerTy(64)) { |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1270 | CReg = X86::RCX; |
| 1271 | RC = &X86::GR64RegClass; |
| 1272 | switch (I->getOpcode()) { |
Chris Lattner | b53ccb8 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1273 | case Instruction::LShr: OpReg = X86::SHR64rCL; break; |
| 1274 | case Instruction::AShr: OpReg = X86::SAR64rCL; break; |
| 1275 | case Instruction::Shl: OpReg = X86::SHL64rCL; break; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1276 | default: return false; |
| 1277 | } |
| 1278 | } else { |
| 1279 | return false; |
| 1280 | } |
| 1281 | |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1282 | MVT VT; |
| 1283 | if (!isTypeLegal(I->getType(), VT)) |
Dan Gohman | db06a99 | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 1284 | return false; |
| 1285 | |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1286 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1287 | if (Op0Reg == 0) return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1288 | |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1289 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1290 | if (Op1Reg == 0) return false; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1291 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY), |
Jakob Stoklund Olesen | 3bb1267 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1292 | CReg).addReg(Op1Reg); |
Dan Gohman | d391715 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1293 | |
| 1294 | // The shift instruction uses X86::CL. If we defined a super-register |
Jakob Stoklund Olesen | 0026462 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1295 | // of X86::CL, emit a subreg KILL to precisely describe what we're doing here. |
Dan Gohman | d391715 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1296 | if (CReg != X86::CL) |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1297 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1298 | TII.get(TargetOpcode::KILL), X86::CL) |
Jakob Stoklund Olesen | 0026462 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1299 | .addReg(CReg, RegState::Kill); |
Dan Gohman | d391715 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1300 | |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1301 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1302 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(OpReg), ResultReg) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1303 | .addReg(Op0Reg); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1304 | UpdateValueMap(I, ResultReg); |
| 1305 | return true; |
| 1306 | } |
| 1307 | |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1308 | bool X86FastISel::X86SelectDivRem(const Instruction *I) { |
| 1309 | const static unsigned NumTypes = 4; // i8, i16, i32, i64 |
| 1310 | const static unsigned NumOps = 4; // SDiv, SRem, UDiv, URem |
| 1311 | const static bool S = true; // IsSigned |
| 1312 | const static bool U = false; // !IsSigned |
| 1313 | const static unsigned Copy = TargetOpcode::COPY; |
| 1314 | // For the X86 DIV/IDIV instruction, in most cases the dividend |
| 1315 | // (numerator) must be in a specific register pair highreg:lowreg, |
| 1316 | // producing the quotient in lowreg and the remainder in highreg. |
| 1317 | // For most data types, to set up the instruction, the dividend is |
| 1318 | // copied into lowreg, and lowreg is sign-extended or zero-extended |
| 1319 | // into highreg. The exception is i8, where the dividend is defined |
| 1320 | // as a single register rather than a register pair, and we |
| 1321 | // therefore directly sign-extend or zero-extend the dividend into |
| 1322 | // lowreg, instead of copying, and ignore the highreg. |
| 1323 | const static struct DivRemEntry { |
| 1324 | // The following portion depends only on the data type. |
| 1325 | const TargetRegisterClass *RC; |
| 1326 | unsigned LowInReg; // low part of the register pair |
| 1327 | unsigned HighInReg; // high part of the register pair |
| 1328 | // The following portion depends on both the data type and the operation. |
| 1329 | struct DivRemResult { |
| 1330 | unsigned OpDivRem; // The specific DIV/IDIV opcode to use. |
| 1331 | unsigned OpSignExtend; // Opcode for sign-extending lowreg into |
| 1332 | // highreg, or copying a zero into highreg. |
| 1333 | unsigned OpCopy; // Opcode for copying dividend into lowreg, or |
| 1334 | // zero/sign-extending into lowreg for i8. |
| 1335 | unsigned DivRemResultReg; // Register containing the desired result. |
| 1336 | bool IsOpSigned; // Whether to use signed or unsigned form. |
| 1337 | } ResultTable[NumOps]; |
| 1338 | } OpTable[NumTypes] = { |
| 1339 | { &X86::GR8RegClass, X86::AX, 0, { |
| 1340 | { X86::IDIV8r, 0, X86::MOVSX16rr8, X86::AL, S }, // SDiv |
| 1341 | { X86::IDIV8r, 0, X86::MOVSX16rr8, X86::AH, S }, // SRem |
| 1342 | { X86::DIV8r, 0, X86::MOVZX16rr8, X86::AL, U }, // UDiv |
| 1343 | { X86::DIV8r, 0, X86::MOVZX16rr8, X86::AH, U }, // URem |
| 1344 | } |
| 1345 | }, // i8 |
| 1346 | { &X86::GR16RegClass, X86::AX, X86::DX, { |
| 1347 | { X86::IDIV16r, X86::CWD, Copy, X86::AX, S }, // SDiv |
| 1348 | { X86::IDIV16r, X86::CWD, Copy, X86::DX, S }, // SRem |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1349 | { X86::DIV16r, X86::MOV32r0, Copy, X86::AX, U }, // UDiv |
| 1350 | { X86::DIV16r, X86::MOV32r0, Copy, X86::DX, U }, // URem |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1351 | } |
| 1352 | }, // i16 |
| 1353 | { &X86::GR32RegClass, X86::EAX, X86::EDX, { |
| 1354 | { X86::IDIV32r, X86::CDQ, Copy, X86::EAX, S }, // SDiv |
| 1355 | { X86::IDIV32r, X86::CDQ, Copy, X86::EDX, S }, // SRem |
| 1356 | { X86::DIV32r, X86::MOV32r0, Copy, X86::EAX, U }, // UDiv |
| 1357 | { X86::DIV32r, X86::MOV32r0, Copy, X86::EDX, U }, // URem |
| 1358 | } |
| 1359 | }, // i32 |
| 1360 | { &X86::GR64RegClass, X86::RAX, X86::RDX, { |
| 1361 | { X86::IDIV64r, X86::CQO, Copy, X86::RAX, S }, // SDiv |
| 1362 | { X86::IDIV64r, X86::CQO, Copy, X86::RDX, S }, // SRem |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1363 | { X86::DIV64r, X86::MOV32r0, Copy, X86::RAX, U }, // UDiv |
| 1364 | { X86::DIV64r, X86::MOV32r0, Copy, X86::RDX, U }, // URem |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1365 | } |
| 1366 | }, // i64 |
| 1367 | }; |
| 1368 | |
| 1369 | MVT VT; |
| 1370 | if (!isTypeLegal(I->getType(), VT)) |
| 1371 | return false; |
| 1372 | |
| 1373 | unsigned TypeIndex, OpIndex; |
| 1374 | switch (VT.SimpleTy) { |
| 1375 | default: return false; |
| 1376 | case MVT::i8: TypeIndex = 0; break; |
| 1377 | case MVT::i16: TypeIndex = 1; break; |
| 1378 | case MVT::i32: TypeIndex = 2; break; |
| 1379 | case MVT::i64: TypeIndex = 3; |
| 1380 | if (!Subtarget->is64Bit()) |
| 1381 | return false; |
| 1382 | break; |
| 1383 | } |
| 1384 | |
| 1385 | switch (I->getOpcode()) { |
| 1386 | default: llvm_unreachable("Unexpected div/rem opcode"); |
| 1387 | case Instruction::SDiv: OpIndex = 0; break; |
| 1388 | case Instruction::SRem: OpIndex = 1; break; |
| 1389 | case Instruction::UDiv: OpIndex = 2; break; |
| 1390 | case Instruction::URem: OpIndex = 3; break; |
| 1391 | } |
| 1392 | |
| 1393 | const DivRemEntry &TypeEntry = OpTable[TypeIndex]; |
| 1394 | const DivRemEntry::DivRemResult &OpEntry = TypeEntry.ResultTable[OpIndex]; |
| 1395 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1396 | if (Op0Reg == 0) |
| 1397 | return false; |
| 1398 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1399 | if (Op1Reg == 0) |
| 1400 | return false; |
| 1401 | |
| 1402 | // Move op0 into low-order input register. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1403 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1404 | TII.get(OpEntry.OpCopy), TypeEntry.LowInReg).addReg(Op0Reg); |
| 1405 | // Zero-extend or sign-extend into high-order input register. |
| 1406 | if (OpEntry.OpSignExtend) { |
| 1407 | if (OpEntry.IsOpSigned) |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1408 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1409 | TII.get(OpEntry.OpSignExtend)); |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1410 | else { |
| 1411 | unsigned Zero32 = createResultReg(&X86::GR32RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1412 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1413 | TII.get(X86::MOV32r0), Zero32); |
| 1414 | |
| 1415 | // Copy the zero into the appropriate sub/super/identical physical |
| 1416 | // register. Unfortunately the operations needed are not uniform enough to |
| 1417 | // fit neatly into the table above. |
| 1418 | if (VT.SimpleTy == MVT::i16) { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1419 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Eric Christopher | 8f6a083 | 2013-06-11 23:41:41 +0000 | [diff] [blame] | 1420 | TII.get(Copy), TypeEntry.HighInReg) |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1421 | .addReg(Zero32, 0, X86::sub_16bit); |
| 1422 | } else if (VT.SimpleTy == MVT::i32) { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1423 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Eric Christopher | 8f6a083 | 2013-06-11 23:41:41 +0000 | [diff] [blame] | 1424 | TII.get(Copy), TypeEntry.HighInReg) |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1425 | .addReg(Zero32); |
| 1426 | } else if (VT.SimpleTy == MVT::i64) { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1427 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Tim Northover | 64ec0ff | 2013-05-30 13:19:42 +0000 | [diff] [blame] | 1428 | TII.get(TargetOpcode::SUBREG_TO_REG), TypeEntry.HighInReg) |
| 1429 | .addImm(0).addReg(Zero32).addImm(X86::sub_32bit); |
| 1430 | } |
| 1431 | } |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1432 | } |
| 1433 | // Generate the DIV/IDIV instruction. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1434 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1435 | TII.get(OpEntry.OpDivRem)).addReg(Op1Reg); |
Jim Grosbach | c35388f | 2013-07-09 02:07:25 +0000 | [diff] [blame] | 1436 | // For i8 remainder, we can't reference AH directly, as we'll end |
| 1437 | // up with bogus copies like %R9B = COPY %AH. Reference AX |
| 1438 | // instead to prevent AH references in a REX instruction. |
| 1439 | // |
| 1440 | // The current assumption of the fast register allocator is that isel |
| 1441 | // won't generate explicit references to the GPR8_NOREX registers. If |
| 1442 | // the allocator and/or the backend get enhanced to be more robust in |
| 1443 | // that regard, this can be, and should be, removed. |
| 1444 | unsigned ResultReg = 0; |
| 1445 | if ((I->getOpcode() == Instruction::SRem || |
| 1446 | I->getOpcode() == Instruction::URem) && |
| 1447 | OpEntry.DivRemResultReg == X86::AH && Subtarget->is64Bit()) { |
| 1448 | unsigned SourceSuperReg = createResultReg(&X86::GR16RegClass); |
| 1449 | unsigned ResultSuperReg = createResultReg(&X86::GR16RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1450 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Jim Grosbach | c35388f | 2013-07-09 02:07:25 +0000 | [diff] [blame] | 1451 | TII.get(Copy), SourceSuperReg).addReg(X86::AX); |
| 1452 | |
| 1453 | // Shift AX right by 8 bits instead of using AH. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1454 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::SHR16ri), |
Jim Grosbach | c35388f | 2013-07-09 02:07:25 +0000 | [diff] [blame] | 1455 | ResultSuperReg).addReg(SourceSuperReg).addImm(8); |
| 1456 | |
| 1457 | // Now reference the 8-bit subreg of the result. |
| 1458 | ResultReg = FastEmitInst_extractsubreg(MVT::i8, ResultSuperReg, |
| 1459 | /*Kill=*/true, X86::sub_8bit); |
| 1460 | } |
| 1461 | // Copy the result out of the physreg if we haven't already. |
| 1462 | if (!ResultReg) { |
| 1463 | ResultReg = createResultReg(TypeEntry.RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1464 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Copy), ResultReg) |
Jim Grosbach | c35388f | 2013-07-09 02:07:25 +0000 | [diff] [blame] | 1465 | .addReg(OpEntry.DivRemResultReg); |
| 1466 | } |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 1467 | UpdateValueMap(I, ResultReg); |
| 1468 | |
| 1469 | return true; |
| 1470 | } |
| 1471 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1472 | bool X86FastISel::X86SelectSelect(const Instruction *I) { |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1473 | MVT VT; |
| 1474 | if (!isTypeLegal(I->getType(), VT)) |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1475 | return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1476 | |
Eric Christopher | 0574cc5 | 2010-09-29 23:00:29 +0000 | [diff] [blame] | 1477 | // We only use cmov here, if we don't have a cmov instruction bail. |
| 1478 | if (!Subtarget->hasCMov()) return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1479 | |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1480 | unsigned Opc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1481 | const TargetRegisterClass *RC = nullptr; |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1482 | if (VT == MVT::i16) { |
Dan Gohman | e556018 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1483 | Opc = X86::CMOVE16rr; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1484 | RC = &X86::GR16RegClass; |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1485 | } else if (VT == MVT::i32) { |
Dan Gohman | e556018 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1486 | Opc = X86::CMOVE32rr; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1487 | RC = &X86::GR32RegClass; |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1488 | } else if (VT == MVT::i64) { |
Dan Gohman | e556018 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1489 | Opc = X86::CMOVE64rr; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1490 | RC = &X86::GR64RegClass; |
| 1491 | } else { |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1492 | return false; |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1493 | } |
| 1494 | |
| 1495 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1496 | if (Op0Reg == 0) return false; |
| 1497 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1498 | if (Op1Reg == 0) return false; |
| 1499 | unsigned Op2Reg = getRegForValue(I->getOperand(2)); |
| 1500 | if (Op2Reg == 0) return false; |
| 1501 | |
Quentin Colombet | 90a646e | 2013-12-19 18:32:04 +0000 | [diff] [blame] | 1502 | // Selects operate on i1, however, Op0Reg is 8 bits width and may contain |
| 1503 | // garbage. Indeed, only the less significant bit is supposed to be accurate. |
| 1504 | // If we read more than the lsb, we may see non-zero values whereas lsb |
| 1505 | // is zero. Therefore, we have to truncate Op0Reg to i1 for the select. |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 1506 | // This is achieved by performing TEST against 1. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1507 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::TEST8ri)) |
Quentin Colombet | 90a646e | 2013-12-19 18:32:04 +0000 | [diff] [blame] | 1508 | .addReg(Op0Reg).addImm(1); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1509 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1510 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1511 | .addReg(Op1Reg).addReg(Op2Reg); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1512 | UpdateValueMap(I, ResultReg); |
| 1513 | return true; |
| 1514 | } |
| 1515 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1516 | bool X86FastISel::X86SelectFPExt(const Instruction *I) { |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1517 | // fpext from float to double. |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1518 | if (X86ScalarSSEf64 && |
Chris Lattner | fdd8790 | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1519 | I->getType()->isDoubleTy()) { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1520 | const Value *V = I->getOperand(0); |
Chris Lattner | fdd8790 | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1521 | if (V->getType()->isFloatTy()) { |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1522 | unsigned OpReg = getRegForValue(V); |
| 1523 | if (OpReg == 0) return false; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 1524 | unsigned ResultReg = createResultReg(&X86::FR64RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1525 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1526 | TII.get(X86::CVTSS2SDrr), ResultReg) |
| 1527 | .addReg(OpReg); |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1528 | UpdateValueMap(I, ResultReg); |
| 1529 | return true; |
Dan Gohman | bf646f2 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1530 | } |
| 1531 | } |
| 1532 | |
| 1533 | return false; |
| 1534 | } |
| 1535 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1536 | bool X86FastISel::X86SelectFPTrunc(const Instruction *I) { |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1537 | if (X86ScalarSSEf64) { |
Chris Lattner | fdd8790 | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1538 | if (I->getType()->isFloatTy()) { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1539 | const Value *V = I->getOperand(0); |
Chris Lattner | fdd8790 | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1540 | if (V->getType()->isDoubleTy()) { |
Dan Gohman | bf646f2 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1541 | unsigned OpReg = getRegForValue(V); |
| 1542 | if (OpReg == 0) return false; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 1543 | unsigned ResultReg = createResultReg(&X86::FR32RegClass); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1544 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1545 | TII.get(X86::CVTSD2SSrr), ResultReg) |
| 1546 | .addReg(OpReg); |
Dan Gohman | bf646f2 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1547 | UpdateValueMap(I, ResultReg); |
| 1548 | return true; |
| 1549 | } |
| 1550 | } |
| 1551 | } |
| 1552 | |
| 1553 | return false; |
| 1554 | } |
| 1555 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1556 | bool X86FastISel::X86SelectTrunc(const Instruction *I) { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1557 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 1558 | EVT DstVT = TLI.getValueType(I->getType()); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1559 | |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1560 | // This code only handles truncation to byte. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1561 | if (DstVT != MVT::i8 && DstVT != MVT::i1) |
Evan Cheng | b928669 | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1562 | return false; |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1563 | if (!TLI.isTypeLegal(SrcVT)) |
Evan Cheng | b928669 | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1564 | return false; |
| 1565 | |
| 1566 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
| 1567 | if (!InputReg) |
| 1568 | // Unhandled operand. Halt "fast" selection and bail. |
| 1569 | return false; |
| 1570 | |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1571 | if (SrcVT == MVT::i8) { |
| 1572 | // Truncate from i8 to i1; no code needed. |
| 1573 | UpdateValueMap(I, InputReg); |
| 1574 | return true; |
| 1575 | } |
Evan Cheng | b928669 | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1576 | |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1577 | if (!Subtarget->is64Bit()) { |
| 1578 | // If we're on x86-32; we can't extract an i8 from a general register. |
| 1579 | // First issue a copy to GR16_ABCD or GR32_ABCD. |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 1580 | const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16) ? |
| 1581 | (const TargetRegisterClass*)&X86::GR16_ABCDRegClass : |
| 1582 | (const TargetRegisterClass*)&X86::GR32_ABCDRegClass; |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1583 | unsigned CopyReg = createResultReg(CopyRC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1584 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY), |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1585 | CopyReg).addReg(InputReg); |
| 1586 | InputReg = CopyReg; |
| 1587 | } |
| 1588 | |
| 1589 | // Issue an extract_subreg. |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1590 | unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8, |
Eli Friedman | c703551 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1591 | InputReg, /*Kill=*/true, |
Jakob Stoklund Olesen | 9340ea5 | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 1592 | X86::sub_8bit); |
Evan Cheng | b928669 | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1593 | if (!ResultReg) |
| 1594 | return false; |
| 1595 | |
| 1596 | UpdateValueMap(I, ResultReg); |
| 1597 | return true; |
| 1598 | } |
| 1599 | |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1600 | bool X86FastISel::IsMemcpySmall(uint64_t Len) { |
| 1601 | return Len <= (Subtarget->is64Bit() ? 32 : 16); |
| 1602 | } |
| 1603 | |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1604 | bool X86FastISel::TryEmitSmallMemcpy(X86AddressMode DestAM, |
| 1605 | X86AddressMode SrcAM, uint64_t Len) { |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1606 | |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1607 | // Make sure we don't bloat code by inlining very large memcpy's. |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1608 | if (!IsMemcpySmall(Len)) |
| 1609 | return false; |
| 1610 | |
| 1611 | bool i64Legal = Subtarget->is64Bit(); |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1612 | |
| 1613 | // We don't care about alignment here since we just emit integer accesses. |
| 1614 | while (Len) { |
| 1615 | MVT VT; |
| 1616 | if (Len >= 8 && i64Legal) |
| 1617 | VT = MVT::i64; |
| 1618 | else if (Len >= 4) |
| 1619 | VT = MVT::i32; |
| 1620 | else if (Len >= 2) |
| 1621 | VT = MVT::i16; |
| 1622 | else { |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1623 | VT = MVT::i8; |
| 1624 | } |
| 1625 | |
| 1626 | unsigned Reg; |
| 1627 | bool RV = X86FastEmitLoad(VT, SrcAM, Reg); |
| 1628 | RV &= X86FastEmitStore(VT, Reg, DestAM); |
| 1629 | assert(RV && "Failed to emit load or store??"); |
| 1630 | |
| 1631 | unsigned Size = VT.getSizeInBits()/8; |
| 1632 | Len -= Size; |
| 1633 | DestAM.Disp += Size; |
| 1634 | SrcAM.Disp += Size; |
| 1635 | } |
| 1636 | |
| 1637 | return true; |
| 1638 | } |
| 1639 | |
Juergen Ributzka | 2dace6e | 2014-06-10 23:52:44 +0000 | [diff] [blame] | 1640 | static bool isCommutativeIntrinsic(IntrinsicInst const &I) { |
| 1641 | switch (I.getIntrinsicID()) { |
| 1642 | case Intrinsic::sadd_with_overflow: |
| 1643 | case Intrinsic::uadd_with_overflow: |
| 1644 | case Intrinsic::smul_with_overflow: |
| 1645 | case Intrinsic::umul_with_overflow: |
| 1646 | return true; |
| 1647 | default: |
| 1648 | return false; |
| 1649 | } |
| 1650 | } |
| 1651 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1652 | bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) { |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1653 | // FIXME: Handle more intrinsics. |
Chris Lattner | 99a8cb6 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1654 | switch (I.getIntrinsicID()) { |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1655 | default: return false; |
Juergen Ributzka | 4dc9587 | 2014-06-11 21:44:44 +0000 | [diff] [blame] | 1656 | case Intrinsic::frameaddress: { |
| 1657 | Type *RetTy = I.getCalledFunction()->getReturnType(); |
| 1658 | |
| 1659 | MVT VT; |
| 1660 | if (!isTypeLegal(RetTy, VT)) |
| 1661 | return false; |
| 1662 | |
| 1663 | unsigned Opc; |
| 1664 | const TargetRegisterClass *RC = nullptr; |
| 1665 | |
| 1666 | switch (VT.SimpleTy) { |
| 1667 | default: llvm_unreachable("Invalid result type for frameaddress."); |
| 1668 | case MVT::i32: Opc = X86::MOV32rm; RC = &X86::GR32RegClass; break; |
| 1669 | case MVT::i64: Opc = X86::MOV64rm; RC = &X86::GR64RegClass; break; |
| 1670 | } |
| 1671 | |
| 1672 | // This needs to be set before we call getFrameRegister, otherwise we get |
| 1673 | // the wrong frame register. |
| 1674 | MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo(); |
| 1675 | MFI->setFrameAddressIsTaken(true); |
| 1676 | |
| 1677 | const X86RegisterInfo *RegInfo = |
| 1678 | static_cast<const X86RegisterInfo*>(TM.getRegisterInfo()); |
| 1679 | unsigned FrameReg = RegInfo->getFrameRegister(*(FuncInfo.MF)); |
| 1680 | assert(((FrameReg == X86::RBP && VT == MVT::i64) || |
| 1681 | (FrameReg == X86::EBP && VT == MVT::i32)) && |
| 1682 | "Invalid Frame Register!"); |
| 1683 | |
| 1684 | // Always make a copy of the frame register to to a vreg first, so that we |
| 1685 | // never directly reference the frame register (the TwoAddressInstruction- |
| 1686 | // Pass doesn't like that). |
| 1687 | unsigned SrcReg = createResultReg(RC); |
| 1688 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 1689 | TII.get(TargetOpcode::COPY), SrcReg).addReg(FrameReg); |
| 1690 | |
| 1691 | // Now recursively load from the frame address. |
| 1692 | // movq (%rbp), %rax |
| 1693 | // movq (%rax), %rax |
| 1694 | // movq (%rax), %rax |
| 1695 | // ... |
| 1696 | unsigned DestReg; |
| 1697 | unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue(); |
| 1698 | while (Depth--) { |
| 1699 | DestReg = createResultReg(RC); |
| 1700 | addDirectMem(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 1701 | TII.get(Opc), DestReg), SrcReg); |
| 1702 | SrcReg = DestReg; |
| 1703 | } |
| 1704 | |
| 1705 | UpdateValueMap(&I, SrcReg); |
| 1706 | return true; |
| 1707 | } |
Chris Lattner | 91328b3 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1708 | case Intrinsic::memcpy: { |
| 1709 | const MemCpyInst &MCI = cast<MemCpyInst>(I); |
| 1710 | // Don't handle volatile or variable length memcpys. |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1711 | if (MCI.isVolatile()) |
Chris Lattner | 91328b3 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1712 | return false; |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1713 | |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1714 | if (isa<ConstantInt>(MCI.getLength())) { |
| 1715 | // Small memcpy's are common enough that we want to do them |
| 1716 | // without a call if possible. |
| 1717 | uint64_t Len = cast<ConstantInt>(MCI.getLength())->getZExtValue(); |
| 1718 | if (IsMemcpySmall(Len)) { |
| 1719 | X86AddressMode DestAM, SrcAM; |
| 1720 | if (!X86SelectAddress(MCI.getRawDest(), DestAM) || |
| 1721 | !X86SelectAddress(MCI.getRawSource(), SrcAM)) |
| 1722 | return false; |
| 1723 | TryEmitSmallMemcpy(DestAM, SrcAM, Len); |
| 1724 | return true; |
| 1725 | } |
| 1726 | } |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1727 | |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1728 | unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32; |
| 1729 | if (!MCI.getLength()->getType()->isIntegerTy(SizeWidth)) |
Chris Lattner | 91328b3 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1730 | return false; |
Eli Friedman | bcc6914 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1731 | |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1732 | if (MCI.getSourceAddressSpace() > 255 || MCI.getDestAddressSpace() > 255) |
| 1733 | return false; |
| 1734 | |
| 1735 | return DoSelectCall(&I, "memcpy"); |
Chris Lattner | 91328b3 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1736 | } |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1737 | case Intrinsic::memset: { |
| 1738 | const MemSetInst &MSI = cast<MemSetInst>(I); |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1739 | |
Nick Lewycky | a530a4d | 2011-08-02 00:40:16 +0000 | [diff] [blame] | 1740 | if (MSI.isVolatile()) |
| 1741 | return false; |
| 1742 | |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1743 | unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32; |
| 1744 | if (!MSI.getLength()->getType()->isIntegerTy(SizeWidth)) |
| 1745 | return false; |
| 1746 | |
| 1747 | if (MSI.getDestAddressSpace() > 255) |
| 1748 | return false; |
| 1749 | |
| 1750 | return DoSelectCall(&I, "memset"); |
| 1751 | } |
Eric Christopher | 52ecfdf | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1752 | case Intrinsic::stackprotector: { |
Chad Rosier | 06e34d9 | 2012-05-11 19:43:29 +0000 | [diff] [blame] | 1753 | // Emit code to store the stack guard onto the stack. |
Eric Christopher | 52ecfdf | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1754 | EVT PtrTy = TLI.getPointerTy(); |
| 1755 | |
Gabor Greif | 83205af | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1756 | const Value *Op1 = I.getArgOperand(0); // The guard's value. |
| 1757 | const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); |
Eric Christopher | 52ecfdf | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1758 | |
Josh Magee | 22b8ba2 | 2013-12-19 03:17:11 +0000 | [diff] [blame] | 1759 | MFI.setStackProtectorIndex(FuncInfo.StaticAllocaMap[Slot]); |
| 1760 | |
Eric Christopher | 52ecfdf | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1761 | // Grab the frame index. |
| 1762 | X86AddressMode AM; |
| 1763 | if (!X86SelectAddress(Slot, AM)) return false; |
Eric Christopher | 5e95aee | 2010-03-18 21:58:33 +0000 | [diff] [blame] | 1764 | if (!X86FastEmitStore(PtrTy, Op1, AM)) return false; |
Eric Christopher | 52ecfdf | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1765 | return true; |
| 1766 | } |
Dale Johannesen | d5575f2 | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1767 | case Intrinsic::dbg_declare: { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1768 | const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I); |
Dale Johannesen | d5575f2 | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1769 | X86AddressMode AM; |
Dale Johannesen | ad00f03 | 2010-01-29 21:21:28 +0000 | [diff] [blame] | 1770 | assert(DI->getAddress() && "Null address should be checked earlier!"); |
Dale Johannesen | d5575f2 | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1771 | if (!X86SelectAddress(DI->getAddress(), AM)) |
| 1772 | return false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1773 | const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE); |
Dale Johannesen | 654528e | 2010-02-18 18:51:15 +0000 | [diff] [blame] | 1774 | // FIXME may need to add RegState::Debug to any registers produced, |
| 1775 | // although ESP/EBP should be the only ones at the moment. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1776 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II), AM). |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1777 | addImm(0).addMetadata(DI->getVariable()); |
Dale Johannesen | d5575f2 | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1778 | return true; |
| 1779 | } |
Eric Christopher | 7eb6e0f | 2010-01-18 22:11:29 +0000 | [diff] [blame] | 1780 | case Intrinsic::trap: { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 1781 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::TRAP)); |
Eric Christopher | 7eb6e0f | 2010-01-18 22:11:29 +0000 | [diff] [blame] | 1782 | return true; |
| 1783 | } |
Juergen Ributzka | 272b570 | 2014-06-11 23:11:02 +0000 | [diff] [blame^] | 1784 | case Intrinsic::sqrt: { |
| 1785 | if (!Subtarget->hasSSE1()) |
| 1786 | return false; |
| 1787 | |
| 1788 | Type *RetTy = I.getCalledFunction()->getReturnType(); |
| 1789 | |
| 1790 | MVT VT; |
| 1791 | if (!isTypeLegal(RetTy, VT)) |
| 1792 | return false; |
| 1793 | |
| 1794 | // Unfortunatelly we can't use FastEmit_r, because the AVX version of FSQRT |
| 1795 | // is not generated by FastISel yet. |
| 1796 | // FIXME: Update this code once tablegen can handle it. |
| 1797 | static const unsigned SqrtOpc[2][2] = { |
| 1798 | {X86::SQRTSSr, X86::VSQRTSSr}, |
| 1799 | {X86::SQRTSDr, X86::VSQRTSDr} |
| 1800 | }; |
| 1801 | bool HasAVX = Subtarget->hasAVX(); |
| 1802 | unsigned Opc; |
| 1803 | const TargetRegisterClass *RC; |
| 1804 | switch (VT.SimpleTy) { |
| 1805 | default: return false; |
| 1806 | case MVT::f32: Opc = SqrtOpc[0][HasAVX]; RC = &X86::FR32RegClass; break; |
| 1807 | case MVT::f64: Opc = SqrtOpc[1][HasAVX]; RC = &X86::FR64RegClass; break; |
| 1808 | } |
| 1809 | |
| 1810 | const Value *SrcVal = I.getArgOperand(0); |
| 1811 | unsigned SrcReg = getRegForValue(SrcVal); |
| 1812 | |
| 1813 | if (SrcReg == 0) |
| 1814 | return false; |
| 1815 | |
| 1816 | unsigned ImplicitDefReg = 0; |
| 1817 | if (HasAVX) { |
| 1818 | ImplicitDefReg = createResultReg(RC); |
| 1819 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 1820 | TII.get(TargetOpcode::IMPLICIT_DEF), ImplicitDefReg); |
| 1821 | } |
| 1822 | |
| 1823 | unsigned ResultReg = createResultReg(RC); |
| 1824 | MachineInstrBuilder MIB; |
| 1825 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), |
| 1826 | ResultReg); |
| 1827 | |
| 1828 | if (ImplicitDefReg) |
| 1829 | MIB.addReg(ImplicitDefReg); |
| 1830 | |
| 1831 | MIB.addReg(SrcReg); |
| 1832 | |
| 1833 | UpdateValueMap(&I, ResultReg); |
| 1834 | return true; |
| 1835 | } |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1836 | case Intrinsic::sadd_with_overflow: |
Juergen Ributzka | 2dace6e | 2014-06-10 23:52:44 +0000 | [diff] [blame] | 1837 | case Intrinsic::uadd_with_overflow: |
| 1838 | case Intrinsic::ssub_with_overflow: |
| 1839 | case Intrinsic::usub_with_overflow: |
| 1840 | case Intrinsic::smul_with_overflow: |
| 1841 | case Intrinsic::umul_with_overflow: { |
| 1842 | // This implements the basic lowering of the xalu with overflow intrinsics |
| 1843 | // into add/sub/mul folowed by either seto or setb. |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1844 | const Function *Callee = I.getCalledFunction(); |
Juergen Ributzka | 2dace6e | 2014-06-10 23:52:44 +0000 | [diff] [blame] | 1845 | auto *Ty = cast<StructType>(Callee->getReturnType()); |
| 1846 | Type *RetTy = Ty->getTypeAtIndex(0U); |
| 1847 | Type *CondTy = Ty->getTypeAtIndex(1); |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1848 | |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1849 | MVT VT; |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1850 | if (!isTypeLegal(RetTy, VT)) |
| 1851 | return false; |
| 1852 | |
Juergen Ributzka | 2dace6e | 2014-06-10 23:52:44 +0000 | [diff] [blame] | 1853 | if (VT < MVT::i8 || VT > MVT::i64) |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1854 | return false; |
| 1855 | |
Juergen Ributzka | 2dace6e | 2014-06-10 23:52:44 +0000 | [diff] [blame] | 1856 | const Value *LHS = I.getArgOperand(0); |
| 1857 | const Value *RHS = I.getArgOperand(1); |
| 1858 | |
| 1859 | // Canonicalize immediates to the RHS. |
| 1860 | if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) && |
| 1861 | isCommutativeIntrinsic(I)) |
| 1862 | std::swap(LHS, RHS); |
| 1863 | |
| 1864 | unsigned BaseOpc, CondOpc; |
| 1865 | switch (I.getIntrinsicID()) { |
| 1866 | default: llvm_unreachable("Unexpected intrinsic!"); |
| 1867 | case Intrinsic::sadd_with_overflow: |
| 1868 | BaseOpc = ISD::ADD; CondOpc = X86::SETOr; break; |
| 1869 | case Intrinsic::uadd_with_overflow: |
| 1870 | BaseOpc = ISD::ADD; CondOpc = X86::SETBr; break; |
| 1871 | case Intrinsic::ssub_with_overflow: |
| 1872 | BaseOpc = ISD::SUB; CondOpc = X86::SETOr; break; |
| 1873 | case Intrinsic::usub_with_overflow: |
| 1874 | BaseOpc = ISD::SUB; CondOpc = X86::SETBr; break; |
| 1875 | case Intrinsic::smul_with_overflow: |
| 1876 | BaseOpc = ISD::MUL; CondOpc = X86::SETOr; break; |
| 1877 | case Intrinsic::umul_with_overflow: |
| 1878 | BaseOpc = X86ISD::UMUL; CondOpc = X86::SETOr; break; |
| 1879 | } |
| 1880 | |
| 1881 | unsigned LHSReg = getRegForValue(LHS); |
| 1882 | if (LHSReg == 0) |
| 1883 | return false; |
| 1884 | bool LHSIsKill = hasTrivialKill(LHS); |
| 1885 | |
| 1886 | unsigned ResultReg = 0; |
| 1887 | // Check if we have an immediate version. |
| 1888 | if (auto const *C = dyn_cast<ConstantInt>(RHS)) { |
| 1889 | ResultReg = FastEmit_ri(VT, VT, BaseOpc, LHSReg, LHSIsKill, |
| 1890 | C->getZExtValue()); |
| 1891 | } |
| 1892 | |
| 1893 | unsigned RHSReg; |
| 1894 | bool RHSIsKill; |
| 1895 | if (!ResultReg) { |
| 1896 | RHSReg = getRegForValue(RHS); |
| 1897 | if (RHSReg == 0) |
| 1898 | return false; |
| 1899 | RHSIsKill = hasTrivialKill(RHS); |
| 1900 | ResultReg = FastEmit_rr(VT, VT, BaseOpc, LHSReg, LHSIsKill, RHSReg, |
| 1901 | RHSIsKill); |
| 1902 | } |
| 1903 | |
| 1904 | // FastISel doesn't have a pattern for X86::MUL*r. Emit it manually. |
| 1905 | if (BaseOpc == X86ISD::UMUL && !ResultReg) { |
| 1906 | static const unsigned MULOpc[] = |
| 1907 | { X86::MUL8r, X86::MUL16r, X86::MUL32r, X86::MUL64r }; |
| 1908 | static const unsigned Reg[] = { X86::AL, X86::AX, X86::EAX, X86::RAX }; |
| 1909 | // First copy the first operand into RAX, which is an implicit input to |
| 1910 | // the X86::MUL*r instruction. |
| 1911 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 1912 | TII.get(TargetOpcode::COPY), Reg[VT.SimpleTy-MVT::i8]) |
| 1913 | .addReg(LHSReg, getKillRegState(LHSIsKill)); |
| 1914 | ResultReg = FastEmitInst_r(MULOpc[VT.SimpleTy-MVT::i8], |
| 1915 | TLI.getRegClassFor(VT), RHSReg, RHSIsKill); |
| 1916 | } |
| 1917 | |
| 1918 | if (!ResultReg) |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1919 | return false; |
| 1920 | |
Juergen Ributzka | 2dace6e | 2014-06-10 23:52:44 +0000 | [diff] [blame] | 1921 | unsigned ResultReg2 = FuncInfo.CreateRegs(CondTy); |
| 1922 | assert((ResultReg+1) == ResultReg2 && "Nonconsecutive result registers."); |
| 1923 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CondOpc), |
| 1924 | ResultReg2); |
Eli Friedman | a4d4a01 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1925 | |
| 1926 | UpdateValueMap(&I, ResultReg, 2); |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1927 | return true; |
| 1928 | } |
| 1929 | } |
| 1930 | } |
| 1931 | |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1932 | bool X86FastISel::FastLowerArguments() { |
| 1933 | if (!FuncInfo.CanLowerReturn) |
| 1934 | return false; |
| 1935 | |
| 1936 | const Function *F = FuncInfo.Fn; |
| 1937 | if (F->isVarArg()) |
| 1938 | return false; |
| 1939 | |
| 1940 | CallingConv::ID CC = F->getCallingConv(); |
| 1941 | if (CC != CallingConv::C) |
| 1942 | return false; |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 1943 | |
| 1944 | if (Subtarget->isCallingConvWin64(CC)) |
| 1945 | return false; |
| 1946 | |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1947 | if (!Subtarget->is64Bit()) |
| 1948 | return false; |
| 1949 | |
| 1950 | // Only handle simple cases. i.e. Up to 6 i32/i64 scalar arguments. |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1951 | unsigned GPRCnt = 0; |
| 1952 | unsigned FPRCnt = 0; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1953 | unsigned Idx = 1; |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1954 | for (auto const &Arg : F->args()) { |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1955 | if (F->getAttributes().hasAttribute(Idx, Attribute::ByVal) || |
| 1956 | F->getAttributes().hasAttribute(Idx, Attribute::InReg) || |
| 1957 | F->getAttributes().hasAttribute(Idx, Attribute::StructRet) || |
| 1958 | F->getAttributes().hasAttribute(Idx, Attribute::Nest)) |
| 1959 | return false; |
| 1960 | |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1961 | Type *ArgTy = Arg.getType(); |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1962 | if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy()) |
| 1963 | return false; |
| 1964 | |
| 1965 | EVT ArgVT = TLI.getValueType(ArgTy); |
Chad Rosier | 1b33e8d | 2013-02-26 01:05:31 +0000 | [diff] [blame] | 1966 | if (!ArgVT.isSimple()) return false; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1967 | switch (ArgVT.getSimpleVT().SimpleTy) { |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1968 | default: return false; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1969 | case MVT::i32: |
| 1970 | case MVT::i64: |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1971 | ++GPRCnt; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1972 | break; |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1973 | case MVT::f32: |
| 1974 | case MVT::f64: |
| 1975 | ++FPRCnt; |
| 1976 | break; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1977 | } |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1978 | |
| 1979 | if (GPRCnt > 6) |
| 1980 | return false; |
| 1981 | |
| 1982 | if (FPRCnt > 8) |
| 1983 | return false; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1984 | } |
| 1985 | |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 1986 | static const MCPhysReg GPR32ArgRegs[] = { |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1987 | X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D |
| 1988 | }; |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 1989 | static const MCPhysReg GPR64ArgRegs[] = { |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1990 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8 , X86::R9 |
| 1991 | }; |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1992 | static const MCPhysReg XMMArgRegs[] = { |
| 1993 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1994 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1995 | }; |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 1996 | |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 1997 | unsigned GPRIdx = 0; |
| 1998 | unsigned FPRIdx = 0; |
| 1999 | for (auto const &Arg : F->args()) { |
| 2000 | MVT VT = TLI.getSimpleValueType(Arg.getType()); |
| 2001 | const TargetRegisterClass *RC = TLI.getRegClassFor(VT); |
| 2002 | unsigned SrcReg; |
| 2003 | switch (VT.SimpleTy) { |
| 2004 | default: llvm_unreachable("Unexpected value type."); |
| 2005 | case MVT::i32: SrcReg = GPR32ArgRegs[GPRIdx++]; break; |
| 2006 | case MVT::i64: SrcReg = GPR64ArgRegs[GPRIdx++]; break; |
| 2007 | case MVT::f32: // fall-through |
| 2008 | case MVT::f64: SrcReg = XMMArgRegs[FPRIdx++]; break; |
| 2009 | } |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 2010 | unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC); |
| 2011 | // FIXME: Unfortunately it's necessary to emit a copy from the livein copy. |
| 2012 | // Without this, EmitLiveInCopies may eliminate the livein if its only |
| 2013 | // use is a bitcast (which isn't turned into an instruction). |
| 2014 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2015 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Juergen Ributzka | fbaa3db | 2014-06-11 23:10:58 +0000 | [diff] [blame] | 2016 | TII.get(TargetOpcode::COPY), ResultReg) |
| 2017 | .addReg(DstReg, getKillRegState(true)); |
| 2018 | UpdateValueMap(&Arg, ResultReg); |
Chad Rosier | a92ef4b | 2013-02-25 21:59:35 +0000 | [diff] [blame] | 2019 | } |
| 2020 | return true; |
| 2021 | } |
| 2022 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2023 | bool X86FastISel::X86SelectCall(const Instruction *I) { |
| 2024 | const CallInst *CI = cast<CallInst>(I); |
Gabor Greif | 83205af | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 2025 | const Value *Callee = CI->getCalledValue(); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2026 | |
| 2027 | // Can't handle inline asm yet. |
| 2028 | if (isa<InlineAsm>(Callee)) |
| 2029 | return false; |
| 2030 | |
Bill Wendling | 80b34b3 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 2031 | // Handle intrinsic calls. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2032 | if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI)) |
Chris Lattner | 99a8cb6 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 2033 | return X86VisitIntrinsicCall(*II); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2034 | |
Chad Rosier | df42cf3 | 2012-12-11 00:18:02 +0000 | [diff] [blame] | 2035 | // Allow SelectionDAG isel to handle tail calls. |
| 2036 | if (cast<CallInst>(I)->isTailCall()) |
| 2037 | return false; |
| 2038 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2039 | return DoSelectCall(I, nullptr); |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 2040 | } |
| 2041 | |
Rafael Espindola | 73173c5 | 2012-07-25 15:42:45 +0000 | [diff] [blame] | 2042 | static unsigned computeBytesPoppedByCallee(const X86Subtarget &Subtarget, |
| 2043 | const ImmutableCallSite &CS) { |
Rafael Espindola | 2caee7f | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 2044 | if (Subtarget.is64Bit()) |
| 2045 | return 0; |
Rafael Espindola | 32cb5ac | 2013-12-12 16:06:58 +0000 | [diff] [blame] | 2046 | if (Subtarget.getTargetTriple().isOSMSVCRT()) |
Rafael Espindola | 2caee7f | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 2047 | return 0; |
| 2048 | CallingConv::ID CC = CS.getCallingConv(); |
| 2049 | if (CC == CallingConv::Fast || CC == CallingConv::GHC) |
| 2050 | return 0; |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2051 | if (!CS.paramHasAttr(1, Attribute::StructRet)) |
Rafael Espindola | 2caee7f | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 2052 | return 0; |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2053 | if (CS.paramHasAttr(1, Attribute::InReg)) |
Rafael Espindola | 11c38b9 | 2012-07-25 13:41:10 +0000 | [diff] [blame] | 2054 | return 0; |
Rafael Espindola | 2caee7f | 2012-07-25 13:35:45 +0000 | [diff] [blame] | 2055 | return 4; |
| 2056 | } |
| 2057 | |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 2058 | // Select either a call, or an llvm.memcpy/memmove/memset intrinsic |
| 2059 | bool X86FastISel::DoSelectCall(const Instruction *I, const char *MemIntName) { |
| 2060 | const CallInst *CI = cast<CallInst>(I); |
| 2061 | const Value *Callee = CI->getCalledValue(); |
| 2062 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2063 | // Handle only C and fastcc calling conventions for now. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2064 | ImmutableCallSite CS(CI); |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2065 | CallingConv::ID CC = CS.getCallingConv(); |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 2066 | bool isWin64 = Subtarget->isCallingConvWin64(CC); |
Chris Lattner | d7f7c93 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 2067 | if (CC != CallingConv::C && CC != CallingConv::Fast && |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 2068 | CC != CallingConv::X86_FastCall && CC != CallingConv::X86_64_Win64 && |
| 2069 | CC != CallingConv::X86_64_SysV) |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2070 | return false; |
| 2071 | |
Evan Cheng | d10089a | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 2072 | // fastcc with -tailcallopt is intended to provide a guaranteed |
| 2073 | // tail call optimization. Fastisel doesn't know how to do that. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 2074 | if (CC == CallingConv::Fast && TM.Options.GuaranteedTailCallOpt) |
Evan Cheng | d10089a | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 2075 | return false; |
| 2076 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2077 | PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 2078 | FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
Eli Friedman | ee92a6b | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 2079 | bool isVarArg = FTy->isVarArg(); |
| 2080 | |
| 2081 | // Don't know how to handle Win64 varargs yet. Nothing special needed for |
| 2082 | // x86-32. Special handling for x86-64 is implemented. |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 2083 | if (isVarArg && isWin64) |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2084 | return false; |
| 2085 | |
Reid Kleckner | f5b7651 | 2014-01-31 23:50:57 +0000 | [diff] [blame] | 2086 | // Don't know about inalloca yet. |
| 2087 | if (CS.hasInAllocaArgument()) |
| 2088 | return false; |
| 2089 | |
Dan Gohman | dc53f1c | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 2090 | // Fast-isel doesn't know about callee-pop yet. |
Evan Cheng | 3a0c5e5 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 2091 | if (X86::isCalleePop(CC, Subtarget->is64Bit(), isVarArg, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 2092 | TM.Options.GuaranteedTailCallOpt)) |
Dan Gohman | dc53f1c | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 2093 | return false; |
| 2094 | |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2095 | // Check whether the function can return without sret-demotion. |
| 2096 | SmallVector<ISD::OutputArg, 4> Outs; |
Bill Wendling | 74dba87 | 2012-12-30 13:01:51 +0000 | [diff] [blame] | 2097 | GetReturnInfo(I->getType(), CS.getAttributes(), Outs, TLI); |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2098 | bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(), |
Bill Wendling | ea6397f | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 2099 | *FuncInfo.MF, FTy->isVarArg(), |
| 2100 | Outs, FTy->getContext()); |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2101 | if (!CanLowerReturn) |
Eli Friedman | 7335e8a | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 2102 | return false; |
| 2103 | |
Dan Gohman | af13bf1 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 2104 | // Materialize callee address in a register. FIXME: GV address can be |
| 2105 | // handled with a CALLpcrel32 instead. |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2106 | X86AddressMode CalleeAM; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2107 | if (!X86SelectCallAddress(Callee, CalleeAM)) |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2108 | return false; |
Dan Gohman | af13bf1 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 2109 | unsigned CalleeOp = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2110 | const GlobalValue *GV = nullptr; |
| 2111 | if (CalleeAM.GV != nullptr) { |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2112 | GV = CalleeAM.GV; |
Chris Lattner | d17366a | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 2113 | } else if (CalleeAM.Base.Reg != 0) { |
| 2114 | CalleeOp = CalleeAM.Base.Reg; |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2115 | } else |
| 2116 | return false; |
Dan Gohman | af13bf1 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 2117 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2118 | // Deal with call operands first. |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2119 | SmallVector<const Value *, 8> ArgVals; |
Chris Lattner | ddb17ce | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 2120 | SmallVector<unsigned, 8> Args; |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2121 | SmallVector<MVT, 8> ArgVTs; |
Chris Lattner | ddb17ce | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 2122 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
Chad Rosier | f068763 | 2012-02-15 00:36:26 +0000 | [diff] [blame] | 2123 | unsigned arg_size = CS.arg_size(); |
| 2124 | Args.reserve(arg_size); |
| 2125 | ArgVals.reserve(arg_size); |
| 2126 | ArgVTs.reserve(arg_size); |
| 2127 | ArgFlags.reserve(arg_size); |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2128 | for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2129 | i != e; ++i) { |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 2130 | // If we're lowering a mem intrinsic instead of a regular call, skip the |
| 2131 | // last two arguments, which should not passed to the underlying functions. |
| 2132 | if (MemIntName && e-i <= 2) |
| 2133 | break; |
Chris Lattner | d7f7c93 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 2134 | Value *ArgVal = *i; |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2135 | ISD::ArgFlagsTy Flags; |
| 2136 | unsigned AttrInd = i - CS.arg_begin() + 1; |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2137 | if (CS.paramHasAttr(AttrInd, Attribute::SExt)) |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2138 | Flags.setSExt(); |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2139 | if (CS.paramHasAttr(AttrInd, Attribute::ZExt)) |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2140 | Flags.setZExt(); |
| 2141 | |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2142 | if (CS.paramHasAttr(AttrInd, Attribute::ByVal)) { |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2143 | PointerType *Ty = cast<PointerType>(ArgVal->getType()); |
| 2144 | Type *ElementTy = Ty->getElementType(); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2145 | unsigned FrameSize = DL.getTypeAllocSize(ElementTy); |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2146 | unsigned FrameAlign = CS.getParamAlignment(AttrInd); |
| 2147 | if (!FrameAlign) |
| 2148 | FrameAlign = TLI.getByValTypeAlignment(ElementTy); |
| 2149 | Flags.setByVal(); |
| 2150 | Flags.setByValSize(FrameSize); |
| 2151 | Flags.setByValAlign(FrameAlign); |
| 2152 | if (!IsMemcpySmall(FrameSize)) |
| 2153 | return false; |
| 2154 | } |
| 2155 | |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2156 | if (CS.paramHasAttr(AttrInd, Attribute::InReg)) |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2157 | Flags.setInReg(); |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2158 | if (CS.paramHasAttr(AttrInd, Attribute::Nest)) |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2159 | Flags.setNest(); |
| 2160 | |
Chris Lattner | d7f7c93 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 2161 | // If this is an i1/i8/i16 argument, promote to i32 to avoid an extra |
| 2162 | // instruction. This is safe because it is common to all fastisel supported |
| 2163 | // calling conventions on x86. |
| 2164 | if (ConstantInt *CI = dyn_cast<ConstantInt>(ArgVal)) { |
| 2165 | if (CI->getBitWidth() == 1 || CI->getBitWidth() == 8 || |
| 2166 | CI->getBitWidth() == 16) { |
| 2167 | if (Flags.isSExt()) |
| 2168 | ArgVal = ConstantExpr::getSExt(CI,Type::getInt32Ty(CI->getContext())); |
| 2169 | else |
| 2170 | ArgVal = ConstantExpr::getZExt(CI,Type::getInt32Ty(CI->getContext())); |
| 2171 | } |
| 2172 | } |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2173 | |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2174 | unsigned ArgReg; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2175 | |
Chris Lattner | 34a08c2 | 2011-04-19 05:15:59 +0000 | [diff] [blame] | 2176 | // Passing bools around ends up doing a trunc to i1 and passing it. |
| 2177 | // Codegen this as an argument + "and 1". |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2178 | if (ArgVal->getType()->isIntegerTy(1) && isa<TruncInst>(ArgVal) && |
| 2179 | cast<TruncInst>(ArgVal)->getParent() == I->getParent() && |
| 2180 | ArgVal->hasOneUse()) { |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2181 | ArgVal = cast<TruncInst>(ArgVal)->getOperand(0); |
| 2182 | ArgReg = getRegForValue(ArgVal); |
| 2183 | if (ArgReg == 0) return false; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2184 | |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2185 | MVT ArgVT; |
| 2186 | if (!isTypeLegal(ArgVal->getType(), ArgVT)) return false; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2187 | |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2188 | ArgReg = FastEmit_ri(ArgVT, ArgVT, ISD::AND, ArgReg, |
| 2189 | ArgVal->hasOneUse(), 1); |
| 2190 | } else { |
| 2191 | ArgReg = getRegForValue(ArgVal); |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2192 | } |
Chris Lattner | d7f7c93 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 2193 | |
Chris Lattner | 34a08c2 | 2011-04-19 05:15:59 +0000 | [diff] [blame] | 2194 | if (ArgReg == 0) return false; |
| 2195 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2196 | Type *ArgTy = ArgVal->getType(); |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2197 | MVT ArgVT; |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 2198 | if (!isTypeLegal(ArgTy, ArgVT)) |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2199 | return false; |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2200 | if (ArgVT == MVT::x86mmx) |
| 2201 | return false; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2202 | unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2203 | Flags.setOrigAlign(OriginalAlignment); |
| 2204 | |
Chris Lattner | 5f4b783 | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 2205 | Args.push_back(ArgReg); |
Chris Lattner | d7f7c93 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 2206 | ArgVals.push_back(ArgVal); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2207 | ArgVTs.push_back(ArgVT); |
| 2208 | ArgFlags.push_back(Flags); |
| 2209 | } |
| 2210 | |
| 2211 | // Analyze operands of the call, assigning locations to each operand. |
| 2212 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2213 | CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, |
Bill Wendling | ea6397f | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 2214 | I->getParent()->getContext()); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2215 | |
Dan Gohman | 47a0724 | 2010-06-01 21:09:47 +0000 | [diff] [blame] | 2216 | // Allocate shadow area for Win64 |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 2217 | if (isWin64) |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2218 | CCInfo.AllocateStack(32, 8); |
Dan Gohman | 47a0724 | 2010-06-01 21:09:47 +0000 | [diff] [blame] | 2219 | |
Duncan Sands | fb0a48e | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 2220 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CC_X86); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2221 | |
| 2222 | // Get a count of how many bytes are to be pushed on the stack. |
| 2223 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 2224 | |
| 2225 | // Issue CALLSEQ_START |
Evan Cheng | 194c3dc | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 2226 | unsigned AdjStackDown = TII.getCallFrameSetupOpcode(); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2227 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackDown)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2228 | .addImm(NumBytes); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2229 | |
Chris Lattner | 3ba2935 | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 2230 | // Process argument: walk the register/memloc assignments, inserting |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2231 | // copies / loads. |
| 2232 | SmallVector<unsigned, 4> RegArgs; |
| 2233 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 2234 | CCValAssign &VA = ArgLocs[i]; |
| 2235 | unsigned Arg = Args[VA.getValNo()]; |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2236 | EVT ArgVT = ArgVTs[VA.getValNo()]; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2237 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2238 | // Promote the value if needed. |
| 2239 | switch (VA.getLocInfo()) { |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2240 | case CCValAssign::Full: break; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2241 | case CCValAssign::SExt: { |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2242 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 2243 | "Unexpected extend"); |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2244 | bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 2245 | Arg, ArgVT, Arg); |
Chris Lattner | 2d7df02 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 2246 | assert(Emitted && "Failed to emit a sext!"); (void)Emitted; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2247 | ArgVT = VA.getLocVT(); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2248 | break; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2249 | } |
| 2250 | case CCValAssign::ZExt: { |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2251 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 2252 | "Unexpected extend"); |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2253 | bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 2254 | Arg, ArgVT, Arg); |
Chris Lattner | 2d7df02 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 2255 | assert(Emitted && "Failed to emit a zext!"); (void)Emitted; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2256 | ArgVT = VA.getLocVT(); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2257 | break; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2258 | } |
| 2259 | case CCValAssign::AExt: { |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2260 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 2261 | "Unexpected extend"); |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2262 | bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(), |
| 2263 | Arg, ArgVT, Arg); |
Owen Anderson | 41baf8b | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 2264 | if (!Emitted) |
| 2265 | Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 2266 | Arg, ArgVT, Arg); |
Owen Anderson | 41baf8b | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 2267 | if (!Emitted) |
| 2268 | Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 2269 | Arg, ArgVT, Arg); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2270 | |
Chris Lattner | 2d7df02 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 2271 | assert(Emitted && "Failed to emit a aext!"); (void)Emitted; |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2272 | ArgVT = VA.getLocVT(); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2273 | break; |
| 2274 | } |
Dan Gohman | 8c79569 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 2275 | case CCValAssign::BCvt: { |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2276 | unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT(), |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2277 | ISD::BITCAST, Arg, /*TODO: Kill=*/false); |
Dan Gohman | 8c79569 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 2278 | assert(BC != 0 && "Failed to emit a bitcast!"); |
| 2279 | Arg = BC; |
| 2280 | ArgVT = VA.getLocVT(); |
| 2281 | break; |
| 2282 | } |
Chad Rosier | 8446ede | 2012-07-11 19:58:38 +0000 | [diff] [blame] | 2283 | case CCValAssign::VExt: |
| 2284 | // VExt has not been implemented, so this should be impossible to reach |
| 2285 | // for now. However, fallback to Selection DAG isel once implemented. |
| 2286 | return false; |
| 2287 | case CCValAssign::Indirect: |
| 2288 | // FIXME: Indirect doesn't need extending, but fast-isel doesn't fully |
| 2289 | // support this. |
| 2290 | return false; |
Lang Hames | 06234ec | 2014-01-14 19:56:36 +0000 | [diff] [blame] | 2291 | case CCValAssign::FPExt: |
| 2292 | llvm_unreachable("Unexpected loc info!"); |
Evan Cheng | 6500d17 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 2293 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2294 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2295 | if (VA.isRegLoc()) { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2296 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 2297 | TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2298 | RegArgs.push_back(VA.getLocReg()); |
| 2299 | } else { |
| 2300 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2301 | X86AddressMode AM; |
Bill Wendling | 8f26840 | 2013-06-07 21:00:34 +0000 | [diff] [blame] | 2302 | const X86RegisterInfo *RegInfo = static_cast<const X86RegisterInfo*>( |
| 2303 | getTargetMachine()->getRegisterInfo()); |
Michael Liao | 70a99c8 | 2012-11-01 03:47:50 +0000 | [diff] [blame] | 2304 | AM.Base.Reg = RegInfo->getStackRegister(); |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2305 | AM.Disp = LocMemOffset; |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2306 | const Value *ArgVal = ArgVals[VA.getValNo()]; |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2307 | ISD::ArgFlagsTy Flags = ArgFlags[VA.getValNo()]; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2308 | |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2309 | if (Flags.isByVal()) { |
| 2310 | X86AddressMode SrcAM; |
| 2311 | SrcAM.Base.Reg = Arg; |
| 2312 | bool Res = TryEmitSmallMemcpy(AM, SrcAM, Flags.getByValSize()); |
| 2313 | assert(Res && "memcpy length already checked!"); (void)Res; |
| 2314 | } else if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal)) { |
| 2315 | // If this is a really simple value, emit this with the Value* version |
Nick Lewycky | 064c1c0 | 2011-10-12 00:14:12 +0000 | [diff] [blame] | 2316 | // of X86FastEmitStore. If it isn't simple, we don't want to do this, |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2317 | // as it can cause us to reevaluate the argument. |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 2318 | if (!X86FastEmitStore(ArgVT, ArgVal, AM)) |
| 2319 | return false; |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2320 | } else { |
Lang Hames | 7d2f7b5 | 2011-10-18 22:11:33 +0000 | [diff] [blame] | 2321 | if (!X86FastEmitStore(ArgVT, Arg, AM)) |
| 2322 | return false; |
Eli Friedman | 60afcc2 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 2323 | } |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2324 | } |
| 2325 | } |
| 2326 | |
Dan Gohman | 3691d50 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 2327 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2328 | // GOT pointer. |
Chris Lattner | fef11d6 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2329 | if (Subtarget->isPICStyleGOT()) { |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2330 | unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2331 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 2332 | TII.get(TargetOpcode::COPY), X86::EBX).addReg(Base); |
Dan Gohman | 3691d50 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 2333 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2334 | |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 2335 | if (Subtarget->is64Bit() && isVarArg && !isWin64) { |
Eli Friedman | ee92a6b | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 2336 | // Count the number of XMM registers allocated. |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 2337 | static const MCPhysReg XMMArgRegs[] = { |
Eli Friedman | ee92a6b | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 2338 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 2339 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 2340 | }; |
| 2341 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2342 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(X86::MOV8ri), |
Eli Friedman | ee92a6b | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 2343 | X86::AL).addImm(NumXMMRegs); |
| 2344 | } |
| 2345 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2346 | // Issue the call. |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2347 | MachineInstrBuilder MIB; |
| 2348 | if (CalleeOp) { |
| 2349 | // Register-indirect call. |
Nate Begeman | 68a069a | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 2350 | unsigned CallOpc; |
Jakob Stoklund Olesen | 97e3115 | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 2351 | if (Subtarget->is64Bit()) |
Nate Begeman | 68a069a | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 2352 | CallOpc = X86::CALL64r; |
| 2353 | else |
| 2354 | CallOpc = X86::CALL32r; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2355 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CallOpc)) |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2356 | .addReg(CalleeOp); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2357 | |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2358 | } else { |
| 2359 | // Direct call. |
| 2360 | assert(GV && "Not a direct call"); |
Nate Begeman | 68a069a | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 2361 | unsigned CallOpc; |
Jakob Stoklund Olesen | 97e3115 | 2012-02-16 17:56:02 +0000 | [diff] [blame] | 2362 | if (Subtarget->is64Bit()) |
Nate Begeman | 68a069a | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 2363 | CallOpc = X86::CALL64pcrel32; |
| 2364 | else |
| 2365 | CallOpc = X86::CALLpcrel32; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2366 | |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2367 | // See if we need any target-specific flags on the GV operand. |
| 2368 | unsigned char OpFlags = 0; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2369 | |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2370 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
| 2371 | // external symbols most go through the PLT in PIC mode. If the symbol |
| 2372 | // has hidden or protected visibility, or if it is static or local, then |
| 2373 | // we don't need to use the PLT - we can directly call it. |
| 2374 | if (Subtarget->isTargetELF() && |
| 2375 | TM.getRelocationModel() == Reloc::PIC_ && |
| 2376 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
| 2377 | OpFlags = X86II::MO_PLT; |
Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2378 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2379 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
Daniel Dunbar | cd01ed5 | 2011-04-20 00:14:25 +0000 | [diff] [blame] | 2380 | (!Subtarget->getTargetTriple().isMacOSX() || |
| 2381 | Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) { |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2382 | // PC-relative references to external symbols should go through $stub, |
| 2383 | // unless we're building with the leopard linker or later, which |
| 2384 | // automatically synthesizes these stubs. |
| 2385 | OpFlags = X86II::MO_DARWIN_STUB; |
| 2386 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2387 | |
| 2388 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2389 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CallOpc)); |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 2390 | if (MemIntName) |
Eli Friedman | 1735b29 | 2011-06-11 01:55:07 +0000 | [diff] [blame] | 2391 | MIB.addExternalSymbol(MemIntName, OpFlags); |
Eli Friedman | cd2124a | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 2392 | else |
| 2393 | MIB.addGlobalAddress(GV, 0, OpFlags); |
Chris Lattner | c58f1fb | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 2394 | } |
Dan Gohman | 3691d50 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 2395 | |
Jakob Stoklund Olesen | 8a450cb | 2012-02-16 00:02:50 +0000 | [diff] [blame] | 2396 | // Add a register mask with the call-preserved registers. |
| 2397 | // Proper defs for return values will be added by setPhysRegsDeadExcept(). |
| 2398 | MIB.addRegMask(TRI.getCallPreservedMask(CS.getCallingConv())); |
| 2399 | |
Jakob Stoklund Olesen | d14101e | 2012-07-04 23:53:27 +0000 | [diff] [blame] | 2400 | // Add an implicit use GOT pointer in EBX. |
| 2401 | if (Subtarget->isPICStyleGOT()) |
| 2402 | MIB.addReg(X86::EBX, RegState::Implicit); |
| 2403 | |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 2404 | if (Subtarget->is64Bit() && isVarArg && !isWin64) |
Jakob Stoklund Olesen | d14101e | 2012-07-04 23:53:27 +0000 | [diff] [blame] | 2405 | MIB.addReg(X86::AL, RegState::Implicit); |
| 2406 | |
| 2407 | // Add implicit physical register uses to the call. |
| 2408 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 2409 | MIB.addReg(RegArgs[i], RegState::Implicit); |
| 2410 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2411 | // Issue CALLSEQ_END |
Evan Cheng | 194c3dc | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 2412 | unsigned AdjStackUp = TII.getCallFrameDestroyOpcode(); |
Rafael Espindola | 73173c5 | 2012-07-25 15:42:45 +0000 | [diff] [blame] | 2413 | const unsigned NumBytesCallee = computeBytesPoppedByCallee(*Subtarget, CS); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2414 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackUp)) |
Eli Friedman | 7cd5101 | 2011-04-28 20:19:12 +0000 | [diff] [blame] | 2415 | .addImm(NumBytes).addImm(NumBytesCallee); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2416 | |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2417 | // Build info for return calling conv lowering code. |
| 2418 | // FIXME: This is practically a copy-paste from TargetLowering::LowerCallTo. |
| 2419 | SmallVector<ISD::InputArg, 32> Ins; |
| 2420 | SmallVector<EVT, 4> RetTys; |
| 2421 | ComputeValueVTs(TLI, I->getType(), RetTys); |
| 2422 | for (unsigned i = 0, e = RetTys.size(); i != e; ++i) { |
| 2423 | EVT VT = RetTys[i]; |
Patrik Hagglund | bad545c | 2012-12-19 11:48:16 +0000 | [diff] [blame] | 2424 | MVT RegisterVT = TLI.getRegisterType(I->getParent()->getContext(), VT); |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2425 | unsigned NumRegs = TLI.getNumRegisters(I->getParent()->getContext(), VT); |
| 2426 | for (unsigned j = 0; j != NumRegs; ++j) { |
| 2427 | ISD::InputArg MyFlags; |
Patrik Hagglund | bad545c | 2012-12-19 11:48:16 +0000 | [diff] [blame] | 2428 | MyFlags.VT = RegisterVT; |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2429 | MyFlags.Used = !CS.getInstruction()->use_empty(); |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2430 | if (CS.paramHasAttr(0, Attribute::SExt)) |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2431 | MyFlags.Flags.setSExt(); |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2432 | if (CS.paramHasAttr(0, Attribute::ZExt)) |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2433 | MyFlags.Flags.setZExt(); |
Bill Wendling | 3d7b0b8 | 2012-12-19 07:18:57 +0000 | [diff] [blame] | 2434 | if (CS.paramHasAttr(0, Attribute::InReg)) |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2435 | MyFlags.Flags.setInReg(); |
| 2436 | Ins.push_back(MyFlags); |
| 2437 | } |
| 2438 | } |
Eli Friedman | 7335e8a | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 2439 | |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2440 | // Now handle call return values. |
| 2441 | SmallVector<unsigned, 4> UsedRegs; |
| 2442 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2443 | CCState CCRetInfo(CC, false, *FuncInfo.MF, TM, RVLocs, |
Bill Wendling | ea6397f | 2012-07-19 00:11:40 +0000 | [diff] [blame] | 2444 | I->getParent()->getContext()); |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2445 | unsigned ResultReg = FuncInfo.CreateRegs(I->getType()); |
| 2446 | CCRetInfo.AnalyzeCallResult(Ins, RetCC_X86); |
| 2447 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 2448 | EVT CopyVT = RVLocs[i].getValVT(); |
| 2449 | unsigned CopyReg = ResultReg + i; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2450 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2451 | // If this is a call to a function that returns an fp value on the x87 fp |
| 2452 | // stack, but where we prefer to use the value in xmm registers, copy it |
| 2453 | // out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2454 | if ((RVLocs[i].getLocReg() == X86::ST0 || |
Jakob Stoklund Olesen | 7297e7e | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2455 | RVLocs[i].getLocReg() == X86::ST1)) { |
Jakob Stoklund Olesen | d0e2352 | 2011-06-30 23:42:18 +0000 | [diff] [blame] | 2456 | if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) { |
Jakob Stoklund Olesen | 7297e7e | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2457 | CopyVT = MVT::f80; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2458 | CopyReg = createResultReg(&X86::RFP80RegClass); |
Jakob Stoklund Olesen | d0e2352 | 2011-06-30 23:42:18 +0000 | [diff] [blame] | 2459 | } |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2460 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 2461 | TII.get(X86::FpPOP_RETVAL), CopyReg); |
Jakob Stoklund Olesen | 7297e7e | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2462 | } else { |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2463 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
| 2464 | TII.get(TargetOpcode::COPY), |
Jakob Stoklund Olesen | 7297e7e | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 2465 | CopyReg).addReg(RVLocs[i].getLocReg()); |
| 2466 | UsedRegs.push_back(RVLocs[i].getLocReg()); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2467 | } |
| 2468 | |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2469 | if (CopyVT != RVLocs[i].getValVT()) { |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2470 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 2471 | // register. This is accomplished by storing the F80 value in memory and |
| 2472 | // then loading it back. Ewww... |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2473 | EVT ResVT = RVLocs[i].getValVT(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2474 | unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64; |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2475 | unsigned MemSize = ResVT.getSizeInBits()/8; |
David Greene | 1fbe054 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2476 | int FI = MFI.CreateStackObject(MemSize, MemSize, false); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2477 | addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2478 | TII.get(Opc)), FI) |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2479 | .addReg(CopyReg); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2480 | Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm; |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2481 | addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2482 | TII.get(Opc), ResultReg + i), FI); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2483 | } |
Eli Friedman | 7335e8a | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 2484 | } |
Eli Friedman | 83ba150 | 2011-05-17 00:13:47 +0000 | [diff] [blame] | 2485 | |
Eli Friedman | 7b27942 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 2486 | if (RVLocs.size()) |
| 2487 | UpdateValueMap(I, ResultReg, RVLocs.size()); |
| 2488 | |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2489 | // Set all unused physreg defs as dead. |
| 2490 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
| 2491 | |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2492 | return true; |
| 2493 | } |
| 2494 | |
| 2495 | |
Dan Gohman | d58f3e3 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2496 | bool |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2497 | X86FastISel::TargetSelectInstruction(const Instruction *I) { |
Dan Gohman | d58f3e3 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2498 | switch (I->getOpcode()) { |
| 2499 | default: break; |
Evan Cheng | a41ee29 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 2500 | case Instruction::Load: |
Dan Gohman | 7bda51f | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2501 | return X86SelectLoad(I); |
Owen Anderson | b8c7ba2 | 2008-09-04 16:48:33 +0000 | [diff] [blame] | 2502 | case Instruction::Store: |
| 2503 | return X86SelectStore(I); |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2504 | case Instruction::Ret: |
| 2505 | return X86SelectRet(I); |
Dan Gohman | 09fdbcf | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 2506 | case Instruction::ICmp: |
| 2507 | case Instruction::FCmp: |
| 2508 | return X86SelectCmp(I); |
Dan Gohman | a5753b3 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 2509 | case Instruction::ZExt: |
| 2510 | return X86SelectZExt(I); |
| 2511 | case Instruction::Br: |
| 2512 | return X86SelectBranch(I); |
Evan Cheng | 6c8f55c | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 2513 | case Instruction::Call: |
| 2514 | return X86SelectCall(I); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 2515 | case Instruction::LShr: |
| 2516 | case Instruction::AShr: |
| 2517 | case Instruction::Shl: |
| 2518 | return X86SelectShift(I); |
Eli Bendersky | 24a36eb | 2013-04-17 20:10:13 +0000 | [diff] [blame] | 2519 | case Instruction::SDiv: |
| 2520 | case Instruction::UDiv: |
| 2521 | case Instruction::SRem: |
| 2522 | case Instruction::URem: |
| 2523 | return X86SelectDivRem(I); |
Dan Gohman | 7d7a26df | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 2524 | case Instruction::Select: |
| 2525 | return X86SelectSelect(I); |
Evan Cheng | b928669 | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 2526 | case Instruction::Trunc: |
| 2527 | return X86SelectTrunc(I); |
Dan Gohman | bf646f2 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 2528 | case Instruction::FPExt: |
| 2529 | return X86SelectFPExt(I); |
| 2530 | case Instruction::FPTrunc: |
| 2531 | return X86SelectFPTrunc(I); |
Dan Gohman | a62e4ab | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 2532 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 2533 | case Instruction::PtrToInt: { |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2534 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 2535 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | a62e4ab | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 2536 | if (DstVT.bitsGT(SrcVT)) |
| 2537 | return X86SelectZExt(I); |
| 2538 | if (DstVT.bitsLT(SrcVT)) |
| 2539 | return X86SelectTrunc(I); |
| 2540 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 2541 | if (Reg == 0) return false; |
| 2542 | UpdateValueMap(I, Reg); |
| 2543 | return true; |
| 2544 | } |
Dan Gohman | d58f3e3 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2545 | } |
| 2546 | |
| 2547 | return false; |
| 2548 | } |
| 2549 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2550 | unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) { |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2551 | MVT VT; |
Chris Lattner | a0f9d49 | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 2552 | if (!isTypeLegal(C->getType(), VT)) |
Michael Liao | 3c89806 | 2012-08-30 00:30:16 +0000 | [diff] [blame] | 2553 | return 0; |
| 2554 | |
| 2555 | // Can't handle alternate code models yet. |
| 2556 | if (TM.getCodeModel() != CodeModel::Small) |
| 2557 | return 0; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2558 | |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2559 | // Get opcode and regclass of the output for the given load instruction. |
| 2560 | unsigned Opc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2561 | const TargetRegisterClass *RC = nullptr; |
Duncan Sands | f5dda01 | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2562 | switch (VT.SimpleTy) { |
Michael Liao | 3c89806 | 2012-08-30 00:30:16 +0000 | [diff] [blame] | 2563 | default: return 0; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2564 | case MVT::i8: |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2565 | Opc = X86::MOV8rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2566 | RC = &X86::GR8RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2567 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2568 | case MVT::i16: |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2569 | Opc = X86::MOV16rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2570 | RC = &X86::GR16RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2571 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2572 | case MVT::i32: |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2573 | Opc = X86::MOV32rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2574 | RC = &X86::GR32RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2575 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2576 | case MVT::i64: |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2577 | // Must be in x86-64 mode. |
| 2578 | Opc = X86::MOV64rm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2579 | RC = &X86::GR64RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2580 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2581 | case MVT::f32: |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2582 | if (X86ScalarSSEf32) { |
| 2583 | Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2584 | RC = &X86::FR32RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2585 | } else { |
| 2586 | Opc = X86::LD_Fp32m; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2587 | RC = &X86::RFP32RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2588 | } |
| 2589 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2590 | case MVT::f64: |
Bruno Cardoso Lopes | d893fc9 | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2591 | if (X86ScalarSSEf64) { |
| 2592 | Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2593 | RC = &X86::FR64RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2594 | } else { |
| 2595 | Opc = X86::LD_Fp64m; |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 2596 | RC = &X86::RFP64RegClass; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2597 | } |
| 2598 | break; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2599 | case MVT::f80: |
Dan Gohman | 839105d | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 2600 | // No f80 support yet. |
Michael Liao | 3c89806 | 2012-08-30 00:30:16 +0000 | [diff] [blame] | 2601 | return 0; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2602 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2603 | |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2604 | // Materialize addresses with LEA instructions. |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2605 | if (isa<GlobalValue>(C)) { |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2606 | X86AddressMode AM; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2607 | if (X86SelectAddress(C, AM)) { |
Chris Lattner | 4832660 | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2608 | // If the expression is just a basereg, then we're done, otherwise we need |
| 2609 | // to emit an LEA. |
| 2610 | if (AM.BaseType == X86AddressMode::RegBase && |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2611 | AM.IndexReg == 0 && AM.Disp == 0 && AM.GV == nullptr) |
Chris Lattner | 4832660 | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2612 | return AM.Base.Reg; |
Eric Christopher | 0713a9d | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2613 | |
Chris Lattner | 4832660 | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2614 | Opc = TLI.getPointerTy() == MVT::i32 ? X86::LEA32r : X86::LEA64r; |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2615 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2616 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2617 | TII.get(Opc), ResultReg), AM); |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2618 | return ResultReg; |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2619 | } |
Evan Cheng | f5bc7e5 | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 2620 | return 0; |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2621 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2622 | |
Owen Anderson | d41c716 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2623 | // MachineConstantPool wants an explicit alignment. |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2624 | unsigned Align = DL.getPrefTypeAlignment(C->getType()); |
Owen Anderson | d41c716 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2625 | if (Align == 0) { |
| 2626 | // Alignment of vector types. FIXME! |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2627 | Align = DL.getTypeAllocSize(C->getType()); |
Owen Anderson | d41c716 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2628 | } |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2629 | |
Dan Gohman | 8392f0c | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2630 | // x86-32 PIC requires a PIC base register for constant pools. |
| 2631 | unsigned PICBase = 0; |
Chris Lattner | a3260c0 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2632 | unsigned char OpFlag = 0; |
Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 2633 | if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic |
Chris Lattner | fef11d6 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2634 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2635 | PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Chris Lattner | fef11d6 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2636 | } else if (Subtarget->isPICStyleGOT()) { |
| 2637 | OpFlag = X86II::MO_GOTOFF; |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2638 | PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Chris Lattner | fef11d6 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2639 | } else if (Subtarget->isPICStyleRIPRel() && |
| 2640 | TM.getCodeModel() == CodeModel::Small) { |
| 2641 | PICBase = X86::RIP; |
Chris Lattner | a3260c0 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2642 | } |
Dan Gohman | 8392f0c | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2643 | |
| 2644 | // Create the load from the constant pool. |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2645 | unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align); |
Dan Gohman | 9801ba4 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2646 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2647 | addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2648 | TII.get(Opc), ResultReg), |
Chris Lattner | a3260c0 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2649 | MCPOffset, PICBase, OpFlag); |
Dan Gohman | 8392f0c | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2650 | |
Owen Anderson | 50288e3 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2651 | return ResultReg; |
| 2652 | } |
| 2653 | |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2654 | unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) { |
Dan Gohman | b01a9c9 | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2655 | // Fail on dynamic allocas. At this point, getRegForValue has already |
| 2656 | // checked its CSE maps, so if we're here trying to handle a dynamic |
| 2657 | // alloca, we're not going to succeed. X86SelectAddress has a |
| 2658 | // check for dynamic allocas, because it's called directly from |
| 2659 | // various places, but TargetMaterializeAlloca also needs a check |
| 2660 | // in order to avoid recursion between getRegForValue, |
| 2661 | // X86SelectAddrss, and TargetMaterializeAlloca. |
Dan Gohman | 87fb4e8 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2662 | if (!FuncInfo.StaticAllocaMap.count(C)) |
Dan Gohman | b01a9c9 | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2663 | return 0; |
Reid Kleckner | dfbed59 | 2014-01-31 23:45:12 +0000 | [diff] [blame] | 2664 | assert(C->isStaticAlloca() && "dynamic alloca in the static alloca map?"); |
Dan Gohman | b01a9c9 | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2665 | |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2666 | X86AddressMode AM; |
Chris Lattner | 8212d37 | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2667 | if (!X86SelectAddress(C, AM)) |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2668 | return 0; |
| 2669 | unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; |
Craig Topper | 760b134 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 2670 | const TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy()); |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2671 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2672 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, |
Dan Gohman | d7b5ce3 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2673 | TII.get(Opc), ResultReg), AM); |
Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2674 | return ResultReg; |
| 2675 | } |
| 2676 | |
Eli Friedman | 406c471 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2677 | unsigned X86FastISel::TargetMaterializeFloatZero(const ConstantFP *CF) { |
| 2678 | MVT VT; |
| 2679 | if (!isTypeLegal(CF->getType(), VT)) |
Jakub Staszak | f34e4fa | 2012-11-15 19:40:29 +0000 | [diff] [blame] | 2680 | return 0; |
Eli Friedman | 406c471 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2681 | |
| 2682 | // Get opcode and regclass for the given zero. |
| 2683 | unsigned Opc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2684 | const TargetRegisterClass *RC = nullptr; |
Eli Friedman | 406c471 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2685 | switch (VT.SimpleTy) { |
Jakub Staszak | f34e4fa | 2012-11-15 19:40:29 +0000 | [diff] [blame] | 2686 | default: return 0; |
Craig Topper | 490c45c | 2012-08-11 17:53:00 +0000 | [diff] [blame] | 2687 | case MVT::f32: |
| 2688 | if (X86ScalarSSEf32) { |
| 2689 | Opc = X86::FsFLD0SS; |
| 2690 | RC = &X86::FR32RegClass; |
| 2691 | } else { |
| 2692 | Opc = X86::LD_Fp032; |
| 2693 | RC = &X86::RFP32RegClass; |
| 2694 | } |
| 2695 | break; |
| 2696 | case MVT::f64: |
| 2697 | if (X86ScalarSSEf64) { |
| 2698 | Opc = X86::FsFLD0SD; |
| 2699 | RC = &X86::FR64RegClass; |
| 2700 | } else { |
| 2701 | Opc = X86::LD_Fp064; |
| 2702 | RC = &X86::RFP64RegClass; |
| 2703 | } |
| 2704 | break; |
| 2705 | case MVT::f80: |
| 2706 | // No f80 support yet. |
Jakub Staszak | f34e4fa | 2012-11-15 19:40:29 +0000 | [diff] [blame] | 2707 | return 0; |
Eli Friedman | 406c471 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2708 | } |
| 2709 | |
| 2710 | unsigned ResultReg = createResultReg(RC); |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2711 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg); |
Eli Friedman | 406c471 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2712 | return ResultReg; |
| 2713 | } |
| 2714 | |
| 2715 | |
Eli Bendersky | 90dd3e7 | 2013-04-19 22:29:18 +0000 | [diff] [blame] | 2716 | bool X86FastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo, |
| 2717 | const LoadInst *LI) { |
Chris Lattner | eeba0c7 | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2718 | X86AddressMode AM; |
| 2719 | if (!X86SelectAddress(LI->getOperand(0), AM)) |
| 2720 | return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2721 | |
Craig Topper | 55406d9 | 2012-08-11 17:46:16 +0000 | [diff] [blame] | 2722 | const X86InstrInfo &XII = (const X86InstrInfo&)TII; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2723 | |
Rafael Espindola | ea09c59 | 2014-02-18 22:05:46 +0000 | [diff] [blame] | 2724 | unsigned Size = DL.getTypeAllocSize(LI->getType()); |
Chris Lattner | eeba0c7 | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2725 | unsigned Alignment = LI->getAlignment(); |
| 2726 | |
| 2727 | SmallVector<MachineOperand, 8> AddrOps; |
| 2728 | AM.getFullAddress(AddrOps); |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2729 | |
Chris Lattner | eeba0c7 | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2730 | MachineInstr *Result = |
| 2731 | XII.foldMemoryOperandImpl(*FuncInfo.MF, MI, OpNo, AddrOps, Size, Alignment); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2732 | if (!Result) return false; |
Wesley Peck | 527da1b | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2733 | |
Chris Lattner | 2d18657 | 2011-01-16 02:27:38 +0000 | [diff] [blame] | 2734 | FuncInfo.MBB->insert(FuncInfo.InsertPt, Result); |
Chris Lattner | eeba0c7 | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2735 | MI->eraseFromParent(); |
| 2736 | return true; |
| 2737 | } |
| 2738 | |
| 2739 | |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 2740 | namespace llvm { |
Bob Wilson | 3e6fa46 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 2741 | FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo, |
| 2742 | const TargetLibraryInfo *libInfo) { |
| 2743 | return new X86FastISel(funcInfo, libInfo); |
Evan Cheng | 24422d4 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 2744 | } |
Dan Gohman | d58f3e3 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2745 | } |