blob: b242c55316e26c0343422ee2b8d57b06d17bde7a [file] [log] [blame]
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001// Pattern fragment that combines the value type and the register class
2// into a single parameter.
3// The pat frags in the definitions below need to have a named register,
4// otherwise i32 will be assumed regardless of the register class. The
5// name of the register does not matter.
6def I1 : PatLeaf<(i1 PredRegs:$R)>;
7def I32 : PatLeaf<(i32 IntRegs:$R)>;
8def I64 : PatLeaf<(i64 DoubleRegs:$R)>;
9def F32 : PatLeaf<(f32 IntRegs:$R)>;
10def F64 : PatLeaf<(f64 DoubleRegs:$R)>;
11
12// Pattern fragments to extract the low and high subregisters from a
13// 64-bit value.
14def LoReg: OutPatFrag<(ops node:$Rs),
15 (EXTRACT_SUBREG (i64 $Rs), subreg_loreg)>;
16def HiReg: OutPatFrag<(ops node:$Rs),
17 (EXTRACT_SUBREG (i64 $Rs), subreg_hireg)>;
18
19def orisadd: PatFrag<(ops node:$Addr, node:$off),
20 (or node:$Addr, node:$off), [{ return orIsAdd(N); }]>;
21
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000022def Set5ImmPred : PatLeaf<(i32 imm), [{
23 // Set5ImmPred predicate - True if the number is in the series of values.
24 // [ 2^0, 2^1, ... 2^31 ]
25 // For use in setbit immediate.
26 uint32_t v = N->getZExtValue();
27 // Constrain to 32 bits, and then check for single bit.
28 return isPowerOf2_32(v);
29}]>;
30
31def Clr5ImmPred : PatLeaf<(i32 imm), [{
32 // Clr5ImmPred predicate - True if the number is in the series of
33 // bit negated values.
34 // [ 2^0, 2^1, ... 2^31 ]
35 // For use in clrbit immediate.
36 // Note: we are bit NOTing the value.
37 uint32_t v = ~N->getZExtValue();
38 // Constrain to 32 bits, and then check for single bit.
39 return isPowerOf2_32(v);
40}]>;
41
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000042// SDNode for converting immediate C to C-1.
43def DEC_CONST_SIGNED : SDNodeXForm<imm, [{
44 // Return the byte immediate const-1 as an SDNode.
45 int32_t imm = N->getSExtValue();
46 return XformSToSM1Imm(imm, SDLoc(N));
47}]>;
48
49// SDNode for converting immediate C to C-2.
50def DEC2_CONST_SIGNED : SDNodeXForm<imm, [{
51 // Return the byte immediate const-2 as an SDNode.
52 int32_t imm = N->getSExtValue();
53 return XformSToSM2Imm(imm, SDLoc(N));
54}]>;
55
56// SDNode for converting immediate C to C-3.
57def DEC3_CONST_SIGNED : SDNodeXForm<imm, [{
58 // Return the byte immediate const-3 as an SDNode.
59 int32_t imm = N->getSExtValue();
60 return XformSToSM3Imm(imm, SDLoc(N));
61}]>;
62
63// SDNode for converting immediate C to C-1.
64def DEC_CONST_UNSIGNED : SDNodeXForm<imm, [{
65 // Return the byte immediate const-1 as an SDNode.
66 uint32_t imm = N->getZExtValue();
67 return XformUToUM1Imm(imm, SDLoc(N));
68}]>;
69
70class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +000071 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000072 (MI IntRegs:$src1, ImmPred:$src2)>;
73
74def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
75def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
76def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
77
78def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
79 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
80
81def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
82def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
83
84// Pats for instruction selection.
85class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +000086 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000087 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
88
89def: BinOp32_pat<add, A2_add, i32>;
90def: BinOp32_pat<and, A2_and, i32>;
91def: BinOp32_pat<or, A2_or, i32>;
92def: BinOp32_pat<sub, A2_sub, i32>;
93def: BinOp32_pat<xor, A2_xor, i32>;
94
95def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
96def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
97
98// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
99// that reverse the order of the operands.
100class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
101
102// Pats for compares. They use PatFrags as operands, not SDNodes,
103// since seteq/setgt/etc. are defined as ParFrags.
104class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000105 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000106 (VT (MI IntRegs:$Rs, IntRegs:$Rt))>;
107
108def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
109def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
110def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
111
112def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
113def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
114
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000115def: Pat<(i32 (select I1:$Pu, I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000116 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
117
118def: Pat<(i32 (add I32:$Rs, s32_0ImmPred:$s16)),
119 (i32 (A2_addi I32:$Rs, imm:$s16))>;
120
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000121def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000122 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000123def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000124 (A2_andir IntRegs:$Rs, imm:$s10)>;
125
126def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
127 (A2_subri imm:$s10, IntRegs:$Rs)>;
128
129// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000130def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000131 (A2_subri -1, IntRegs:$src1)>;
132
133def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
134def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi imm:$s8)>;
135
136def : Pat<(i32 (select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs)),
137 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
138
139def : Pat<(i32 (select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8)),
140 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
141
142def : Pat<(i32 (select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8)),
143 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
144
145def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
146def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
147def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
148def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
149
150class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
151 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
152 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
153
154def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
155def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
156def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
157def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
158def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
159def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
160def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
161def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
162
163// Add halfword.
164def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
165 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
166
167def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
168 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
169
170def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
171 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
172
173// Subtract halfword.
174def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
175 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
176
177def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
178 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
179
180// Here, depending on the operand being selected, we'll either generate a
181// min or max instruction.
182// Ex:
183// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
184// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
185// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
186// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
187
188multiclass T_MinMax_pats <PatFrag Op, RegisterClass RC, ValueType VT,
189 InstHexagon Inst, InstHexagon SwapInst> {
190 def: Pat<(select (i1 (Op (VT RC:$src1), (VT RC:$src2))),
191 (VT RC:$src1), (VT RC:$src2)),
192 (Inst RC:$src1, RC:$src2)>;
193 def: Pat<(select (i1 (Op (VT RC:$src1), (VT RC:$src2))),
194 (VT RC:$src2), (VT RC:$src1)),
195 (SwapInst RC:$src1, RC:$src2)>;
196}
197
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000198def PositiveHalfWord : PatLeaf<(i32 IntRegs:$a), [{
199 return isPositiveHalfWord(N);
200}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000201
202multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
203 defm: T_MinMax_pats<Op, IntRegs, i32, Inst, SwapInst>;
204
205 def: Pat<(sext_inreg (i32 (select (i1 (Op (i32 PositiveHalfWord:$src1),
206 (i32 PositiveHalfWord:$src2))),
207 (i32 PositiveHalfWord:$src1),
208 (i32 PositiveHalfWord:$src2))), i16),
209 (Inst IntRegs:$src1, IntRegs:$src2)>;
210
211 def: Pat<(sext_inreg (i32 (select (i1 (Op (i32 PositiveHalfWord:$src1),
212 (i32 PositiveHalfWord:$src2))),
213 (i32 PositiveHalfWord:$src2),
214 (i32 PositiveHalfWord:$src1))), i16),
215 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
216}
217
218let AddedComplexity = 200 in {
219 defm: MinMax_pats<setge, A2_max, A2_min>;
220 defm: MinMax_pats<setgt, A2_max, A2_min>;
221 defm: MinMax_pats<setle, A2_min, A2_max>;
222 defm: MinMax_pats<setlt, A2_min, A2_max>;
223 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
224 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
225 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
226 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
227}
228
229class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000230 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000231 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
232
233def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
234def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
235def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
236def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
237def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
238
239def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
240def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
241
242def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
243def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
244def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
245
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000246def: Pat<(i1 (not I1:$Ps)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000247 (C2_not PredRegs:$Ps)>;
248
249def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
250def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
251def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
252def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
253def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
254
255def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
256 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
257def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
258
259def: Pat<(br bb:$dst),
260 (J2_jump brtarget:$dst)>;
261def: Pat<(retflag),
262 (PS_jmpret (i32 R31))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000263def: Pat<(brcond I1:$src1, bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000264 (J2_jumpt PredRegs:$src1, bb:$offset)>;
265
266def: Pat<(eh_return),
267 (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000268def: Pat<(brind I32:$dst),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000269 (J2_jumpr IntRegs:$dst)>;
270
271// Patterns to select load-indexed (i.e. load from base+offset).
272multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
273 InstHexagon MI> {
274 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
275 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
276 (VT (MI AddrFI:$fi, imm:$Off))>;
277 def: Pat<(VT (Load (orisadd (i32 AddrFI:$fi), ImmPred:$Off))),
278 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000279 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000280 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000281 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000282}
283
284let AddedComplexity = 20 in {
285 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
286 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
287 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
288 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
289 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
290 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
291
292 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
293 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
294 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
295 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
296 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
297 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
298 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
299 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
300 // No sextloadi1.
301}
302
303// Sign-extending loads of i1 need to replicate the lowest bit throughout
304// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
305// do the trick.
306let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000307def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000308 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
309
310def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
311def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
312def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
313
314def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
315 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
316def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
317 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
318def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
319 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
320def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
321 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
322def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
323 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
324def: Pat<(add (add IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
325 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
326def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
327 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
328
329class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
330 PatLeaf ImmPred>
331 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
332 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
333
334class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
335 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
336 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
337
338def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
339def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
340
341def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
342def : T_MType_acc_pat2 <M2_nacci, add, sub>;
343
344def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
345def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
346def: T_MType_acc_pat2 <M4_or_and, and, or>;
347def: T_MType_acc_pat2 <M4_and_and, and, and>;
348def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
349def: T_MType_acc_pat2 <M4_or_or, or, or>;
350def: T_MType_acc_pat2 <M4_and_or, or, and>;
351def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
352
353class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
354 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2,
355 (not IntRegs:$src3)))),
356 (i32 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3))>;
357
358def: T_MType_acc_pat3 <M4_or_andn, and, or>;
359def: T_MType_acc_pat3 <M4_and_andn, and, and>;
360def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
361
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000362// Return true if for a 32 to 64-bit sign-extended load.
363def Sext64Ld : PatLeaf<(i64 DoubleRegs:$src1), [{
364 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
365 if (!LD)
366 return false;
367 return LD->getExtensionType() == ISD::SEXTLOAD &&
368 LD->getMemoryVT().getScalarType() == MVT::i32;
369}]>;
370
371def: Pat<(i64 (mul (i64 (anyext I32:$src1)),
372 (i64 (anyext I32:$src2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000373 (M2_dpmpyuu_s0 IntRegs:$src1, IntRegs:$src2)>;
374
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000375def: Pat<(i64 (mul (i64 (sext I32:$src1)),
376 (i64 (sext I32:$src2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000377 (M2_dpmpyss_s0 IntRegs:$src1, IntRegs:$src2)>;
378
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000379def: Pat<(i64 (mul Sext64Ld:$src1, Sext64Ld:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000380 (M2_dpmpyss_s0 (LoReg DoubleRegs:$src1), (LoReg DoubleRegs:$src2))>;
381
382// Multiply and accumulate, use full result.
383// Rxx[+-]=mpy(Rs,Rt)
384
385def: Pat<(i64 (add (i64 DoubleRegs:$src1),
386 (mul (i64 (sext (i32 IntRegs:$src2))),
387 (i64 (sext (i32 IntRegs:$src3)))))),
388 (M2_dpmpyss_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
389
390def: Pat<(i64 (sub (i64 DoubleRegs:$src1),
391 (mul (i64 (sext (i32 IntRegs:$src2))),
392 (i64 (sext (i32 IntRegs:$src3)))))),
393 (M2_dpmpyss_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
394
395def: Pat<(i64 (add (i64 DoubleRegs:$src1),
396 (mul (i64 (anyext (i32 IntRegs:$src2))),
397 (i64 (anyext (i32 IntRegs:$src3)))))),
398 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
399
400def: Pat<(i64 (add (i64 DoubleRegs:$src1),
401 (mul (i64 (zext (i32 IntRegs:$src2))),
402 (i64 (zext (i32 IntRegs:$src3)))))),
403 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
404
405def: Pat<(i64 (sub (i64 DoubleRegs:$src1),
406 (mul (i64 (anyext (i32 IntRegs:$src2))),
407 (i64 (anyext (i32 IntRegs:$src3)))))),
408 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
409
410def: Pat<(i64 (sub (i64 DoubleRegs:$src1),
411 (mul (i64 (zext (i32 IntRegs:$src2))),
412 (i64 (zext (i32 IntRegs:$src3)))))),
413 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
414
415class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
416 InstHexagon MI>
417 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
418 (MI I32:$src2, imm:$offset, Value:$src1)>;
419
420def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
421def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
422def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
423def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
424
425// Patterns for generating stores, where the address takes different forms:
426// - frameindex,
427// - frameindex + offset,
428// - base + offset,
429// - simple (base address without offset).
430// These would usually be used together (via Storex_pat defined below), but
431// in some cases one may want to apply different properties (such as
432// AddedComplexity) to the individual patterns.
433class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
434 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
435multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
436 InstHexagon MI> {
437 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
438 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
439 def: Pat<(Store Value:$Rs, (orisadd (i32 AddrFI:$fi), ImmPred:$Off)),
440 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
441}
442multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
443 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000444 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000445 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000446 def: Pat<(Store Value:$Rt, (orisadd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000447 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
448}
449class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000450 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000451 (MI IntRegs:$Rs, 0, Value:$Rt)>;
452
453// Patterns for generating stores, where the address takes different forms,
454// and where the value being stored is transformed through the value modifier
455// ValueMod. The address forms are same as above.
456class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
457 InstHexagon MI>
458 : Pat<(Store Value:$Rs, AddrFI:$fi),
459 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
460multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
461 PatFrag ValueMod, InstHexagon MI> {
462 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
463 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
464 def: Pat<(Store Value:$Rs, (orisadd (i32 AddrFI:$fi), ImmPred:$Off)),
465 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
466}
467multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
468 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000469 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000470 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000471 def: Pat<(Store Value:$Rt, (orisadd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000472 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
473}
474class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
475 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000476 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000477 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
478
479multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
480 InstHexagon MI> {
481 def: Storex_fi_pat <Store, Value, MI>;
482 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
483 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
484}
485
486multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
487 PatFrag ValueMod, InstHexagon MI> {
488 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
489 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
490 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
491}
492
493// Regular stores in the DAG have two operands: value and address.
494// Atomic stores also have two, but they are reversed: address, value.
495// To use atomic stores with the patterns, they need to have their operands
496// swapped. This relies on the knowledge that the F.Fragment uses names
497// "ptr" and "val".
498class SwapSt<PatFrag F>
499 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
500 F.OperandTransform>;
501
502let AddedComplexity = 20 in {
503 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
504 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
505 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
506 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
507
508 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
509 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
510 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
511 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
512}
513
514// Simple patterns should be tried with the least priority.
515def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
516def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
517def: Storex_simple_pat<store, I32, S2_storeri_io>;
518def: Storex_simple_pat<store, I64, S2_storerd_io>;
519
520def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
521def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
522def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
523def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
524
525let AddedComplexity = 20 in {
526 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
527 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
528 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
529}
530
531def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
532def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
533def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
534
535def: Pat <(i64 (sext I32:$src)), (A2_sxtw I32:$src)>;
536
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000537def: Pat<(i32 (select (i1 (setlt I32:$src, 0)),
538 (i32 (sub 0, I32:$src)),
539 I32:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000540 (A2_abs IntRegs:$src)>;
541
542let AddedComplexity = 50 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000543def: Pat<(i32 (xor (add (sra I32:$src, (i32 31)),
544 I32:$src),
545 (sra I32:$src, (i32 31)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000546 (A2_abs IntRegs:$src)>;
547
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000548def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000549 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000550def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000551 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000552def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000553 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
554
555def: Pat<(i32 (sra (i32 (add (i32 (sra I32:$src1, u5_0ImmPred:$src2)),
556 (i32 1))),
557 (i32 1))),
558 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
559
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000560def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000561 (A2_notp DoubleRegs:$src1)>;
562
563// Count leading zeros.
564def: Pat<(i32 (ctlz I32:$Rs)), (S2_cl0 I32:$Rs)>;
565def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
566
567// Count trailing zeros: 32-bit.
568def: Pat<(i32 (cttz I32:$Rs)), (S2_ct0 I32:$Rs)>;
569
570// Count leading ones.
571def: Pat<(i32 (ctlz (not I32:$Rs))), (S2_cl1 I32:$Rs)>;
572def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
573
574// Count trailing ones: 32-bit.
575def: Pat<(i32 (cttz (not I32:$Rs))), (S2_ct1 I32:$Rs)>;
576
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000577def: Pat<(i32 (and I32:$Rs, (not (shl 1, u5_0ImmPred:$u5)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000578 (S2_clrbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000579def: Pat<(i32 (or I32:$Rs, (shl 1, u5_0ImmPred:$u5))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000580 (S2_setbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000581def: Pat<(i32 (xor I32:$Rs, (shl 1, u5_0ImmPred:$u5))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000582 (S2_togglebit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000583def: Pat<(i32 (and I32:$Rs, (not (shl 1, I32:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000584 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000585def: Pat<(i32 (or I32:$Rs, (shl 1, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000586 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000587def: Pat<(i32 (xor I32:$Rs, (shl 1, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000588 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
589
590let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000591 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000592 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000593 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000594 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000595 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000596 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000597 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000598 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
599}
600
601let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000602 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000603 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000604 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000605 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
606}
607
608let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000609def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000610 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
611
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000612def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000613 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000614 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000615 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000616 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
617 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000618 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
619
620// Patterns for loads of i1:
621def: Pat<(i1 (load AddrFI:$fi)),
622 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000623def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000624 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000625def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000626 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
627
628def I1toI32: OutPatFrag<(ops node:$Rs),
629 (C2_muxii (i1 $Rs), 1, 0)>;
630
631def I32toI1: OutPatFrag<(ops node:$Rs),
632 (i1 (C2_tfrrp (i32 $Rs)))>;
633
634defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
635def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
636
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000637def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000638 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000639def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000640 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000641def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000642 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
643
644let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000645def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000646 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
647
648def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
649def: Pat<(HexagonBARRIER), (Y2_barrier)>;
650
651def: Pat<(orisadd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
652 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
653
654
655// Support for generating global address.
656// Taken from X86InstrInfo.td.
657def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
658 SDTCisVT<1, i32>,
659 SDTCisPtrTy<0>]>;
660def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
661def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
662
663// Map TLS addressses to A2_tfrsi.
664def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s16_0Ext:$addr)>;
665def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s16_0Ext:$label)>;
666
667def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
668def: Pat<(i1 0), (PS_false)>;
669def: Pat<(i1 1), (PS_true)>;
670
671// Pseudo instructions.
672def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
673def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
674 SDTCisVT<1, i32> ]>;
675
676def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
677 [SDNPHasChain, SDNPOutGlue]>;
678def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
679 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
680
681def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
682
683// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
684// Optional Flag and Variable Arguments.
685// Its 1 Operand has pointer type.
686def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
687 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
688
689
690def: Pat<(callseq_start timm:$amt),
691 (ADJCALLSTACKDOWN imm:$amt)>;
692def: Pat<(callseq_end timm:$amt1, timm:$amt2),
693 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
694
695//Tail calls.
696def: Pat<(HexagonTCRet tglobaladdr:$dst),
697 (PS_tailcall_i tglobaladdr:$dst)>;
698def: Pat<(HexagonTCRet texternalsym:$dst),
699 (PS_tailcall_i texternalsym:$dst)>;
700def: Pat<(HexagonTCRet I32:$dst),
701 (PS_tailcall_r I32:$dst)>;
702
703// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000704def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000705 (A2_zxth IntRegs:$src1)>;
706
707// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000708def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000709 (A2_zxtb IntRegs:$src1)>;
710
711// Map Add(p1, true) to p1 = not(p1).
712// Add(p1, false) should never be produced,
713// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000714def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000715 (C2_not PredRegs:$src1)>;
716
717// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000718def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000719 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
720
721// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
722// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000723def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
724 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000725 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
726
727// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
728// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000729def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000730 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
731
732// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000733def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000734 (J2_jumpf PredRegs:$src1, bb:$offset)>;
735
736// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000737def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000738 (A2_sxtw (LoReg DoubleRegs:$src1))>;
739
740// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000741def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000742 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
743
744// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000745def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000746 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
747
748// We want to prevent emitting pnot's as much as possible.
749// Map brcond with an unsupported setcc to a J2_jumpf.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000750def : Pat <(brcond (i1 (setne I32:$src1, I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000751 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000752 (J2_jumpf (C2_cmpeq I32:$src1, I32:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000753 bb:$offset)>;
754
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000755def : Pat <(brcond (i1 (setne I32:$src1, s10_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000756 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000757 (J2_jumpf (C2_cmpeqi I32:$src1, s10_0ImmPred:$src2), bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000758
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000759def: Pat<(brcond (i1 (setne I1:$src1, (i1 -1))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000760 (J2_jumpf PredRegs:$src1, bb:$offset)>;
761
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000762def: Pat<(brcond (i1 (setne I1:$src1, (i1 0))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000763 (J2_jumpt PredRegs:$src1, bb:$offset)>;
764
765// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000766def: Pat<(brcond (i1 (setlt I32:$src1, s8_0ImmPred:$src2)), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000767 (J2_jumpf (C2_cmpgti IntRegs:$src1, (DEC_CONST_SIGNED s8_0ImmPred:$src2)),
768 bb:$offset)>;
769
770// Map from a 64-bit select to an emulated 64-bit mux.
771// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000772def: Pat<(select I1:$src1, I64:$src2,
773 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000774 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
775 (HiReg DoubleRegs:$src3)),
776 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
777 (LoReg DoubleRegs:$src3)))>;
778
779// Map from a 1-bit select to logical ops.
780// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000781def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000782 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
783 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
784
785// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000786def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000787 (LoReg DoubleRegs:$src)>;
788
789// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000790def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000791 (C2_tfrrp (LoReg DoubleRegs:$src))>;
792
793// rs <= rt -> !(rs > rt).
794let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000795def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000796 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
797
798// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000799def : Pat<(i1 (setle I32:$src1, I32:$src2)),
800 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000801
802// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000803def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000804 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
805
806// Map cmpne -> cmpeq.
807// Hexagon_TODO: We should improve on this.
808// rs != rt -> !(rs == rt).
809let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000810def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000811 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
812
813// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000814def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000815 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
816
817// Map cmpne(Rss) -> !cmpew(Rss).
818// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000819def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000820 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
821
822// Map cmpge(Rs, Rt) -> !cmpgt(Rs, Rt).
823// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000824def : Pat <(i1 (setge I32:$src1, I32:$src2)),
825 (i1 (C2_not (i1 (C2_cmpgt I32:$src2, I32:$src1))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000826
827// cmpge(Rs, Imm) -> cmpgt(Rs, Imm-1)
828let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000829def: Pat<(i1 (setge I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000830 (C2_cmpgti IntRegs:$src1, (DEC_CONST_SIGNED s32_0ImmPred:$src2))>;
831
832// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
833// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000834def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000835 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
836
837// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
838// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
839// rs < rt -> !(rs >= rt).
840let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000841def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000842 (C2_not (C2_cmpgti IntRegs:$src1,
843 (DEC_CONST_SIGNED s32_0ImmPred:$src2)))>;
844
845// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000846def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000847 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
848
849// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000850def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000851 (C2_cmpgtui IntRegs:$src1, (DEC_CONST_UNSIGNED u32_0ImmPred:$src2))>;
852
853// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000854def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000855 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
856
857// Map from Rs >= Rt -> !(Rt > Rs).
858// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000859def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000860 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
861
862// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
863// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000864def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000865 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
866
867// Sign extends.
868// i1 -> i32
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000869def: Pat<(i32 (sext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000870 (C2_muxii PredRegs:$src1, -1, 0)>;
871
872// i1 -> i64
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000873def: Pat<(i64 (sext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000874 (A2_combinew (A2_tfrsi -1), (C2_muxii PredRegs:$src1, -1, 0))>;
875
876// Zero extends.
877// i1 -> i32
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000878def: Pat<(i32 (zext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000879 (C2_muxii PredRegs:$src1, 1, 0)>;
880
881// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000882def: Pat<(i32 (anyext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000883 (C2_muxii PredRegs:$src1, 1, 0)>;
884
885// Map from Rss = Pd to Rdd = sxtw (mux(Pd, #1, #0))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000886def: Pat<(i64 (anyext I1:$src1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000887 (A2_sxtw (C2_muxii PredRegs:$src1, 1, 0))>;
888
889// Clear the sign bit in a 64-bit register.
890def ClearSign : OutPatFrag<(ops node:$Rss),
891 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
892
893def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
894 (A2_addp
895 (M2_dpmpyuu_acc_s0
896 (S2_lsr_i_p
897 (A2_addp
898 (M2_dpmpyuu_acc_s0
899 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
900 (HiReg $Rss),
901 (LoReg $Rtt)),
902 (A2_combinew (A2_tfrsi 0),
903 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
904 32),
905 (HiReg $Rss),
906 (HiReg $Rtt)),
907 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
908
909// Multiply 64-bit unsigned and use upper result.
910def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
911
912// Multiply 64-bit signed and use upper result.
913//
914// For two signed 64-bit integers A and B, let A' and B' denote A and B
915// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
916// sign bit of A (and identically for B). With this notation, the signed
917// product A*B can be written as:
918// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
919// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
920// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
921// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
922
923def : Pat <(mulhs I64:$Rss, I64:$Rtt),
924 (A2_subp
925 (MulHU $Rss, $Rtt),
926 (A2_addp
927 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
928 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
929
930// Hexagon specific ISD nodes.
931def SDTHexagonALLOCA : SDTypeProfile<1, 2,
932 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
933def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
934 [SDNPHasChain]>;
935
936
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000937def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000938 (PS_alloca IntRegs:$Rs, imm:$A)>;
939
940def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
941def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
942
943def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
944def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
945
946let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000947def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
948def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
949def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
950def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000951
952let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000953def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
954def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
955def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
956def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000957
958let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000959def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
960def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
961def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
962def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000963let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000964def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000965
966let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000967def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
968def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
969def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
970def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000971let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000972def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000973
974let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000975def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
976def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
977def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
978def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000979let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000980def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000981
982let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000983def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
984def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
985def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
986def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000987let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000988def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000989
990let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000991def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
992def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
993def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
994def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000995let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000996def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
997def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
998def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
999def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1000def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001001
1002let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001003def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1004def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1005def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1006def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001007let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001008def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1009def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1010def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1011def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1012def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001013
1014let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001015def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1016def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1017def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1018def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001019let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001020def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1021def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1022def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1023def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1024def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001025
1026let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001027def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1028def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1029def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1030def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001031let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001032def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1033def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1034def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1035def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1036def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001037
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001038def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1039def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1040def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1041def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001042
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001043def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1044def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1045def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1046def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001047
1048def SDTHexagonINSERT:
1049 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1050 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1051def SDTHexagonINSERTRP:
1052 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1053 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1054
1055def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1056def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1057
1058def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1059 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1060def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1061 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1062def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1063 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1064def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1065 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1066
1067let AddedComplexity = 100 in
1068def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1069 (i32 (extloadi8 (add I32:$b, 3))),
1070 24, 8),
1071 (i32 16)),
1072 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1073 (zextloadi8 I32:$b)),
1074 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1075
1076def SDTHexagonEXTRACTU:
1077 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1078 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1079def SDTHexagonEXTRACTURP:
1080 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1081 SDTCisVT<2, i64>]>;
1082
1083def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1084def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1085
1086def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1087 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1088def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1089 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1090def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1091 (S2_extractu_rp I32:$src1, I64:$src2)>;
1092def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1093 (S2_extractup_rp I64:$src1, I64:$src2)>;
1094
1095// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001096def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001097 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1098
1099multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
1100 defm: T_MinMax_pats<Op, DoubleRegs, i64, Inst, SwapInst>;
1101}
1102
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001103def: Pat<(add (i64 (sext I32:$Rs)), I64:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001104 (A2_addsp IntRegs:$Rs, DoubleRegs:$Rt)>;
1105
1106let AddedComplexity = 200 in {
1107 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1108 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1109 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1110 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1111 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1112 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1113 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1114 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1115}
1116
1117def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1118 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1119
1120def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1121 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1122
1123
1124// Map call instruction
1125def : Pat<(callv3 I32:$dst),
1126 (J2_callr I32:$dst)>;
1127def : Pat<(callv3 tglobaladdr:$dst),
1128 (J2_call tglobaladdr:$dst)>;
1129def : Pat<(callv3 texternalsym:$dst),
1130 (J2_call texternalsym:$dst)>;
1131def : Pat<(callv3 tglobaltlsaddr:$dst),
1132 (J2_call tglobaltlsaddr:$dst)>;
1133
1134def : Pat<(callv3nr I32:$dst),
1135 (PS_callr_nr I32:$dst)>;
1136def : Pat<(callv3nr tglobaladdr:$dst),
1137 (PS_call_nr tglobaladdr:$dst)>;
1138def : Pat<(callv3nr texternalsym:$dst),
1139 (PS_call_nr texternalsym:$dst)>;
1140
1141
1142def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1143def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1144
1145def BITPOS32 : SDNodeXForm<imm, [{
1146 // Return the bit position we will set [0-31].
1147 // As an SDNode.
1148 int32_t imm = N->getSExtValue();
1149 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1150}]>;
1151
1152
1153// Pats for instruction selection.
1154
1155// A class to embed the usual comparison patfrags within a zext to i32.
1156// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1157// names, or else the frag's "body" won't match the operands.
1158class CmpInReg<PatFrag Op>
1159 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1160
1161def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1162def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1163
1164def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1165def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1166def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1167
1168def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1169def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1170
1171let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001172 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001173 255), 0)),
1174 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001175 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001176 255), 0)),
1177 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001178 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001179 65535), 0)),
1180 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001181 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001182 65535), 0)),
1183 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1184}
1185
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001186def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001187 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001188def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001189 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1190
1191// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001192def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1193 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001194 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1195
1196// The complexity of the combines involving immediates should be greater
1197// than the complexity of the combine with two registers.
1198let AddedComplexity = 50 in {
1199def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1200 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1201
1202def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1203 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1204}
1205
1206// The complexity of the combine with two immediates should be greater than
1207// the complexity of a combine involving a register.
1208let AddedComplexity = 75 in {
1209def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1210 (A4_combineii imm:$s8, imm:$u6)>;
1211def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1212 (A2_combineii imm:$s8, imm:$S8)>;
1213}
1214
1215
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001216def ToZext64: OutPatFrag<(ops node:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001217 (i64 (A4_combineir 0, (i32 $Rs)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001218def ToSext64: OutPatFrag<(ops node:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001219 (i64 (A2_sxtw (i32 $Rs)))>;
1220
1221// Patterns to generate indexed loads with different forms of the address:
1222// - frameindex,
1223// - base + offset,
1224// - base (without offset).
1225multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1226 PatLeaf ImmPred, InstHexagon MI> {
1227 def: Pat<(VT (Load AddrFI:$fi)),
1228 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1229 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1230 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1231 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1232 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001233 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001234 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1235}
1236
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001237defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1238defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1239defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1240defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1241defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1242defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1243defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1244defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001245
1246// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001247def: Pat<(i64 (anyext I32:$src1)), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001248
1249multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1250 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1251 (HexagonCONST32 tglobaladdr:$src3)))),
1252 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1253 def : Pat <(VT (ldOp (add IntRegs:$src1,
1254 (HexagonCONST32 tglobaladdr:$src2)))),
1255 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1256
1257 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1258 (HexagonCONST32 tconstpool:$src3)))),
1259 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1260 def : Pat <(VT (ldOp (add IntRegs:$src1,
1261 (HexagonCONST32 tconstpool:$src2)))),
1262 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1263
1264 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1265 (HexagonCONST32 tjumptable:$src3)))),
1266 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1267 def : Pat <(VT (ldOp (add IntRegs:$src1,
1268 (HexagonCONST32 tjumptable:$src2)))),
1269 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1270}
1271
1272let AddedComplexity = 60 in {
1273defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1274defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1275defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1276
1277defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1278defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1279defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1280
1281defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1282defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1283}
1284
1285// 'def pats' for load instructions with base + register offset and non-zero
1286// immediate value. Immediate value is used to left-shift the second
1287// register operand.
1288class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001289 : Pat<(VT (Load (add I32:$Rs,
1290 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001291 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1292
1293let AddedComplexity = 40 in {
1294 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1295 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1296 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1297 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1298 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1299 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1300 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1301 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1302}
1303
1304// 'def pats' for load instruction base + register offset and
1305// zero immediate value.
1306class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001307 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001308 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1309
1310let AddedComplexity = 20 in {
1311 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1312 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1313 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1314 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1315 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1316 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1317 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1318 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1319}
1320
1321// zext i1->i64
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001322def: Pat<(i64 (zext I1:$src1)),
1323 (ToZext64 (C2_muxii PredRegs:$src1, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001324
1325// zext i32->i64
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001326def: Pat<(i64 (zext I32:$src1)),
1327 (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001328
1329let AddedComplexity = 40 in
1330multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1331 PatFrag stOp> {
1332 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001333 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001334 u32_0ImmPred:$src3)),
1335 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1336
1337 def : Pat<(stOp (VT RC:$src4),
1338 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1339 (HexagonCONST32 tglobaladdr:$src3))),
1340 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1341
1342 def : Pat<(stOp (VT RC:$src4),
1343 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1344 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1345}
1346
1347defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1348defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1349defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1350defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1351
1352class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001353 : Pat<(Store Value:$Ru, (add I32:$Rs,
1354 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001355 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1356
1357let AddedComplexity = 40 in {
1358 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1359 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1360 def: Storexs_pat<store, I32, S4_storeri_rr>;
1361 def: Storexs_pat<store, I64, S4_storerd_rr>;
1362}
1363
1364def s30_2ProperPred : PatLeaf<(i32 imm), [{
1365 int64_t v = (int64_t)N->getSExtValue();
1366 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1367}]>;
1368def RoundTo8 : SDNodeXForm<imm, [{
1369 int32_t Imm = N->getSExtValue();
1370 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
1371}]>;
1372
1373let AddedComplexity = 40 in
1374def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1375 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1376
1377class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1378 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1379 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1380
1381let AddedComplexity = 20 in {
1382 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1383 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1384 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1385 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1386}
1387
1388
1389def IMM_BYTE : SDNodeXForm<imm, [{
1390 // -1 etc is represented as 255 etc
1391 // assigning to a byte restores our desired signed value.
1392 int8_t imm = N->getSExtValue();
1393 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1394}]>;
1395
1396def IMM_HALF : SDNodeXForm<imm, [{
1397 // -1 etc is represented as 65535 etc
1398 // assigning to a short restores our desired signed value.
1399 int16_t imm = N->getSExtValue();
1400 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1401}]>;
1402
1403def IMM_WORD : SDNodeXForm<imm, [{
1404 // -1 etc can be represented as 4294967295 etc
1405 // Currently, it's not doing this. But some optimization
1406 // might convert -1 to a large +ve number.
1407 // assigning to a word restores our desired signed value.
1408 int32_t imm = N->getSExtValue();
1409 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1410}]>;
1411
1412def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1413def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1414def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1415
1416// Emit store-immediate, but only when the stored value will not be constant-
1417// extended. The reason for that is that there is no pass that can optimize
1418// constant extenders in store-immediate instructions. In some cases we can
1419// end up will a number of such stores, all of which store the same extended
1420// value (e.g. after unrolling a loop that initializes floating point array).
1421
1422// Predicates to determine if the 16-bit immediate is expressible as a sign-
1423// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1424// beyond 0..15, so we don't care what is in there.
1425
1426def i16in8ImmPred: PatLeaf<(i32 imm), [{
1427 int64_t v = (int16_t)N->getSExtValue();
1428 return v == (int64_t)(int8_t)v;
1429}]>;
1430
1431// Predicates to determine if the 32-bit immediate is expressible as a sign-
1432// extended 8-bit immediate.
1433def i32in8ImmPred: PatLeaf<(i32 imm), [{
1434 int64_t v = (int32_t)N->getSExtValue();
1435 return v == (int64_t)(int8_t)v;
1436}]>;
1437
1438
1439let AddedComplexity = 40 in {
1440 // Even though the offset is not extendable in the store-immediate, we
1441 // can still generate the fi# in the base address. If the final offset
1442 // is not valid for the instruction, we will replace it with a scratch
1443 // register.
1444// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1445// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1446// S4_storeirh_io>;
1447// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1448
1449// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1450// S4_storeirb_io>;
1451// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1452// ToImmHalf, S4_storeirh_io>;
1453// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1454// S4_storeiri_io>;
1455
1456 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1457 S4_storeirb_io>;
1458 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1459 S4_storeirh_io>;
1460 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1461 S4_storeiri_io>;
1462}
1463
1464def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1465def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1466def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1467
1468// op(Ps, op(Pt, Pu))
1469class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1470 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1471 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1472
1473// op(Ps, op(Pt, ~Pu))
1474class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1475 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1476 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1477
1478def: LogLog_pat<and, and, C4_and_and>;
1479def: LogLog_pat<and, or, C4_and_or>;
1480def: LogLog_pat<or, and, C4_or_and>;
1481def: LogLog_pat<or, or, C4_or_or>;
1482
1483def: LogLogNot_pat<and, and, C4_and_andn>;
1484def: LogLogNot_pat<and, or, C4_and_orn>;
1485def: LogLogNot_pat<or, and, C4_or_andn>;
1486def: LogLogNot_pat<or, or, C4_or_orn>;
1487
1488//===----------------------------------------------------------------------===//
1489// PIC: Support for PIC compilations. The patterns and SD nodes defined
1490// below are needed to support code generation for PIC
1491//===----------------------------------------------------------------------===//
1492
1493def SDT_HexagonAtGot
1494 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1495def SDT_HexagonAtPcrel
1496 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1497
1498// AT_GOT address-of-GOT, address-of-global, offset-in-global
1499def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1500// AT_PCREL address-of-global
1501def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1502
1503def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1504 (L2_loadri_io I32:$got, imm:$addr)>;
1505def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1506 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1507def: Pat<(HexagonAtPcrel I32:$addr),
1508 (C4_addipc imm:$addr)>;
1509
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001510def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001511 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001512def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001513 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1514
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001515def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001516 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1517
1518// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001519def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1520 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001521 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1522
1523// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001524def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1525 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001526 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1527
1528// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001529def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001530 (s32_0ImmPred:$src2)),
1531 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1532
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001533def: Pat<(xor I64:$dst2,
1534 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001535 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001536def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001537 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1538
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001539def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001540 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1541
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001542def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001543 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1544
1545
1546
1547// Count trailing zeros: 64-bit.
1548def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1549
1550// Count trailing ones: 64-bit.
1551def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1552
1553// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001554def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1555def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1556def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1557def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001558
1559
1560let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001561 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1562 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1563 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1564 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001565}
1566
1567// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1568// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1569// if ([!]tstbit(...)) jump ...
1570let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001571def: Pat<(i1 (setne (and I32:$Rs, (i32 Set5ImmPred:$u5)), (i32 0))),
1572 (S2_tstbit_i I32:$Rs, (BITPOS32 Set5ImmPred:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001573
1574let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001575def: Pat<(i1 (seteq (and I32:$Rs, (i32 Set5ImmPred:$u5)), (i32 0))),
1576 (S4_ntstbit_i I32:$Rs, (BITPOS32 Set5ImmPred:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001577
1578// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1579// represented as a compare against "value & 0xFF", which is an exact match
1580// for cmpb (same for cmph). The patterns below do not contain any additional
1581// complexity that would make them preferable, and if they were actually used
1582// instead of cmpb/cmph, they would result in a compare against register that
1583// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1584def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1585 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1586def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1587 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1588def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1589 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1590
1591
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001592def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001593 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001594def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001595 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1596
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001597def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001598 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001599def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001600 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1601
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001602def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001603 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1604
1605def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1606
1607class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1608 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1609 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1610
1611let AddedComplexity = 200 in {
1612 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1613 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1614 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1615 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1616}
1617
1618let AddedComplexity = 30 in {
1619 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1620 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1621}
1622
1623class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1624 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1625 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1626
1627def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1628def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1629
1630let AddedComplexity = 200 in {
1631 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1632 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1633 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1634 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1635 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1636 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1637 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1638 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1639}
1640
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001641def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001642 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1643
1644
1645//===----------------------------------------------------------------------===//
1646// MEMOP
1647//===----------------------------------------------------------------------===//
1648
1649def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
1650 int8_t v = (int8_t)N->getSExtValue();
1651 return v > -32 && v <= -1;
1652}]>;
1653
1654def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
1655 int16_t v = (int16_t)N->getSExtValue();
1656 return v > -32 && v <= -1;
1657}]>;
1658
1659def Clr5Imm8Pred : PatLeaf<(i32 imm), [{
1660 uint32_t v = (uint8_t)~N->getZExtValue();
1661 return ImmIsSingleBit(v);
1662}]>;
1663
1664def Clr5Imm16Pred : PatLeaf<(i32 imm), [{
1665 uint32_t v = (uint16_t)~N->getZExtValue();
1666 return ImmIsSingleBit(v);
1667}]>;
1668
1669def Set5Imm8 : SDNodeXForm<imm, [{
1670 uint32_t imm = (uint8_t)N->getZExtValue();
1671 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1672}]>;
1673
1674def Set5Imm16 : SDNodeXForm<imm, [{
1675 uint32_t imm = (uint16_t)N->getZExtValue();
1676 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1677}]>;
1678
1679def Set5Imm32 : SDNodeXForm<imm, [{
1680 uint32_t imm = (uint32_t)N->getZExtValue();
1681 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1682}]>;
1683
1684def Clr5Imm8 : SDNodeXForm<imm, [{
1685 uint32_t imm = (uint8_t)~N->getZExtValue();
1686 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1687}]>;
1688
1689def Clr5Imm16 : SDNodeXForm<imm, [{
1690 uint32_t imm = (uint16_t)~N->getZExtValue();
1691 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1692}]>;
1693
1694def Clr5Imm32 : SDNodeXForm<imm, [{
1695 int32_t imm = (int32_t)~N->getZExtValue();
1696 return XformMskToBitPosU5Imm(imm, SDLoc(N));
1697}]>;
1698
1699def NegImm8 : SDNodeXForm<imm, [{
1700 int8_t V = N->getSExtValue();
1701 return CurDAG->getTargetConstant(-V, SDLoc(N), MVT::i32);
1702}]>;
1703
1704def NegImm16 : SDNodeXForm<imm, [{
1705 int16_t V = N->getSExtValue();
1706 return CurDAG->getTargetConstant(-V, SDLoc(N), MVT::i32);
1707}]>;
1708
1709def NegImm32 : SDNodeXForm<imm, [{
1710 return CurDAG->getTargetConstant(-N->getSExtValue(), SDLoc(N), MVT::i32);
1711}]>;
1712
1713def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1714
1715multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1716 InstHexagon MI> {
1717 // Addr: i32
1718 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1719 (MI I32:$Rs, 0, I32:$A)>;
1720 // Addr: fi
1721 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1722 (MI AddrFI:$Rs, 0, I32:$A)>;
1723}
1724
1725multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1726 SDNode Oper, InstHexagon MI> {
1727 // Addr: i32
1728 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1729 (add I32:$Rs, ImmPred:$Off)),
1730 (MI I32:$Rs, imm:$Off, I32:$A)>;
1731 def: Pat<(Store (Oper (Load (orisadd I32:$Rs, ImmPred:$Off)), I32:$A),
1732 (orisadd I32:$Rs, ImmPred:$Off)),
1733 (MI I32:$Rs, imm:$Off, I32:$A)>;
1734 // Addr: fi
1735 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1736 (add AddrFI:$Rs, ImmPred:$Off)),
1737 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1738 def: Pat<(Store (Oper (Load (orisadd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1739 (orisadd AddrFI:$Rs, ImmPred:$Off)),
1740 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1741}
1742
1743multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1744 SDNode Oper, InstHexagon MI> {
1745 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1746 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1747}
1748
1749let AddedComplexity = 180 in {
1750 // add reg
1751 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1752 /*anyext*/ L4_add_memopb_io>;
1753 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1754 /*sext*/ L4_add_memopb_io>;
1755 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1756 /*zext*/ L4_add_memopb_io>;
1757 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1758 /*anyext*/ L4_add_memoph_io>;
1759 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1760 /*sext*/ L4_add_memoph_io>;
1761 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1762 /*zext*/ L4_add_memoph_io>;
1763 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1764
1765 // sub reg
1766 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1767 /*anyext*/ L4_sub_memopb_io>;
1768 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1769 /*sext*/ L4_sub_memopb_io>;
1770 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1771 /*zext*/ L4_sub_memopb_io>;
1772 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1773 /*anyext*/ L4_sub_memoph_io>;
1774 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1775 /*sext*/ L4_sub_memoph_io>;
1776 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1777 /*zext*/ L4_sub_memoph_io>;
1778 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1779
1780 // and reg
1781 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1782 /*anyext*/ L4_and_memopb_io>;
1783 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1784 /*sext*/ L4_and_memopb_io>;
1785 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1786 /*zext*/ L4_and_memopb_io>;
1787 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1788 /*anyext*/ L4_and_memoph_io>;
1789 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1790 /*sext*/ L4_and_memoph_io>;
1791 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1792 /*zext*/ L4_and_memoph_io>;
1793 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1794
1795 // or reg
1796 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1797 /*anyext*/ L4_or_memopb_io>;
1798 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1799 /*sext*/ L4_or_memopb_io>;
1800 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1801 /*zext*/ L4_or_memopb_io>;
1802 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1803 /*anyext*/ L4_or_memoph_io>;
1804 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1805 /*sext*/ L4_or_memoph_io>;
1806 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1807 /*zext*/ L4_or_memoph_io>;
1808 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1809}
1810
1811
1812multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1813 PatFrag Arg, SDNodeXForm ArgMod,
1814 InstHexagon MI> {
1815 // Addr: i32
1816 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1817 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1818 // Addr: fi
1819 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1820 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1821}
1822
1823multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1824 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1825 InstHexagon MI> {
1826 // Addr: i32
1827 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1828 (add I32:$Rs, ImmPred:$Off)),
1829 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1830 def: Pat<(Store (Oper (Load (orisadd I32:$Rs, ImmPred:$Off)), Arg:$A),
1831 (orisadd I32:$Rs, ImmPred:$Off)),
1832 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1833 // Addr: fi
1834 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1835 (add AddrFI:$Rs, ImmPred:$Off)),
1836 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1837 def: Pat<(Store (Oper (Load (orisadd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1838 (orisadd AddrFI:$Rs, ImmPred:$Off)),
1839 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1840}
1841
1842multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1843 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1844 InstHexagon MI> {
1845 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1846 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1847}
1848
1849
1850let AddedComplexity = 200 in {
1851 // add imm
1852 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1853 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1854 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1855 /*sext*/ IdImm, L4_iadd_memopb_io>;
1856 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1857 /*zext*/ IdImm, L4_iadd_memopb_io>;
1858 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1859 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1860 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1861 /*sext*/ IdImm, L4_iadd_memoph_io>;
1862 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1863 /*zext*/ IdImm, L4_iadd_memoph_io>;
1864 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1865 L4_iadd_memopw_io>;
1866 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1867 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1868 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1869 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1870 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1871 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1872 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1873 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1874 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1875 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1876 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1877 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1878 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1879 L4_iadd_memopw_io>;
1880
1881 // sub imm
1882 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1883 /*anyext*/ IdImm, L4_isub_memopb_io>;
1884 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1885 /*sext*/ IdImm, L4_isub_memopb_io>;
1886 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1887 /*zext*/ IdImm, L4_isub_memopb_io>;
1888 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1889 /*anyext*/ IdImm, L4_isub_memoph_io>;
1890 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1891 /*sext*/ IdImm, L4_isub_memoph_io>;
1892 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1893 /*zext*/ IdImm, L4_isub_memoph_io>;
1894 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1895 L4_isub_memopw_io>;
1896 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1897 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1898 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1899 /*sext*/ NegImm8, L4_isub_memopb_io>;
1900 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1901 /*zext*/ NegImm8, L4_isub_memopb_io>;
1902 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1903 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1904 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1905 /*sext*/ NegImm16, L4_isub_memoph_io>;
1906 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1907 /*zext*/ NegImm16, L4_isub_memoph_io>;
1908 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1909 L4_isub_memopw_io>;
1910
1911 // clrbit imm
1912 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, Clr5Imm8Pred,
1913 /*anyext*/ Clr5Imm8, L4_iand_memopb_io>;
1914 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, Clr5Imm8Pred,
1915 /*sext*/ Clr5Imm8, L4_iand_memopb_io>;
1916 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, Clr5Imm8Pred,
1917 /*zext*/ Clr5Imm8, L4_iand_memopb_io>;
1918 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, Clr5Imm16Pred,
1919 /*anyext*/ Clr5Imm16, L4_iand_memoph_io>;
1920 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, Clr5Imm16Pred,
1921 /*sext*/ Clr5Imm16, L4_iand_memoph_io>;
1922 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, Clr5Imm16Pred,
1923 /*zext*/ Clr5Imm16, L4_iand_memoph_io>;
1924 defm: Memopxi_pat<load, store, u6_2ImmPred, and, Clr5ImmPred, Clr5Imm32,
1925 L4_iand_memopw_io>;
1926
1927 // setbit imm
1928 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, Set5ImmPred,
1929 /*anyext*/ Set5Imm8, L4_ior_memopb_io>;
1930 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, Set5ImmPred,
1931 /*sext*/ Set5Imm8, L4_ior_memopb_io>;
1932 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, Set5ImmPred,
1933 /*zext*/ Set5Imm8, L4_ior_memopb_io>;
1934 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, Set5ImmPred,
1935 /*anyext*/ Set5Imm16, L4_ior_memoph_io>;
1936 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, Set5ImmPred,
1937 /*sext*/ Set5Imm16, L4_ior_memoph_io>;
1938 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, Set5ImmPred,
1939 /*zext*/ Set5Imm16, L4_ior_memoph_io>;
1940 defm: Memopxi_pat<load, store, u6_2ImmPred, or, Set5ImmPred, Set5Imm32,
1941 L4_ior_memopw_io>;
1942}
1943
1944def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1945def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1946def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1947
1948// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001949def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001950 (C4_cmpltei IntRegs:$src1, (DEC_CONST_SIGNED s32_0ImmPred:$src2))>;
1951
1952// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001953def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001954 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
1955
1956// SDNode for converting immediate C to C-1.
1957def DEC_CONST_BYTE : SDNodeXForm<imm, [{
1958 // Return the byte immediate const-1 as an SDNode.
1959 int32_t imm = N->getSExtValue();
1960 return XformU7ToU7M1Imm(imm, SDLoc(N));
1961}]>;
1962
1963// For the sequence
1964// zext( setult ( and(Rs, 255), u8))
1965// Use the isdigit transformation below
1966
1967// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
1968// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
1969// The isdigit transformation relies on two 'clever' aspects:
1970// 1) The data type is unsigned which allows us to eliminate a zero test after
1971// biasing the expression by 48. We are depending on the representation of
1972// the unsigned types, and semantics.
1973// 2) The front end has converted <= 9 into < 10 on entry to LLVM
1974//
1975// For the C code:
1976// retval = ((c>='0') & (c<='9')) ? 1 : 0;
1977// The code is transformed upstream of llvm into
1978// retval = (c-48) < 10 ? 1 : 0;
1979let AddedComplexity = 139 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001980def: Pat<(i32 (zext (i1 (setult (i32 (and I32:$src1, 255)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001981 u7_0StrictPosImmPred:$src2)))),
1982 (C2_muxii (A4_cmpbgtui IntRegs:$src1,
1983 (DEC_CONST_BYTE u7_0StrictPosImmPred:$src2)),
1984 0, 1)>;
1985
1986class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1987 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1988
1989class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1990 InstHexagon MI>
1991 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1992
1993class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
1994 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
1995
1996class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
1997 InstHexagon MI>
1998 : Pat<(Store Value:$val, Addr:$addr),
1999 (MI Addr:$addr, (ValueMod Value:$val))>;
2000
2001let AddedComplexity = 30 in {
2002 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2003 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2004 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2005 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2006
2007 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2008 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2009 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2010}
2011
2012def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2013def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2014def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2015def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2016
2017let AddedComplexity = 100 in {
2018 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2019 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2020 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2021 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2022
2023 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2024 // to "r0 = 1; memw(#foo) = r0"
2025 let AddedComplexity = 100 in
2026 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2027 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2028}
2029
2030class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2031 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2032 (VT (MI tglobaladdr:$absaddr))>;
2033
2034let AddedComplexity = 30 in {
2035 def: LoadAbs_pats <load, PS_loadriabs>;
2036 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2037 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2038 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2039 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2040 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2041 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2042 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2043 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2044}
2045
2046let AddedComplexity = 30 in
2047def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002048 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002049
2050def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2051def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2052def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2053def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2054
2055// Map from Pd = load(globaladdress) -> Rd = memb(globaladdress), Pd = Rd
2056def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2057def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2058
2059def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2060def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2061
2062// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2063class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2064 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2065 (VT (MI tglobaladdr:$global))>;
2066
2067let AddedComplexity = 100 in {
2068 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2069 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2070 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2071 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2072 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2073 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2074 def: LoadGP_pats <load, L2_loadrigp>;
2075 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2076}
2077
2078// When the Interprocedural Global Variable optimizer realizes that a certain
2079// global variable takes only two constant values, it shrinks the global to
2080// a boolean. Catch those loads here in the following 3 patterns.
2081let AddedComplexity = 100 in {
2082 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2083 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2084}
2085
2086// Transfer global address into a register
2087def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2088def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2089def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2090
2091let AddedComplexity = 30 in {
2092 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2093 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2094 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
2095}
2096
2097let AddedComplexity = 30 in {
2098 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2099 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2100 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2101 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2102 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
2103}
2104
2105// Indexed store word - global address.
2106// memw(Rs+#u6:2)=#S8
2107let AddedComplexity = 100 in
2108defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2109
2110// Load from a global address that has only one use in the current basic block.
2111let AddedComplexity = 100 in {
2112 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2113 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2114 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2115
2116 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2117 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2118 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2119
2120 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2121 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2122}
2123
2124// Store to a global address that has only one use in the current basic block.
2125let AddedComplexity = 100 in {
2126 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2127 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2128 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2129 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2130
2131 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2132}
2133
2134// i8/i16/i32 -> i64 loads
2135// We need a complexity of 120 here to override preceding handling of
2136// zextload.
2137let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002138 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2139 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2140 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002141
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002142 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2143 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2144 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002145
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002146 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2147 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2148 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002149}
2150
2151let AddedComplexity = 100 in {
2152 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2153 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2154 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2155
2156 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2157 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2158 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2159
2160 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2161 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2162}
2163
2164let AddedComplexity = 100 in {
2165 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2166 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2167 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2168 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2169}
2170
2171def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2172def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2173def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2174def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2175
2176def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2177def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2178def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2179def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2180
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002181def: Pat<(or (or (or (shl (i64 (zext (i32 (and I32:$b, (i32 65535))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002182 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002183 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
2184 (shl (i64 (anyext (i32 (and I32:$c, (i32 65535))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002185 (i32 32))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002186 (shl (i64 (anyext I32:$d)), (i32 48))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002187 (Insert4 IntRegs:$a, IntRegs:$b, IntRegs:$c, IntRegs:$d)>;
2188
2189// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2190// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2191// We don't really want either one here.
2192def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2193def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2194 [SDNPHasChain]>;
2195
2196def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2197 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2198def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2199 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2200
2201def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2202def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2203
2204def ftoi : SDNodeXForm<fpimm, [{
2205 APInt I = N->getValueAPF().bitcastToAPInt();
2206 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2207 MVT::getIntegerVT(I.getBitWidth()));
2208}]>;
2209
2210
2211def: Pat<(sra (i64 (add (i64 (sra I64:$src1, u6_0ImmPred:$src2)), 1)), (i32 1)),
2212 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2213
2214def SDTHexagonI32I64: SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
2215 SDTCisVT<1, i64>]>;
2216
2217def HexagonPOPCOUNT: SDNode<"HexagonISD::POPCOUNT", SDTHexagonI32I64>;
2218
2219def: Pat<(HexagonPOPCOUNT I64:$Rss), (S5_popcountp I64:$Rss)>;
2220
2221let AddedComplexity = 20 in {
2222 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2223 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2224}
2225
2226let AddedComplexity = 60 in {
2227 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2228 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2229}
2230
2231let AddedComplexity = 40 in {
2232 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2233 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2234}
2235
2236let AddedComplexity = 20 in {
2237 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2238 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2239}
2240
2241let AddedComplexity = 80 in {
2242 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2243 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2244 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2245}
2246
2247let AddedComplexity = 100 in {
2248 def: LoadGP_pats <load, L2_loadrigp, f32>;
2249 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2250}
2251
2252let AddedComplexity = 20 in {
2253 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2254 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2255}
2256
2257// Simple patterns should be tried with the least priority.
2258def: Storex_simple_pat<store, F32, S2_storeri_io>;
2259def: Storex_simple_pat<store, F64, S2_storerd_io>;
2260
2261let AddedComplexity = 60 in {
2262 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2263 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2264}
2265
2266let AddedComplexity = 40 in {
2267 def: Storexs_pat<store, F32, S4_storeri_rr>;
2268 def: Storexs_pat<store, F64, S4_storerd_rr>;
2269}
2270
2271let AddedComplexity = 20 in {
2272 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2273 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2274}
2275
2276let AddedComplexity = 80 in {
2277 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2278 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2279}
2280
2281let AddedComplexity = 100 in {
2282 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2283 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2284}
2285
2286defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2287defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2288def: Storex_simple_pat<store, F32, S2_storeri_io>;
2289def: Storex_simple_pat<store, F64, S2_storerd_io>;
2290
2291def: Pat<(fadd F32:$src1, F32:$src2),
2292 (F2_sfadd F32:$src1, F32:$src2)>;
2293
2294def: Pat<(fsub F32:$src1, F32:$src2),
2295 (F2_sfsub F32:$src1, F32:$src2)>;
2296
2297def: Pat<(fmul F32:$src1, F32:$src2),
2298 (F2_sfmpy F32:$src1, F32:$src2)>;
2299
2300let Predicates = [HasV5T] in {
2301 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2302 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2303}
2304
2305let AddedComplexity = 100, Predicates = [HasV5T] in {
2306 class SfSel12<PatFrag Cmp, InstHexagon MI>
2307 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2308 (MI F32:$Rs, F32:$Rt)>;
2309 class SfSel21<PatFrag Cmp, InstHexagon MI>
2310 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2311 (MI F32:$Rs, F32:$Rt)>;
2312
2313 def: SfSel12<setolt, F2_sfmin>;
2314 def: SfSel12<setole, F2_sfmin>;
2315 def: SfSel12<setogt, F2_sfmax>;
2316 def: SfSel12<setoge, F2_sfmax>;
2317 def: SfSel21<setolt, F2_sfmax>;
2318 def: SfSel21<setole, F2_sfmax>;
2319 def: SfSel21<setogt, F2_sfmin>;
2320 def: SfSel21<setoge, F2_sfmin>;
2321}
2322
2323class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2324 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2325 (MI F32:$src1, F32:$src2)>;
2326class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2327 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2328 (MI F64:$src1, F64:$src2)>;
2329
2330def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2331def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2332def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2333def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2334
2335def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2336def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2337def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2338def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2339
2340let Predicates = [HasV5T] in
2341multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2342 // IntRegs
2343 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2344 (IntMI F32:$src1, F32:$src2)>;
2345 // DoubleRegs
2346 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2347 (DoubleMI F64:$src1, F64:$src2)>;
2348}
2349
2350defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2351defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2352defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2353
2354//===----------------------------------------------------------------------===//
2355// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2356//===----------------------------------------------------------------------===//
2357let Predicates = [HasV5T] in
2358multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2359 // IntRegs
2360 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2361 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2362 (IntMI F32:$src1, F32:$src2))>;
2363
2364 // DoubleRegs
2365 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2366 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2367 (DoubleMI F64:$src1, F64:$src2))>;
2368}
2369
2370defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2371defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2372defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2373
2374//===----------------------------------------------------------------------===//
2375// Multiclass to define 'Def Pats' for the following dags:
2376// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2377// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2378// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2379// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2380//===----------------------------------------------------------------------===//
2381let Predicates = [HasV5T] in
2382multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2383 InstHexagon DoubleMI> {
2384 // IntRegs
2385 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2386 (C2_not (IntMI F32:$src1, F32:$src2))>;
2387 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2388 (IntMI F32:$src1, F32:$src2)>;
2389 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2390 (IntMI F32:$src1, F32:$src2)>;
2391 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2392 (C2_not (IntMI F32:$src1, F32:$src2))>;
2393
2394 // DoubleRegs
2395 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2396 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2397 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2398 (DoubleMI F64:$src1, F64:$src2)>;
2399 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2400 (DoubleMI F64:$src1, F64:$src2)>;
2401 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2402 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2403}
2404
2405defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2406defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2407defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2408
2409//===----------------------------------------------------------------------===//
2410// Multiclass to define 'Def Pats' for the following dags:
2411// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2412// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2413// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2414// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2415//===----------------------------------------------------------------------===//
2416let Predicates = [HasV5T] in
2417multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2418 InstHexagon DoubleMI> {
2419 // IntRegs
2420 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2421 (C2_not (IntMI F32:$src2, F32:$src1))>;
2422 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2423 (IntMI F32:$src2, F32:$src1)>;
2424 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2425 (IntMI F32:$src2, F32:$src1)>;
2426 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2427 (C2_not (IntMI F32:$src2, F32:$src1))>;
2428
2429 // DoubleRegs
2430 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2431 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2432 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2433 (DoubleMI F64:$src2, F64:$src1)>;
2434 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2435 (DoubleMI F64:$src2, F64:$src1)>;
2436 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2437 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2438}
2439
2440defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2441defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2442
2443
2444// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2445let Predicates = [HasV5T] in {
2446 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2447 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2448 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2449 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2450 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2451 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2452 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2453 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2454}
2455
2456// Ordered lt.
2457let Predicates = [HasV5T] in {
2458 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2459 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2460 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2461 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2462 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2463 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2464 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2465 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2466}
2467
2468// Unordered lt.
2469let Predicates = [HasV5T] in {
2470 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2471 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2472 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2473 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2474 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2475 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2476 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2477 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2478 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2479 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2480 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2481 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2482}
2483
2484// Ordered le.
2485let Predicates = [HasV5T] in {
2486 // rs <= rt -> rt >= rs.
2487 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2488 (F2_sfcmpge F32:$src2, F32:$src1)>;
2489 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2490 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2491
2492 // Rss <= Rtt -> Rtt >= Rss.
2493 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2494 (F2_dfcmpge F64:$src2, F64:$src1)>;
2495 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2496 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2497}
2498
2499// Unordered le.
2500let Predicates = [HasV5T] in {
2501// rs <= rt -> rt >= rs.
2502 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2503 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2504 (F2_sfcmpge F32:$src2, F32:$src1))>;
2505 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2506 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2507 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2508 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2509 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2510 (F2_dfcmpge F64:$src2, F64:$src1))>;
2511 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2512 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2513 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2514}
2515
2516// Ordered ne.
2517let Predicates = [HasV5T] in {
2518 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2519 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2520 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2521 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2522 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2523 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2524 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2525 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2526}
2527
2528// Unordered ne.
2529let Predicates = [HasV5T] in {
2530 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2531 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2532 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2533 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2534 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2535 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2536 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2537 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2538 (C2_not (F2_sfcmpeq F32:$src1,
2539 (f32 (A2_tfrsi (ftoi $src2))))))>;
2540 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2541 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2542 (C2_not (F2_dfcmpeq F64:$src1,
2543 (CONST64 (ftoi $src2)))))>;
2544}
2545
2546// Besides set[o|u][comparions], we also need set[comparisons].
2547let Predicates = [HasV5T] in {
2548 // lt.
2549 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2550 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2551 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2552 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2553 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2554 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2555 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2556 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2557
2558 // le.
2559 // rs <= rt -> rt >= rs.
2560 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2561 (F2_sfcmpge F32:$src2, F32:$src1)>;
2562 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2563 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2564
2565 // Rss <= Rtt -> Rtt >= Rss.
2566 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2567 (F2_dfcmpge F64:$src2, F64:$src1)>;
2568 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2569 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2570
2571 // ne.
2572 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2573 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2574 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2575 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2576 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2577 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2578 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2579 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2580}
2581
2582
2583def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2584def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2585
2586def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2587def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2588def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2589def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2590
2591def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2592def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2593def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2594def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2595
2596def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2597def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2598def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2599def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2600
2601def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2602def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2603def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2604def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2605
2606// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2607let Predicates = [HasV5T] in {
2608 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2609 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2610 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2611 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2612}
2613
2614def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2615 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2616
2617def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2618 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2619
2620def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2621 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2622
2623def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2624 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2625 Requires<[HasV5T]>;
2626
2627def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2628 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2629 Requires<[HasV5T]>;
2630
2631def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2632 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2633 Requires<[HasV5T]>;
2634
2635def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2636 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2637 Requires<[HasV5T]>;
2638
2639def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2640 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2641 Requires<[HasV5T]>;
2642
2643def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2644 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2645 Requires<[HasV5T]>;
2646
2647// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2648// => r0 = mux(p0, #i, r1)
2649def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2650 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2651 Requires<[HasV5T]>;
2652
2653// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2654// => r0 = mux(p0, r1, #i)
2655def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2656 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2657 Requires<[HasV5T]>;
2658
2659def: Pat<(i32 (fp_to_sint F64:$src1)),
2660 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2661 Requires<[HasV5T]>;
2662
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002663def : Pat <(fabs F32:$src1),
2664 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002665 Requires<[HasV5T]>;
2666
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002667def : Pat <(fneg F32:$src1),
2668 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002669 Requires<[HasV5T]>;
2670
2671
2672def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2673 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2674}]>;
2675
2676def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2677 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2678}]>;
2679
2680def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2681 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2682}]>;
2683
2684def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2685 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2686}]>;
2687
2688
2689multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2690 // Aligned stores
2691 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2692 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2693 Requires<[UseHVXSgl]>;
2694 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2695 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2696 Requires<[UseHVXSgl]>;
2697
2698 // 128B Aligned stores
2699 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2700 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2701 Requires<[UseHVXDbl]>;
2702 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2703 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2704 Requires<[UseHVXDbl]>;
2705
2706 // Fold Add R+OFF into vector store.
2707 let AddedComplexity = 10 in {
2708 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
2709 (add IntRegs:$src2, s4_6ImmPred:$offset)),
2710 (V6_vS32b_ai IntRegs:$src2, s4_6ImmPred:$offset,
2711 (VTSgl VectorRegs:$src1))>,
2712 Requires<[UseHVXSgl]>;
2713 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
2714 (add IntRegs:$src2, s4_6ImmPred:$offset)),
2715 (V6_vS32Ub_ai IntRegs:$src2, s4_6ImmPred:$offset,
2716 (VTSgl VectorRegs:$src1))>,
2717 Requires<[UseHVXSgl]>;
2718
2719 // Fold Add R+OFF into vector store 128B.
2720 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
2721 (add IntRegs:$src2, s4_7ImmPred:$offset)),
2722 (V6_vS32b_ai_128B IntRegs:$src2, s4_7ImmPred:$offset,
2723 (VTDbl VectorRegs128B:$src1))>,
2724 Requires<[UseHVXDbl]>;
2725 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
2726 (add IntRegs:$src2, s4_7ImmPred:$offset)),
2727 (V6_vS32Ub_ai_128B IntRegs:$src2, s4_7ImmPred:$offset,
2728 (VTDbl VectorRegs128B:$src1))>,
2729 Requires<[UseHVXDbl]>;
2730 }
2731}
2732
2733defm : vS32b_ai_pats <v64i8, v128i8>;
2734defm : vS32b_ai_pats <v32i16, v64i16>;
2735defm : vS32b_ai_pats <v16i32, v32i32>;
2736defm : vS32b_ai_pats <v8i64, v16i64>;
2737
2738
2739multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2740 // Aligned loads
2741 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2742 (V6_vL32b_ai IntRegs:$addr, 0) >,
2743 Requires<[UseHVXSgl]>;
2744 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2745 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2746 Requires<[UseHVXSgl]>;
2747
2748 // 128B Load
2749 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2750 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2751 Requires<[UseHVXDbl]>;
2752 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2753 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2754 Requires<[UseHVXDbl]>;
2755
2756 // Fold Add R+OFF into vector load.
2757 let AddedComplexity = 10 in {
2758 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, s4_7ImmPred:$offset))),
2759 (V6_vL32b_ai_128B IntRegs:$src2, s4_7ImmPred:$offset)>,
2760 Requires<[UseHVXDbl]>;
2761 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, s4_7ImmPred:$offset))),
2762 (V6_vL32Ub_ai_128B IntRegs:$src2, s4_7ImmPred:$offset)>,
2763 Requires<[UseHVXDbl]>;
2764
2765 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, s4_6ImmPred:$offset))),
2766 (V6_vL32b_ai IntRegs:$src2, s4_6ImmPred:$offset)>,
2767 Requires<[UseHVXSgl]>;
2768 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, s4_6ImmPred:$offset))),
2769 (V6_vL32Ub_ai IntRegs:$src2, s4_6ImmPred:$offset)>,
2770 Requires<[UseHVXSgl]>;
2771 }
2772}
2773
2774defm : vL32b_ai_pats <v64i8, v128i8>;
2775defm : vL32b_ai_pats <v32i16, v64i16>;
2776defm : vL32b_ai_pats <v16i32, v32i32>;
2777defm : vL32b_ai_pats <v8i64, v16i64>;
2778
2779multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2780 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2781 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2782 Requires<[UseHVXSgl]>;
2783 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2784 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2785 Requires<[UseHVXSgl]>;
2786
2787 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2788 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2789 (VTDbl VecDblRegs128B:$src1))>,
2790 Requires<[UseHVXDbl]>;
2791 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2792 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2793 (VTDbl VecDblRegs128B:$src1))>,
2794 Requires<[UseHVXDbl]>;
2795}
2796
2797defm : STrivv_pats <v128i8, v256i8>;
2798defm : STrivv_pats <v64i16, v128i16>;
2799defm : STrivv_pats <v32i32, v64i32>;
2800defm : STrivv_pats <v16i64, v32i64>;
2801
2802multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2803 def : Pat<(VTSgl (alignedload I32:$addr)),
2804 (PS_vloadrw_ai I32:$addr, 0)>,
2805 Requires<[UseHVXSgl]>;
2806 def : Pat<(VTSgl (unalignedload I32:$addr)),
2807 (PS_vloadrwu_ai I32:$addr, 0)>,
2808 Requires<[UseHVXSgl]>;
2809
2810 def : Pat<(VTDbl (alignedload I32:$addr)),
2811 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2812 Requires<[UseHVXDbl]>;
2813 def : Pat<(VTDbl (unalignedload I32:$addr)),
2814 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2815 Requires<[UseHVXDbl]>;
2816}
2817
2818defm : LDrivv_pats <v128i8, v256i8>;
2819defm : LDrivv_pats <v64i16, v128i16>;
2820defm : LDrivv_pats <v32i32, v64i32>;
2821defm : LDrivv_pats <v16i64, v32i64>;
2822
2823let Predicates = [HasV60T,UseHVXSgl] in {
2824 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2825 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2826 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2827 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2828}
2829let Predicates = [HasV60T,UseHVXDbl] in {
2830 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2831 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2832 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2833 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2834}
2835
2836
2837def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2838 SDTCisSubVecOfVec<1, 0>]>;
2839
2840def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2841
2842def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2843 (v16i32 VectorRegs:$Vt))),
2844 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2845 Requires<[UseHVXSgl]>;
2846def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2847 (v32i32 VecDblRegs:$Vt))),
2848 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2849 Requires<[UseHVXDbl]>;
2850
2851def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2852 SDTCisInt<3>]>;
2853
2854def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2855
2856// 0 as the last argument denotes vpacke. 1 denotes vpacko
2857def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2858 (v64i8 VectorRegs:$Vt), (i32 0))),
2859 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2860 Requires<[UseHVXSgl]>;
2861def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2862 (v64i8 VectorRegs:$Vt), (i32 1))),
2863 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2864 Requires<[UseHVXSgl]>;
2865def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2866 (v32i16 VectorRegs:$Vt), (i32 0))),
2867 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2868 Requires<[UseHVXSgl]>;
2869def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2870 (v32i16 VectorRegs:$Vt), (i32 1))),
2871 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2872 Requires<[UseHVXSgl]>;
2873
2874def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2875 (v128i8 VecDblRegs:$Vt), (i32 0))),
2876 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2877 Requires<[UseHVXDbl]>;
2878def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2879 (v128i8 VecDblRegs:$Vt), (i32 1))),
2880 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2881 Requires<[UseHVXDbl]>;
2882def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2883 (v64i16 VecDblRegs:$Vt), (i32 0))),
2884 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2885 Requires<[UseHVXDbl]>;
2886def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2887 (v64i16 VecDblRegs:$Vt), (i32 1))),
2888 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2889 Requires<[UseHVXDbl]>;
2890
2891def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2892def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2893def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2894def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2895def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2896def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2897def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2898def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2899
2900
2901multiclass bitconvert_32<ValueType a, ValueType b> {
2902 def : Pat <(b (bitconvert (a IntRegs:$src))),
2903 (b IntRegs:$src)>;
2904 def : Pat <(a (bitconvert (b IntRegs:$src))),
2905 (a IntRegs:$src)>;
2906}
2907
2908multiclass bitconvert_64<ValueType a, ValueType b> {
2909 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2910 (b DoubleRegs:$src)>;
2911 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2912 (a DoubleRegs:$src)>;
2913}
2914
2915// Bit convert vector types to integers.
2916defm : bitconvert_32<v4i8, i32>;
2917defm : bitconvert_32<v2i16, i32>;
2918defm : bitconvert_64<v8i8, i64>;
2919defm : bitconvert_64<v4i16, i64>;
2920defm : bitconvert_64<v2i32, i64>;
2921
2922def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2923 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2924def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2925 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2926def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2927 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2928
2929def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2930 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
2931def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2932 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
2933def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2934 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
2935
2936def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2937 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
2938
2939def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2940 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
2941
2942def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
2943def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
2944
2945// Replicate the low 8-bits from 32-bits input register into each of the
2946// four bytes of 32-bits destination register.
2947def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
2948
2949// Replicate the low 16-bits from 32-bits input register into each of the
2950// four halfwords of 64-bits destination register.
2951def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
2952
2953
2954class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
2955 : Pat <(Op Type:$Rss, Type:$Rtt),
2956 (MI Type:$Rss, Type:$Rtt)>;
2957
2958def: VArith_pat <A2_vaddub, add, V8I8>;
2959def: VArith_pat <A2_vaddh, add, V4I16>;
2960def: VArith_pat <A2_vaddw, add, V2I32>;
2961def: VArith_pat <A2_vsubub, sub, V8I8>;
2962def: VArith_pat <A2_vsubh, sub, V4I16>;
2963def: VArith_pat <A2_vsubw, sub, V2I32>;
2964
2965def: VArith_pat <A2_and, and, V2I16>;
2966def: VArith_pat <A2_xor, xor, V2I16>;
2967def: VArith_pat <A2_or, or, V2I16>;
2968
2969def: VArith_pat <A2_andp, and, V8I8>;
2970def: VArith_pat <A2_andp, and, V4I16>;
2971def: VArith_pat <A2_andp, and, V2I32>;
2972def: VArith_pat <A2_orp, or, V8I8>;
2973def: VArith_pat <A2_orp, or, V4I16>;
2974def: VArith_pat <A2_orp, or, V2I32>;
2975def: VArith_pat <A2_xorp, xor, V8I8>;
2976def: VArith_pat <A2_xorp, xor, V4I16>;
2977def: VArith_pat <A2_xorp, xor, V2I32>;
2978
2979def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
2980 (i32 u5_0ImmPred:$c))))),
2981 (S2_asr_i_vw V2I32:$b, imm:$c)>;
2982def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
2983 (i32 u5_0ImmPred:$c))))),
2984 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
2985def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
2986 (i32 u5_0ImmPred:$c))))),
2987 (S2_asl_i_vw V2I32:$b, imm:$c)>;
2988
2989def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
2990 (S2_asr_i_vh V4I16:$b, imm:$c)>;
2991def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
2992 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
2993def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
2994 (S2_asl_i_vh V4I16:$b, imm:$c)>;
2995
2996
2997def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
2998 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
2999def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3000 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3001
3002def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3003def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3004def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3005def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3006def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3007def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3008
3009def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3010 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3011def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3012 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3013def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3014 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3015def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3016 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3017def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3018 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3019def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3020 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3021
3022class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3023 : Pat <(Op Value:$Rs, I32:$Rt),
3024 (MI Value:$Rs, I32:$Rt)>;
3025
3026def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3027def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3028def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3029def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3030def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3031def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3032
3033
3034def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3035 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3036def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3037 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3038def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3039 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3040
3041def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3042def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3043def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3044def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3045def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3046def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3047def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3048def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3049def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3050
3051
3052class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3053 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3054 (MI Value:$Rs, Value:$Rt)>;
3055
3056def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3057def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3058def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3059
3060def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3061def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3062def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3063
3064def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3065def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3066def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3067
3068
3069class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3070 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3071 (MI InVal:$Rs, InVal:$Rt)>;
3072
3073def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3074def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3075def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3076
3077def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3078def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3079def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3080
3081def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3082 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3083def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3084 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3085
3086
3087// Adds two v4i8: Hexagon does not have an insn for this one, so we
3088// use the double add v8i8, and use only the low part of the result.
3089def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003090 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003091
3092// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3093// use the double sub v8i8, and use only the low part of the result.
3094def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003095 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003096
3097//
3098// No 32 bit vector mux.
3099//
3100def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003101 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003102def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003103 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003104
3105//
3106// 64-bit vector mux.
3107//
3108def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3109 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3110def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3111 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3112def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3113 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3114
3115//
3116// No 32 bit vector compare.
3117//
3118def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003119 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003120def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003121 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003122def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003123 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003124
3125def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003126 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003127def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003128 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003129def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003130 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003131
3132
3133class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3134 ValueType CmpTy>
3135 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3136 (InvMI Value:$Rt, Value:$Rs)>;
3137
3138// Map from a compare operation to the corresponding instruction with the
3139// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3140def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3141def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3142def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3143def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3144def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3145def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3146
3147def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3148def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3149def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3150def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3151def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3152def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3153
3154// Map from vcmpne(Rss) -> !vcmpew(Rss).
3155// rs != rt -> !(rs == rt).
3156def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3157 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3158
3159
3160// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3161// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3162def: Pat<(v4i8 (trunc V4I16:$Rs)),
3163 (S2_vtrunehb V4I16:$Rs)>;
3164
3165// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3166// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3167// S2_vtrunohb
3168
3169// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3170// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3171// S2_vtruneh
3172
3173def: Pat<(v2i16 (trunc V2I32:$Rs)),
3174 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3175
3176
3177def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3178def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3179
3180def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3181def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3182
3183def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3184def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3185def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3186def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3187def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3188def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3189
3190// Sign extends a v2i8 into a v2i32.
3191def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3192 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3193
3194// Sign extends a v2i16 into a v2i32.
3195def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3196 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3197
3198
3199// Multiplies two v2i16 and returns a v2i32. We are using here the
3200// saturating multiply, as hexagon does not provide a non saturating
3201// vector multiply, and saturation does not impact the result that is
3202// in double precision of the operands.
3203
3204// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3205// with the C semantics for this one, this pattern uses the half word
3206// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3207// then truncated to fit this back into a v2i16 and to simulate the
3208// wrap around semantics for unsigned in C.
3209def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3210 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3211
3212def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
3213 (LoReg (S2_vtrunewh (v2i32 (A2_combineii 0, 0)),
3214 (v2i32 (vmpyh V2I16:$Rs, V2I16:$Rt))))>;
3215
3216// Multiplies two v4i16 vectors.
3217def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3218 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3219 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3220
3221def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3222 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3223 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3224
3225// Multiplies two v4i8 vectors.
3226def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3227 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3228 Requires<[HasV5T]>;
3229
3230def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3231 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3232
3233// Multiplies two v8i8 vectors.
3234def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3235 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3236 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3237 Requires<[HasV5T]>;
3238
3239def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3240 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3241 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3242
3243def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3244 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3245
3246def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3247def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3248def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3249def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3250
3251class ShufflePat<InstHexagon MI, SDNode Op>
3252 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3253 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3254
3255// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3256def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3257
3258// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3259def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3260
3261// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3262def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3263
3264// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3265def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3266
3267
3268// Truncated store from v4i16 to v4i8.
3269def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3270 (truncstore node:$val, node:$ptr),
3271 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3272
3273// Truncated store from v2i32 to v2i16.
3274def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3275 (truncstore node:$val, node:$ptr),
3276 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3277
3278def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3279 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3280 (LoReg $Rs))))>;
3281
3282def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3283 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3284
3285
3286// Zero and sign extended load from v2i8 into v2i16.
3287def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3288 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3289
3290def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3291 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3292
3293def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3294 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3295
3296def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3297 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3298
3299def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3300 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3301
3302def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3303 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3304