blob: 9dee9314f68ce35ce7ffb521105468da192b9dee [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesend679ff72010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARMISelLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARM.h"
Eric Christopher1c069172010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/ADT/StringExtras.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000028#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000029#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling202803e2011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
41#include "llvm/IR/Instruction.h"
42#include "llvm/IR/Instructions.h"
43#include "llvm/IR/Intrinsics.h"
44#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000051#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesend679ff72010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000055STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000056STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000057
Bob Wilson3c9ed762010-08-13 22:43:33 +000058// This option should go away when tail calls fully work.
59static cl::opt<bool>
60EnableARMTailCalls("arm-tail-calls", cl::Hidden,
61 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
62 cl::init(false));
63
Eric Christopher347f4c32010-12-15 23:47:29 +000064cl::opt<bool>
Jim Grosbach32bb3622010-04-14 22:28:31 +000065EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng25f93642010-07-08 02:08:50 +000066 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbach32bb3622010-04-14 22:28:31 +000067 cl::init(false));
68
Evan Chengf128bdc2010-06-16 07:35:02 +000069static cl::opt<bool>
70ARMInterworking("arm-interworking", cl::Hidden,
71 cl::desc("Enable / disable ARM interworking (for debugging only)"),
72 cl::init(true));
73
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000074namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000075 class ARMCCState : public CCState {
76 public:
77 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Craig Topperb94011f2013-07-14 04:42:23 +000078 const TargetMachine &TM, SmallVectorImpl<CCValAssign> &locs,
Cameron Zwarich89019782011-06-10 20:59:24 +000079 LLVMContext &C, ParmContext PC)
80 : CCState(CC, isVarArg, MF, TM, locs, C) {
81 assert(((PC == Call) || (PC == Prologue)) &&
82 "ARMCCState users must specify whether their context is call"
83 "or prologue generation.");
84 CallOrPrologue = PC;
85 }
86 };
87}
88
Stuart Hastings45fe3c32011-04-20 16:47:52 +000089// The APCS parameter registers.
Craig Topperbef78fc2012-03-11 07:57:25 +000090static const uint16_t GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000091 ARM::R0, ARM::R1, ARM::R2, ARM::R3
92};
93
Craig Topper4fa625f2012-08-12 03:16:37 +000094void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
95 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000096 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000097 setOperationAction(ISD::LOAD, VT, Promote);
98 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000099
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 setOperationAction(ISD::STORE, VT, Promote);
101 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000102 }
103
Craig Topper4fa625f2012-08-12 03:16:37 +0000104 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000106 setOperationAction(ISD::SETCC, VT, Custom);
107 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000109 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000110 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
111 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
112 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
113 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000114 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000115 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
116 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
117 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
118 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000119 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000120 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
121 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
122 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
123 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
124 setOperationAction(ISD::SELECT, VT, Expand);
125 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000126 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000127 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000128 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000129 setOperationAction(ISD::SHL, VT, Custom);
130 setOperationAction(ISD::SRA, VT, Custom);
131 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000132 }
133
134 // Promote all bit-wise operations.
135 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000136 setOperationAction(ISD::AND, VT, Promote);
137 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
138 setOperationAction(ISD::OR, VT, Promote);
139 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
140 setOperationAction(ISD::XOR, VT, Promote);
141 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000142 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000143
144 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000145 setOperationAction(ISD::SDIV, VT, Expand);
146 setOperationAction(ISD::UDIV, VT, Expand);
147 setOperationAction(ISD::FDIV, VT, Expand);
148 setOperationAction(ISD::SREM, VT, Expand);
149 setOperationAction(ISD::UREM, VT, Expand);
150 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000151}
152
Craig Topper4fa625f2012-08-12 03:16:37 +0000153void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000154 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000155 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000156}
157
Craig Topper4fa625f2012-08-12 03:16:37 +0000158void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000159 addRegisterClass(VT, &ARM::QPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000160 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000161}
162
Chris Lattner5e693ed2009-07-28 03:13:23 +0000163static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
164 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +0000165 return new TargetLoweringObjectFileMachO();
Bill Wendling46ffefc2010-03-09 02:46:12 +0000166
Chris Lattner4e7dfaf2009-08-02 00:34:36 +0000167 return new ARMElfTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +0000168}
169
Evan Cheng10043e22007-01-19 07:51:42 +0000170ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Cheng408aa562009-11-06 22:24:13 +0000171 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000172 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengdf907f42010-07-23 22:39:59 +0000173 RegInfo = TM.getRegisterInfo();
Evan Chengbf407072010-09-10 01:29:16 +0000174 Itins = TM.getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000175
Duncan Sandsf2641e12011-09-06 19:07:46 +0000176 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
177
Tim Northover94ecbd22013-10-24 10:37:09 +0000178 if (Subtarget->isTargetIOS()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000179 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000180 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
181 Subtarget->hasARMOps()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000182 // Single-precision floating-point arithmetic.
183 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
184 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
185 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
186 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000187
Evan Chengc9f22fd12007-04-27 08:15:43 +0000188 // Double-precision floating-point arithmetic.
189 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
190 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
191 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
192 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000193
Evan Chengc9f22fd12007-04-27 08:15:43 +0000194 // Single-precision comparisons.
195 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
196 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
197 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
198 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
199 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
200 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
201 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
202 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000203
Evan Chengc9f22fd12007-04-27 08:15:43 +0000204 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000212
Evan Chengc9f22fd12007-04-27 08:15:43 +0000213 // Double-precision comparisons.
214 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
215 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
216 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
217 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
218 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
219 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
220 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
221 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000222
Evan Chengc9f22fd12007-04-27 08:15:43 +0000223 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000231
Evan Chengc9f22fd12007-04-27 08:15:43 +0000232 // Floating-point to integer conversions.
233 // i64 conversions are done via library routines even when generating VFP
234 // instructions, so use the same ones.
235 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
236 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
237 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
238 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000239
Evan Chengc9f22fd12007-04-27 08:15:43 +0000240 // Conversions between floating types.
241 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
242 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
243
244 // Integer to floating-point conversions.
245 // i64 conversions are done via library routines even when generating VFP
246 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000247 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
248 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000249 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
250 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
251 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
252 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
253 }
Evan Cheng10043e22007-01-19 07:51:42 +0000254 }
255
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000256 // These libcalls are not available in 32-bit.
257 setLibcallName(RTLIB::SHL_I128, 0);
258 setLibcallName(RTLIB::SRL_I128, 0);
259 setLibcallName(RTLIB::SRA_I128, 0);
260
Evan Cheng0460ae82012-02-21 20:46:00 +0000261 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetDarwin()) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000262 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000263 // RTABI chapter 4.1.2, Table 2
264 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
265 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
266 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
267 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
268 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
270 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
272
273 // Double-precision floating-point comparison helper functions
274 // RTABI chapter 4.1.2, Table 3
275 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
276 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
277 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
278 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
279 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
280 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
281 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
282 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
283 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
284 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
285 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
286 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
287 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
288 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
289 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
290 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
291 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
297 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
299
300 // Single-precision floating-point arithmetic helper functions
301 // RTABI chapter 4.1.2, Table 4
302 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
303 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
304 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
305 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
306 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
308 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
310
311 // Single-precision floating-point comparison helper functions
312 // RTABI chapter 4.1.2, Table 5
313 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
314 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
315 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
316 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
317 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
318 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
319 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
320 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
321 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
322 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
323 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
324 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
325 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
326 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
327 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
328 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
329 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
337
338 // Floating-point to integer conversions.
339 // RTABI chapter 4.1.2, Table 6
340 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
341 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
342 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
343 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
344 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
345 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
346 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
347 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
348 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
356
357 // Conversions between floating types.
358 // RTABI chapter 4.1.2, Table 7
359 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
360 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
361 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peck527da1b2010-11-23 03:31:01 +0000362 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000363
364 // Integer to floating-point conversions.
365 // RTABI chapter 4.1.2, Table 8
366 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
367 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
368 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
369 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
370 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
371 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
372 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
373 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
374 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
382
383 // Long long helper functions
384 // RTABI chapter 4.2, Table 9
385 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000386 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
387 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
388 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
389 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
393 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
395
396 // Integer division functions
397 // RTABI chapter 4.3.1
398 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
399 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
400 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000401 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000402 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
403 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
404 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000405 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000406 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
407 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
408 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000409 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000410 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
411 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peck527da1b2010-11-23 03:31:01 +0000412 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000413 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin4cd51872011-05-22 21:41:23 +0000414
415 // Memory operations
416 // RTABI chapter 4.3.4
417 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
418 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
419 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000420 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
421 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
422 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000423 }
424
Bob Wilsonbc158992011-10-07 16:59:21 +0000425 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000426 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000427 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
428 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
429 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
430 }
431
David Goodwin22c2fba2009-07-08 23:10:31 +0000432 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000433 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000434 else
Craig Topperc7242e02012-04-20 07:30:17 +0000435 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000436 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
437 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000438 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000439 if (!Subtarget->isFPOnlySP())
Craig Topperc7242e02012-04-20 07:30:17 +0000440 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson7117a912009-03-20 22:42:55 +0000441
Owen Anderson9f944592009-08-11 20:47:22 +0000442 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000443 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000444
Eli Friedman6f84fed2011-11-08 01:43:53 +0000445 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
446 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
447 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
448 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
449 setTruncStoreAction((MVT::SimpleValueType)VT,
450 (MVT::SimpleValueType)InnerVT, Expand);
451 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
452 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
453 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
454 }
455
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000456 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000457 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000458
Bob Wilson2e076c42009-06-22 23:27:02 +0000459 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000460 addDRTypeForNEON(MVT::v2f32);
461 addDRTypeForNEON(MVT::v8i8);
462 addDRTypeForNEON(MVT::v4i16);
463 addDRTypeForNEON(MVT::v2i32);
464 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000465
Owen Anderson9f944592009-08-11 20:47:22 +0000466 addQRTypeForNEON(MVT::v4f32);
467 addQRTypeForNEON(MVT::v2f64);
468 addQRTypeForNEON(MVT::v16i8);
469 addQRTypeForNEON(MVT::v8i16);
470 addQRTypeForNEON(MVT::v4i32);
471 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000472
Bob Wilson194a2512009-09-15 23:55:57 +0000473 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
474 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000475 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
476 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000477 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
478 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
479 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000480 // FIXME: Code duplication: FDIV and FREM are expanded always, see
481 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000482 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
483 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000484 // FIXME: Create unittest.
485 // In another words, find a way when "copysign" appears in DAG with vector
486 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000487 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000488 // FIXME: Code duplication: SETCC has custom operation action, see
489 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000490 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000491 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000492 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
493 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
495 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
496 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
497 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
498 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
499 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
500 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
501 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
502 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
503 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000504 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000505 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
506 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
507 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
508 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
509 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000510 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000511
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000512 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
513 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
514 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
515 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
516 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
517 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
518 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
519 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
520 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
521 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000522 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
523 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
524 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
525 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000526 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000527
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000528 // Mark v2f32 intrinsics.
529 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
530 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
531 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
532 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
533 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
534 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
535 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
536 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
537 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
538 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
539 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
540 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
541 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
542 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
543 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
544
Bob Wilson6cc46572009-09-16 00:32:15 +0000545 // Neon does not support some operations on v1i64 and v2i64 types.
546 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000547 // Custom handling for some quad-vector types to detect VMULL.
548 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
549 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
550 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000551 // Custom handling for some vector types to avoid expensive expansions
552 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
553 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
554 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
555 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000556 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
557 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000558 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000559 // a destination type that is wider than the source, and nor does
560 // it have a FP_TO_[SU]INT instruction with a narrower destination than
561 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000562 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
563 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000564 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
565 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000566
Eli Friedmane6385e62012-11-15 22:44:27 +0000567 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000568 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000569
Evan Chengb4eae132012-12-04 22:41:50 +0000570 // NEON does not have single instruction CTPOP for vectors with element
571 // types wider than 8-bits. However, custom lowering can leverage the
572 // v8i8/v16i8 vcnt instruction.
573 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
574 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
575 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
576 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
577
Jim Grosbach5f215872013-02-27 21:31:12 +0000578 // NEON only has FMA instructions as of VFP4.
579 if (!Subtarget->hasVFP4()) {
580 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
581 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
582 }
583
Bob Wilson06fce872011-02-07 17:43:21 +0000584 setTargetDAGCombine(ISD::INTRINSIC_VOID);
585 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000586 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
587 setTargetDAGCombine(ISD::SHL);
588 setTargetDAGCombine(ISD::SRL);
589 setTargetDAGCombine(ISD::SRA);
590 setTargetDAGCombine(ISD::SIGN_EXTEND);
591 setTargetDAGCombine(ISD::ZERO_EXTEND);
592 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000593 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000594 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000595 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000596 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
597 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000598 setTargetDAGCombine(ISD::FP_TO_SINT);
599 setTargetDAGCombine(ISD::FP_TO_UINT);
600 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem097106b2011-10-15 20:03:12 +0000601
James Molloy547d4c02012-02-20 09:24:05 +0000602 // It is legal to extload from v4i8 to v4i16 or v4i32.
603 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
604 MVT::v4i16, MVT::v2i16,
605 MVT::v2i32};
606 for (unsigned i = 0; i < 6; ++i) {
607 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
608 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
609 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
610 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000611 }
612
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000613 // ARM and Thumb2 support UMLAL/SMLAL.
614 if (!Subtarget->isThumb1Only())
615 setTargetDAGCombine(ISD::ADDC);
616
617
Evan Cheng6addd652007-05-18 00:19:34 +0000618 computeRegisterProperties();
Evan Cheng10043e22007-01-19 07:51:42 +0000619
620 // ARM does not have f32 extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000621 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000622
Duncan Sands95d46ef2008-01-23 20:39:46 +0000623 // ARM does not have i1 sign extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000624 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000625
Evan Cheng10043e22007-01-19 07:51:42 +0000626 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000627 if (!Subtarget->isThumb1Only()) {
628 for (unsigned im = (unsigned)ISD::PRE_INC;
629 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000630 setIndexedLoadAction(im, MVT::i1, Legal);
631 setIndexedLoadAction(im, MVT::i8, Legal);
632 setIndexedLoadAction(im, MVT::i16, Legal);
633 setIndexedLoadAction(im, MVT::i32, Legal);
634 setIndexedStoreAction(im, MVT::i1, Legal);
635 setIndexedStoreAction(im, MVT::i8, Legal);
636 setIndexedStoreAction(im, MVT::i16, Legal);
637 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000638 }
Evan Cheng10043e22007-01-19 07:51:42 +0000639 }
640
641 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000642 setOperationAction(ISD::MUL, MVT::i64, Expand);
643 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000644 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000645 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
646 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000647 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000648 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
649 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000650 setOperationAction(ISD::MULHS, MVT::i32, Expand);
651
Jim Grosbach5d994042009-10-31 19:38:01 +0000652 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000653 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000654 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000655 setOperationAction(ISD::SRL, MVT::i64, Custom);
656 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000657
Evan Chenge8916542011-08-30 01:34:54 +0000658 if (!Subtarget->isThumb1Only()) {
659 // FIXME: We should do this for Thumb1 as well.
660 setOperationAction(ISD::ADDC, MVT::i32, Custom);
661 setOperationAction(ISD::ADDE, MVT::i32, Custom);
662 setOperationAction(ISD::SUBC, MVT::i32, Custom);
663 setOperationAction(ISD::SUBE, MVT::i32, Custom);
664 }
665
Evan Cheng10043e22007-01-19 07:51:42 +0000666 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000667 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000668 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000669 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000670 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000671 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000672
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000673 // These just redirect to CTTZ and CTLZ on ARM.
674 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
675 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
676
Tim Northoverbc933082013-05-23 19:11:20 +0000677 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
678
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000679 // Only ARMv6 has BSWAP.
680 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000681 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000682
Bob Wilsone8a549c2012-09-29 21:43:49 +0000683 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
684 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
685 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000686 setOperationAction(ISD::SDIV, MVT::i32, Expand);
687 setOperationAction(ISD::UDIV, MVT::i32, Expand);
688 }
Renato Golin87610692013-07-16 09:32:17 +0000689
690 // FIXME: Also set divmod for SREM on EABI
Owen Anderson9f944592009-08-11 20:47:22 +0000691 setOperationAction(ISD::SREM, MVT::i32, Expand);
692 setOperationAction(ISD::UREM, MVT::i32, Expand);
Renato Golin87610692013-07-16 09:32:17 +0000693 // Register based DivRem for AEABI (RTABI 4.2)
694 if (Subtarget->isTargetAEABI()) {
695 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
696 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
697 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
698 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
699 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
700 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
701 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
702 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
703
704 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
705 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
706 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
707 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
708 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
709 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
710 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
711 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
712
713 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
714 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
715 } else {
716 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
717 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
718 }
Bob Wilson7117a912009-03-20 22:42:55 +0000719
Owen Anderson9f944592009-08-11 20:47:22 +0000720 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
721 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
722 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
723 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000724 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000725
Evan Cheng74d92c12011-04-08 21:37:21 +0000726 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000727
Evan Cheng10043e22007-01-19 07:51:42 +0000728 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000729 setOperationAction(ISD::VASTART, MVT::Other, Custom);
730 setOperationAction(ISD::VAARG, MVT::Other, Expand);
731 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
732 setOperationAction(ISD::VAEND, MVT::Other, Expand);
733 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
734 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000735
736 if (!Subtarget->isTargetDarwin()) {
737 // Non-Darwin platforms may return values in these registers via the
738 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000739 setExceptionPointerRegister(ARM::R0);
740 setExceptionSelectorRegister(ARM::R1);
741 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000742
Evan Chengf7f97b42010-04-15 22:20:34 +0000743 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng6e809de2010-08-11 06:22:01 +0000744 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
745 // the default expansion.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000746 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
747 // ATOMIC_FENCE needs custom lowering; the other 32-bit ones are legal and
748 // handled normally.
749 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +0000750 // Custom lowering for 64-bit ops
751 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
752 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
753 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
754 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
755 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
Silviu Baranga93aefa52012-11-29 14:41:25 +0000756 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
757 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
758 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
759 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
760 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
Eli Friedman1ccecbb2011-08-31 17:52:22 +0000761 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000762 // On v8, we have particularly efficient implementations of atomic fences
763 // if they can be combined with nearby atomic loads and stores.
764 if (!Subtarget->hasV8Ops()) {
765 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
766 setInsertFencesForAtomic(true);
767 }
768 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000769 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000770 // If there's anything we can use as a barrier, go through custom lowering
771 // for ATOMIC_FENCE.
772 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
773 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
774
Jim Grosbach6860bb72010-06-18 22:35:32 +0000775 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000776 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000777 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000778 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000779 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000780 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000781 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000782 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000783 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000784 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000785 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000786 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000787 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000788 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
789 // Unordered/Monotonic case.
790 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
791 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000792 }
Evan Cheng10043e22007-01-19 07:51:42 +0000793
Evan Cheng21acf9f2010-11-04 05:19:35 +0000794 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000795
Eli Friedman8cfa7712010-06-26 04:36:50 +0000796 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
797 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000798 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
799 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000800 }
Owen Anderson9f944592009-08-11 20:47:22 +0000801 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000802
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000803 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
804 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000805 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000806 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000807 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000808 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
809 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000810
811 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000812 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbach31984832010-07-07 00:07:57 +0000813 if (Subtarget->isTargetDarwin()) {
814 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
815 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall7d84ece2011-05-29 19:50:32 +0000816 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbach31984832010-07-07 00:07:57 +0000817 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000818
Owen Anderson9f944592009-08-11 20:47:22 +0000819 setOperationAction(ISD::SETCC, MVT::i32, Expand);
820 setOperationAction(ISD::SETCC, MVT::f32, Expand);
821 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000822 setOperationAction(ISD::SELECT, MVT::i32, Custom);
823 setOperationAction(ISD::SELECT, MVT::f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000825 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
826 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
827 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000828
Owen Anderson9f944592009-08-11 20:47:22 +0000829 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
830 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
831 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
832 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
833 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000834
Dan Gohman482732a2007-10-11 23:21:31 +0000835 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000836 setOperationAction(ISD::FSIN, MVT::f64, Expand);
837 setOperationAction(ISD::FSIN, MVT::f32, Expand);
838 setOperationAction(ISD::FCOS, MVT::f32, Expand);
839 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000840 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
841 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000842 setOperationAction(ISD::FREM, MVT::f64, Expand);
843 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000844 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
845 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000846 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
847 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000848 }
Owen Anderson9f944592009-08-11 20:47:22 +0000849 setOperationAction(ISD::FPOW, MVT::f64, Expand);
850 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000851
Evan Chengd0007f32012-04-10 21:40:28 +0000852 if (!Subtarget->hasVFP4()) {
853 setOperationAction(ISD::FMA, MVT::f64, Expand);
854 setOperationAction(ISD::FMA, MVT::f32, Expand);
855 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000856
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000857 // Various VFP goodness
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000858 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilsone4191e72010-03-19 22:51:32 +0000859 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
860 if (Subtarget->hasVFP2()) {
861 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
862 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
863 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
864 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
865 }
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000866 // Special handling for half-precision FP.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000867 if (!Subtarget->hasFP16()) {
868 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
869 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000870 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000871 }
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000872
873 // Combine sin / cos into one node or libcall if possible.
874 if (Subtarget->hasSinCos()) {
875 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
876 setLibcallName(RTLIB::SINCOS_F64, "sincos");
877 if (Subtarget->getTargetTriple().getOS() == Triple::IOS) {
878 // For iOS, we don't want to the normal expansion of a libcall to
879 // sincos. We want to issue a libcall to __sincos_stret.
880 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
881 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
882 }
883 }
Evan Cheng10043e22007-01-19 07:51:42 +0000884
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000885 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000886 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000887 setTargetDAGCombine(ISD::ADD);
888 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000889 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000890 setTargetDAGCombine(ISD::AND);
891 setTargetDAGCombine(ISD::OR);
892 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000893
Evan Chengf258a152012-02-23 02:58:19 +0000894 if (Subtarget->hasV6Ops())
895 setTargetDAGCombine(ISD::SRL);
896
Evan Cheng10043e22007-01-19 07:51:42 +0000897 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000898
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000899 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
900 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000901 setSchedulingPreference(Sched::RegPressure);
902 else
903 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000904
Evan Cheng3ae2b792011-01-06 06:52:41 +0000905 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000906 MaxStoresPerMemset = 8;
907 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
908 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
909 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
910 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
911 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000912
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000913 // On ARM arguments smaller than 4 bytes are extended, so all arguments
914 // are at least 4 bytes aligned.
915 setMinStackArgumentAlignment(4);
916
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000917 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000918 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000919
Eli Friedman2518f832011-05-06 20:34:06 +0000920 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000921}
922
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000923static void getExclusiveOperation(unsigned Size, AtomicOrdering Ord,
924 bool isThumb2, unsigned &LdrOpc,
925 unsigned &StrOpc) {
926 static const unsigned LoadBares[4][2] = {{ARM::LDREXB, ARM::t2LDREXB},
927 {ARM::LDREXH, ARM::t2LDREXH},
928 {ARM::LDREX, ARM::t2LDREX},
929 {ARM::LDREXD, ARM::t2LDREXD}};
930 static const unsigned LoadAcqs[4][2] = {{ARM::LDAEXB, ARM::t2LDAEXB},
931 {ARM::LDAEXH, ARM::t2LDAEXH},
932 {ARM::LDAEX, ARM::t2LDAEX},
933 {ARM::LDAEXD, ARM::t2LDAEXD}};
934 static const unsigned StoreBares[4][2] = {{ARM::STREXB, ARM::t2STREXB},
935 {ARM::STREXH, ARM::t2STREXH},
936 {ARM::STREX, ARM::t2STREX},
937 {ARM::STREXD, ARM::t2STREXD}};
938 static const unsigned StoreRels[4][2] = {{ARM::STLEXB, ARM::t2STLEXB},
939 {ARM::STLEXH, ARM::t2STLEXH},
940 {ARM::STLEX, ARM::t2STLEX},
941 {ARM::STLEXD, ARM::t2STLEXD}};
942
943 const unsigned (*LoadOps)[2], (*StoreOps)[2];
944 if (Ord == Acquire || Ord == AcquireRelease || Ord == SequentiallyConsistent)
945 LoadOps = LoadAcqs;
946 else
947 LoadOps = LoadBares;
948
949 if (Ord == Release || Ord == AcquireRelease || Ord == SequentiallyConsistent)
950 StoreOps = StoreRels;
951 else
952 StoreOps = StoreBares;
953
954 assert(isPowerOf2_32(Size) && Size <= 8 &&
955 "unsupported size for atomic binary op!");
956
957 LdrOpc = LoadOps[Log2_32(Size)][isThumb2];
958 StrOpc = StoreOps[Log2_32(Size)][isThumb2];
959}
960
Andrew Trick43f25632011-01-19 02:35:27 +0000961// FIXME: It might make sense to define the representative register class as the
962// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
963// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
964// SPR's representative would be DPR_VFP2. This should work well if register
965// pressure tracking were modified such that a register use would increment the
966// pressure of the register class's representative and all of it's super
967// classes' representatives transitively. We have not implemented this because
968// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000969// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000970// and extractions.
Evan Chenga77f3d32010-07-21 06:09:07 +0000971std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000972ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chenga77f3d32010-07-21 06:09:07 +0000973 const TargetRegisterClass *RRC = 0;
974 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000975 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +0000976 default:
Evan Chenga77f3d32010-07-21 06:09:07 +0000977 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng28590382010-07-21 23:53:58 +0000978 // Use DPR as representative register class for all floating point
979 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
980 // the cost is 1 for both f32 and f64.
981 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +0000982 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +0000983 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +0000984 // When NEON is used for SP, only half of the register file is available
985 // because operations that define both SP and DP results will be constrained
986 // to the VFP2 class (D0-D15). We currently model this constraint prior to
987 // coalescing by double-counting the SP regs. See the FIXME above.
988 if (Subtarget->useNEONForSinglePrecisionFP())
989 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000990 break;
991 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
992 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +0000993 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000994 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000995 break;
996 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000997 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000998 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +0000999 break;
1000 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001001 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001002 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +00001003 break;
Evan Cheng10f99a32010-07-19 22:15:08 +00001004 }
Evan Chenga77f3d32010-07-21 06:09:07 +00001005 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +00001006}
1007
Evan Cheng10043e22007-01-19 07:51:42 +00001008const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
1009 switch (Opcode) {
1010 default: return 0;
1011 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng2f2435d2011-01-21 18:55:51 +00001012 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Chengdfce83c2011-01-17 08:03:18 +00001013 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001014 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
1015 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001016 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001017 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1018 case ARMISD::tCALL: return "ARMISD::tCALL";
1019 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1020 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001021 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001022 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001023 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001024 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1025 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001026 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001027 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001028 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1029 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001030 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001031 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001032
Evan Cheng10043e22007-01-19 07:51:42 +00001033 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001034
Jim Grosbach8546ec92010-01-18 19:58:49 +00001035 case ARMISD::RBIT: return "ARMISD::RBIT";
1036
Bob Wilsone4191e72010-03-19 22:51:32 +00001037 case ARMISD::FTOSI: return "ARMISD::FTOSI";
1038 case ARMISD::FTOUI: return "ARMISD::FTOUI";
1039 case ARMISD::SITOF: return "ARMISD::SITOF";
1040 case ARMISD::UITOF: return "ARMISD::UITOF";
1041
Evan Cheng10043e22007-01-19 07:51:42 +00001042 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1043 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1044 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001045
Evan Chenge8916542011-08-30 01:34:54 +00001046 case ARMISD::ADDC: return "ARMISD::ADDC";
1047 case ARMISD::ADDE: return "ARMISD::ADDE";
1048 case ARMISD::SUBC: return "ARMISD::SUBC";
1049 case ARMISD::SUBE: return "ARMISD::SUBE";
1050
Bob Wilson22806742010-09-22 22:09:21 +00001051 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1052 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001053
Evan Chengec6d7c92009-10-28 06:55:03 +00001054 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
1055 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
1056
Dale Johannesend679ff72010-06-03 21:09:53 +00001057 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001058
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001059 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001060
Evan Chengb972e562009-08-07 00:34:42 +00001061 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1062
Bob Wilson7ed59712010-10-30 00:54:37 +00001063 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001064
Evan Cheng8740ee32010-11-03 06:34:55 +00001065 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1066
Bob Wilson2e076c42009-06-22 23:27:02 +00001067 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001068 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001069 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001070 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1071 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001072 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1073 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001074 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1075 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001076 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1077 case ARMISD::VTST: return "ARMISD::VTST";
1078
1079 case ARMISD::VSHL: return "ARMISD::VSHL";
1080 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1081 case ARMISD::VSHRu: return "ARMISD::VSHRu";
1082 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
1083 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
1084 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
1085 case ARMISD::VSHRN: return "ARMISD::VSHRN";
1086 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1087 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1088 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1089 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1090 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1091 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1092 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1093 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1094 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1095 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1096 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1097 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1098 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1099 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001100 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001101 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001102 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001103 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001104 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001105 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001106 case ARMISD::VREV64: return "ARMISD::VREV64";
1107 case ARMISD::VREV32: return "ARMISD::VREV32";
1108 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001109 case ARMISD::VZIP: return "ARMISD::VZIP";
1110 case ARMISD::VUZP: return "ARMISD::VUZP";
1111 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001112 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1113 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001114 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1115 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001116 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1117 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001118 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001119 case ARMISD::FMAX: return "ARMISD::FMAX";
1120 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001121 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1122 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001123 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001124 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1125 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001126 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001127 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1128 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1129 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001130 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1131 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1132 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1133 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1134 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1135 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1136 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1137 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1138 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1139 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1140 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1141 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1142 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1143 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1144 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1145 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1146 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001147 }
1148}
1149
Matt Arsenault758659232013-05-18 00:21:46 +00001150EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sandsf2641e12011-09-06 19:07:46 +00001151 if (!VT.isVector()) return getPointerTy();
1152 return VT.changeVectorElementTypeToInteger();
1153}
1154
Evan Cheng4cad68e2010-05-15 02:18:07 +00001155/// getRegClassFor - Return the register class that should be used for the
1156/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001157const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001158 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1159 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1160 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001161 if (Subtarget->hasNEON()) {
1162 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001163 return &ARM::QQPRRegClass;
1164 if (VT == MVT::v8i64)
1165 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001166 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001167 return TargetLowering::getRegClassFor(VT);
1168}
1169
Eric Christopher84bdfd82010-07-21 22:26:11 +00001170// Create a fast isel object.
1171FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001172ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1173 const TargetLibraryInfo *libInfo) const {
1174 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001175}
1176
Anton Korobeynikov19edda02010-07-24 21:52:08 +00001177/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1178/// be used for loads / stores from the global.
1179unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1180 return (Subtarget->isThumb1Only() ? 127 : 4095);
1181}
1182
Evan Cheng4401f882010-05-20 23:26:43 +00001183Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001184 unsigned NumVals = N->getNumValues();
1185 if (!NumVals)
1186 return Sched::RegPressure;
1187
1188 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001189 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001190 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001191 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001192 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001193 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001194 }
Evan Chengbf914992010-05-28 23:25:23 +00001195
1196 if (!N->isMachineOpcode())
1197 return Sched::RegPressure;
1198
1199 // Load are scheduled for latency even if there instruction itinerary
1200 // is not available.
1201 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001202 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001203
Evan Cheng6cc775f2011-06-28 19:10:37 +00001204 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001205 return Sched::RegPressure;
1206 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001207 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001208 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001209
Evan Cheng4401f882010-05-20 23:26:43 +00001210 return Sched::RegPressure;
1211}
1212
Evan Cheng10043e22007-01-19 07:51:42 +00001213//===----------------------------------------------------------------------===//
1214// Lowering Code
1215//===----------------------------------------------------------------------===//
1216
Evan Cheng10043e22007-01-19 07:51:42 +00001217/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1218static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1219 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001220 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001221 case ISD::SETNE: return ARMCC::NE;
1222 case ISD::SETEQ: return ARMCC::EQ;
1223 case ISD::SETGT: return ARMCC::GT;
1224 case ISD::SETGE: return ARMCC::GE;
1225 case ISD::SETLT: return ARMCC::LT;
1226 case ISD::SETLE: return ARMCC::LE;
1227 case ISD::SETUGT: return ARMCC::HI;
1228 case ISD::SETUGE: return ARMCC::HS;
1229 case ISD::SETULT: return ARMCC::LO;
1230 case ISD::SETULE: return ARMCC::LS;
1231 }
1232}
1233
Bob Wilsona2e83332009-09-09 23:14:54 +00001234/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1235static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001236 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001237 CondCode2 = ARMCC::AL;
1238 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001239 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001240 case ISD::SETEQ:
1241 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1242 case ISD::SETGT:
1243 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1244 case ISD::SETGE:
1245 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1246 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001247 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001248 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1249 case ISD::SETO: CondCode = ARMCC::VC; break;
1250 case ISD::SETUO: CondCode = ARMCC::VS; break;
1251 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1252 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1253 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1254 case ISD::SETLT:
1255 case ISD::SETULT: CondCode = ARMCC::LT; break;
1256 case ISD::SETLE:
1257 case ISD::SETULE: CondCode = ARMCC::LE; break;
1258 case ISD::SETNE:
1259 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1260 }
Evan Cheng10043e22007-01-19 07:51:42 +00001261}
1262
Bob Wilsona4c22902009-04-17 19:07:39 +00001263//===----------------------------------------------------------------------===//
1264// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001265//===----------------------------------------------------------------------===//
1266
1267#include "ARMGenCallingConv.inc"
1268
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001269/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1270/// given CallingConvention value.
Sandeep Patel68c5f472009-09-02 08:44:58 +00001271CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001272 bool Return,
1273 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001274 switch (CC) {
1275 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001276 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001277 case CallingConv::Fast:
Evan Cheng817bbac2010-10-23 02:19:37 +00001278 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng08dd8c82010-10-22 18:23:05 +00001279 if (!Subtarget->isAAPCS_ABI())
1280 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1281 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1282 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1283 }
1284 // Fallthrough
1285 case CallingConv::C: {
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001286 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng08dd8c82010-10-22 18:23:05 +00001287 if (!Subtarget->isAAPCS_ABI())
1288 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1289 else if (Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001290 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1291 !isVarArg)
Evan Cheng08dd8c82010-10-22 18:23:05 +00001292 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1293 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1294 }
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001295 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov1b42e642012-01-29 09:06:09 +00001296 if (!isVarArg)
1297 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1298 // Fallthrough
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001299 case CallingConv::ARM_AAPCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001300 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001301 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001302 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001303 case CallingConv::GHC:
1304 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001305 }
1306}
1307
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001308/// LowerCallResult - Lower the result values of a call into the
1309/// appropriate copies out of appropriate physical registers.
1310SDValue
1311ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001313 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001314 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001315 SmallVectorImpl<SDValue> &InVals,
1316 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001317
Bob Wilsona4c22902009-04-17 19:07:39 +00001318 // Assign locations to each value returned by this call.
1319 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001320 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1321 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001322 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001323 CCAssignFnForNode(CallConv, /* Return*/ true,
1324 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001325
1326 // Copy all of the result registers out of their specified physreg.
1327 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1328 CCValAssign VA = RVLocs[i];
1329
Stephen Linb8bd2322013-04-20 05:14:40 +00001330 // Pass 'this' value directly from the argument to return value, to avoid
1331 // reg unit interference
1332 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001333 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1334 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001335 InVals.push_back(ThisVal);
1336 continue;
1337 }
1338
Bob Wilson0041bd32009-04-25 00:33:20 +00001339 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001340 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001341 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001342 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001343 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001344 Chain = Lo.getValue(1);
1345 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001346 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001347 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001348 InFlag);
1349 Chain = Hi.getValue(1);
1350 InFlag = Hi.getValue(2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001351 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001352
Owen Anderson9f944592009-08-11 20:47:22 +00001353 if (VA.getLocVT() == MVT::v2f64) {
1354 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1355 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1356 DAG.getConstant(0, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001357
1358 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001359 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001360 Chain = Lo.getValue(1);
1361 InFlag = Lo.getValue(2);
1362 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001363 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001364 Chain = Hi.getValue(1);
1365 InFlag = Hi.getValue(2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001366 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001367 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1368 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001369 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001370 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001371 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1372 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001373 Chain = Val.getValue(1);
1374 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001375 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001376
1377 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001378 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001379 case CCValAssign::Full: break;
1380 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001381 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001382 break;
1383 }
1384
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001385 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001386 }
1387
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001388 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001389}
1390
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001391/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001392SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001393ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1394 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001395 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001396 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001397 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001398 unsigned LocMemOffset = VA.getLocMemOffset();
1399 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1400 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001401 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001402 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001403 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001404}
1405
Andrew Trickef9de2a2013-05-25 02:42:55 +00001406void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001407 SDValue Chain, SDValue &Arg,
1408 RegsToPassVector &RegsToPass,
1409 CCValAssign &VA, CCValAssign &NextVA,
1410 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001411 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001412 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001413
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001414 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001415 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson2e076c42009-06-22 23:27:02 +00001416 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1417
1418 if (NextVA.isRegLoc())
1419 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1420 else {
1421 assert(NextVA.isMemLoc());
1422 if (StackPtr.getNode() == 0)
1423 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1424
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001425 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1426 dl, DAG, NextVA,
1427 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001428 }
1429}
1430
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001431/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001432/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1433/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001434SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001435ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001436 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001437 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001438 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001439 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1440 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1441 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001442 SDValue Chain = CLI.Chain;
1443 SDValue Callee = CLI.Callee;
1444 bool &isTailCall = CLI.IsTailCall;
1445 CallingConv::ID CallConv = CLI.CallConv;
1446 bool doesNotRet = CLI.DoesNotReturn;
1447 bool isVarArg = CLI.IsVarArg;
1448
Dale Johannesend679ff72010-06-03 21:09:53 +00001449 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001450 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1451 bool isThisReturn = false;
1452 bool isSibCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +00001453 // Disable tail calls if they're not supported.
1454 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson3c9ed762010-08-13 22:43:33 +00001455 isTailCall = false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001456 if (isTailCall) {
1457 // Check if it's really possible to do a tail call.
1458 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001459 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001460 Outs, OutVals, Ins, DAG);
Dale Johannesend679ff72010-06-03 21:09:53 +00001461 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1462 // detected sibcalls.
1463 if (isTailCall) {
1464 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001465 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001466 }
1467 }
Evan Cheng10043e22007-01-19 07:51:42 +00001468
Bob Wilsona4c22902009-04-17 19:07:39 +00001469 // Analyze operands of the call, assigning locations to each operand.
1470 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001471 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1472 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001473 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001474 CCAssignFnForNode(CallConv, /* Return*/ false,
1475 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001476
Bob Wilsona4c22902009-04-17 19:07:39 +00001477 // Get a count of how many bytes are to be pushed on the stack.
1478 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001479
Dale Johannesend679ff72010-06-03 21:09:53 +00001480 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001481 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001482 NumBytes = 0;
1483
Evan Cheng10043e22007-01-19 07:51:42 +00001484 // Adjust the stack pointer for the new arguments...
1485 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001486 if (!isSibCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00001487 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1488 dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001489
Jim Grosbach6ad4bcb2010-02-24 01:43:03 +00001490 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +00001491
Bob Wilson2e076c42009-06-22 23:27:02 +00001492 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001493 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001494
Bob Wilsona4c22902009-04-17 19:07:39 +00001495 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001496 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001497 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1498 i != e;
1499 ++i, ++realArgIdx) {
1500 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001501 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001502 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001503 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001504
Bob Wilsona4c22902009-04-17 19:07:39 +00001505 // Promote the value if needed.
1506 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001507 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001508 case CCValAssign::Full: break;
1509 case CCValAssign::SExt:
1510 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1511 break;
1512 case CCValAssign::ZExt:
1513 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1514 break;
1515 case CCValAssign::AExt:
1516 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1517 break;
1518 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001519 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001520 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001521 }
1522
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001523 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001524 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001525 if (VA.getLocVT() == MVT::v2f64) {
1526 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1527 DAG.getConstant(0, MVT::i32));
1528 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1529 DAG.getConstant(1, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001530
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001531 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001532 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1533
1534 VA = ArgLocs[++i]; // skip ahead to next loc
1535 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001536 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001537 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1538 } else {
1539 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001540
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001541 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1542 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001543 }
1544 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001545 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001546 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001547 }
1548 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001549 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1550 assert(VA.getLocVT() == MVT::i32 &&
1551 "unexpected calling convention register assignment");
1552 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001553 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001554 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001555 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001556 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001557 } else if (isByVal) {
1558 assert(VA.isMemLoc());
1559 unsigned offset = 0;
1560
1561 // True if this byval aggregate will be split between registers
1562 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001563 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
1564 unsigned CurByValIdx = CCInfo.getInRegsParamsProceed();
1565
1566 if (CurByValIdx < ByValArgsCount) {
1567
1568 unsigned RegBegin, RegEnd;
1569 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1570
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001571 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1572 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001573 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001574 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1575 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1576 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1577 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001578 false, false, false,
1579 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001580 MemOpChains.push_back(Load.getValue(1));
1581 RegsToPass.push_back(std::make_pair(j, Load));
1582 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001583
1584 // If parameter size outsides register area, "offset" value
1585 // helps us to calculate stack slot for remained part properly.
1586 offset = RegEnd - RegBegin;
1587
1588 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001589 }
1590
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001591 if (Flags.getByValSize() > 4*offset) {
Manman Ren9f911162012-06-01 02:44:42 +00001592 unsigned LocMemOffset = VA.getLocMemOffset();
1593 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1594 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1595 StkPtrOff);
1596 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1597 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1598 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1599 MVT::i32);
Manman Rene8735522012-06-01 19:33:18 +00001600 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001601
Manman Ren9f911162012-06-01 02:44:42 +00001602 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001603 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001604 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
1605 Ops, array_lengthof(Ops)));
1606 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001607 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001608 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001609
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001610 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1611 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001612 }
Evan Cheng10043e22007-01-19 07:51:42 +00001613 }
1614
1615 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00001616 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Cheng10043e22007-01-19 07:51:42 +00001617 &MemOpChains[0], MemOpChains.size());
1618
1619 // Build a sequence of copy-to-reg nodes chained together with token chain
1620 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001621 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001622 // Tail call byval lowering might overwrite argument registers so in case of
1623 // tail call optimization the copies to registers are lowered later.
1624 if (!isTailCall)
1625 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1626 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1627 RegsToPass[i].second, InFlag);
1628 InFlag = Chain.getValue(1);
1629 }
Evan Cheng10043e22007-01-19 07:51:42 +00001630
Dale Johannesend679ff72010-06-03 21:09:53 +00001631 // For tail calls lower the arguments to the 'real' stack slot.
1632 if (isTailCall) {
1633 // Force all the incoming stack arguments to be loaded from the stack
1634 // before any new outgoing arguments are stored to the stack, because the
1635 // outgoing stack slots may alias the incoming argument stack slots, and
1636 // the alias isn't otherwise explicit. This is slightly more conservative
1637 // than necessary, because it means that each store effectively depends
1638 // on every argument instead of just those arguments it would clobber.
1639
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001640 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001641 InFlag = SDValue();
1642 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1643 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1644 RegsToPass[i].second, InFlag);
1645 InFlag = Chain.getValue(1);
1646 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001647 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001648 }
1649
Bill Wendling24c79f22008-09-16 21:48:12 +00001650 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1651 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1652 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001653 bool isDirect = false;
1654 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001655 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001656 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001657
1658 if (EnableARMLongCalls) {
1659 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1660 && "long-calls with non-static relocation model!");
1661 // Handle a global address or an external symbol. If it's not one of
1662 // those, the target's already in a register, so we don't need to do
1663 // anything extra.
1664 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001665 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001666 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001667 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001668 ARMConstantPoolValue *CPV =
1669 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1670
Jim Grosbach32bb3622010-04-14 22:28:31 +00001671 // Get the address of the callee into a register
1672 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1673 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1674 Callee = DAG.getLoad(getPointerTy(), dl,
1675 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001676 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001677 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001678 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1679 const char *Sym = S->getSymbol();
1680
1681 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001682 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001683 ARMConstantPoolValue *CPV =
1684 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1685 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001686 // Get the address of the callee into a register
1687 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1688 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1689 Callee = DAG.getLoad(getPointerTy(), dl,
1690 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001691 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001692 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001693 }
1694 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001695 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001696 isDirect = true;
Chris Lattner55452c22009-07-15 04:12:33 +00001697 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Chengbf216c32007-01-19 19:28:01 +00001698 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001699 getTargetMachine().getRelocationModel() != Reloc::Static;
1700 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc3c949b42007-06-19 21:05:09 +00001701 // ARM call to a local ARM function is predicable.
Evan Chengf128bdc2010-06-16 07:35:02 +00001702 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001703 // tBX takes a register source operand.
David Goodwin22c2fba2009-07-08 23:10:31 +00001704 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001705 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001706 ARMConstantPoolValue *CPV =
1707 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001708 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001709 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00001710 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001711 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001712 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001713 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001714 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001715 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001716 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001717 } else {
1718 // On ELF targets for PIC code, direct calls should go through the PLT
1719 unsigned OpFlags = 0;
1720 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001721 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001722 OpFlags = ARMII::MO_PLT;
1723 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1724 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001725 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001726 isDirect = true;
Evan Chengbf216c32007-01-19 19:28:01 +00001727 bool isStub = Subtarget->isTargetDarwin() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001728 getTargetMachine().getRelocationModel() != Reloc::Static;
1729 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng83f35172007-01-30 20:37:08 +00001730 // tBX takes a register source operand.
1731 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001732 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001733 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001734 ARMConstantPoolValue *CPV =
1735 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1736 ARMPCLabelIndex, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001737 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001738 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen021052a2009-02-04 20:06:27 +00001739 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001740 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001741 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001742 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001743 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001744 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001745 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001746 } else {
1747 unsigned OpFlags = 0;
1748 // On ELF targets for PIC code, direct calls should go through the PLT
1749 if (Subtarget->isTargetELF() &&
1750 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1751 OpFlags = ARMII::MO_PLT;
1752 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1753 }
Evan Cheng10043e22007-01-19 07:51:42 +00001754 }
1755
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001756 // FIXME: handle tail calls differently.
1757 unsigned CallOpc;
Bill Wendling698e84f2012-12-30 10:32:01 +00001758 bool HasMinSizeAttr = MF.getFunction()->getAttributes().
1759 hasAttribute(AttributeSet::FunctionIndex, Attribute::MinSize);
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001760 if (Subtarget->isThumb()) {
1761 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001762 CallOpc = ARMISD::CALL_NOLINK;
1763 else
1764 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1765 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001766 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001767 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001768 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001769 // Emit regular call when code size is the priority
1770 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001771 // "mov lr, pc; b _foo" to avoid confusing the RSP
1772 CallOpc = ARMISD::CALL_NOLINK;
1773 else
1774 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001775 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001776
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001777 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001778 Ops.push_back(Chain);
1779 Ops.push_back(Callee);
1780
1781 // Add argument registers to the end of the list so that they are known live
1782 // into the call.
1783 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1784 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1785 RegsToPass[i].second.getValueType()));
1786
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001787 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001788 if (!isTailCall) {
1789 const uint32_t *Mask;
1790 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1791 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
1792 if (isThisReturn) {
1793 // For 'this' returns, use the R0-preserving mask if applicable
1794 Mask = ARI->getThisReturnPreservedMask(CallConv);
1795 if (!Mask) {
1796 // Set isThisReturn to false if the calling convention is not one that
1797 // allows 'returned' to be modeled in this way, so LowerCallResult does
1798 // not try to pass 'this' straight through
1799 isThisReturn = false;
1800 Mask = ARI->getCallPreservedMask(CallConv);
1801 }
1802 } else
Stephen Linff7fcee2013-06-26 21:42:14 +00001803 Mask = ARI->getCallPreservedMask(CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001804
Matthias Braunc22630e2013-10-04 16:52:54 +00001805 assert(Mask && "Missing call preserved mask for calling convention");
1806 Ops.push_back(DAG.getRegisterMask(Mask));
1807 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001808
Gabor Greiff304a7a2008-08-28 21:40:38 +00001809 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001810 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001811
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001812 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001813 if (isTailCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001814 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesend679ff72010-06-03 21:09:53 +00001815
Duncan Sands739a0542008-07-02 17:40:58 +00001816 // Returns a chain and a flag for retval copy to use.
Dale Johannesend679ff72010-06-03 21:09:53 +00001817 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng10043e22007-01-19 07:51:42 +00001818 InFlag = Chain.getValue(1);
1819
Chris Lattner27539552008-10-11 22:08:30 +00001820 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001821 DAG.getIntPtrConstant(0, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001822 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001823 InFlag = Chain.getValue(1);
1824
Bob Wilsona4c22902009-04-17 19:07:39 +00001825 // Handle result values, copying them out of physregs into vregs that we
1826 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001827 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001828 InVals, isThisReturn,
1829 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001830}
1831
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001832/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001833/// on the stack. Remember the next parameter register to allocate,
1834/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001835/// this.
1836void
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001837ARMTargetLowering::HandleByVal(
1838 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001839 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1840 assert((State->getCallOrPrologue() == Prologue ||
1841 State->getCallOrPrologue() == Call) &&
1842 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001843
1844 // For in-prologue parameters handling, we also introduce stack offset
1845 // for byval registers: see CallingConvLower.cpp, CCState::HandleByVal.
1846 // This behaviour outsides AAPCS rules (5.5 Parameters Passing) of how
1847 // NSAA should be evaluted (NSAA means "next stacked argument address").
1848 // So: NextStackOffset = NSAAOffset + SizeOfByValParamsStoredInRegs.
1849 // Then: NSAAOffset = NextStackOffset - SizeOfByValParamsStoredInRegs.
1850 unsigned NSAAOffset = State->getNextStackOffset();
1851 if (State->getCallOrPrologue() != Call) {
1852 for (unsigned i = 0, e = State->getInRegsParamsCount(); i != e; ++i) {
1853 unsigned RB, RE;
1854 State->getInRegsParamInfo(i, RB, RE);
1855 assert(NSAAOffset >= (RE-RB)*4 &&
1856 "Stack offset for byval regs doesn't introduced anymore?");
1857 NSAAOffset -= (RE-RB)*4;
1858 }
1859 }
1860 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001861 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1862 unsigned AlignInRegs = Align / 4;
1863 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1864 for (unsigned i = 0; i < Waste; ++i)
1865 reg = State->AllocateReg(GPRArgRegs, 4);
1866 }
1867 if (reg != 0) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001868 unsigned excess = 4 * (ARM::R4 - reg);
1869
1870 // Special case when NSAA != SP and parameter size greater than size of
1871 // all remained GPR regs. In that case we can't split parameter, we must
1872 // send it to stack. We also must set NCRN to R4, so waste all
1873 // remained registers.
1874 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1875 while (State->AllocateReg(GPRArgRegs, 4))
1876 ;
1877 return;
1878 }
1879
1880 // First register for byval parameter is the first register that wasn't
1881 // allocated before this method call, so it would be "reg".
1882 // If parameter is small enough to be saved in range [reg, r4), then
1883 // the end (first after last) register would be reg + param-size-in-regs,
1884 // else parameter would be splitted between registers and stack,
1885 // end register would be r4 in this case.
1886 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy2703bca2013-05-08 14:51:27 +00001887 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001888 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1889 // Note, first register is allocated in the beginning of function already,
1890 // allocate remained amount of registers we need.
1891 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1892 State->AllocateReg(GPRArgRegs, 4);
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001893 // At a call site, a byval parameter that is split between
1894 // registers and memory needs its size truncated here. In a
1895 // function prologue, such byval parameters are reassembled in
1896 // memory, and are not truncated.
1897 if (State->getCallOrPrologue() == Call) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001898 // Make remained size equal to 0 in case, when
1899 // the whole structure may be stored into registers.
1900 if (size < excess)
1901 size = 0;
1902 else
1903 size -= excess;
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001904 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001905 }
1906 }
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001907}
1908
Dale Johannesend679ff72010-06-03 21:09:53 +00001909/// MatchingStackOffset - Return true if the given stack call argument is
1910/// already available in the same position (relatively) of the caller's
1911/// incoming argument stack.
1912static
1913bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1914 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001915 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001916 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1917 int FI = INT_MAX;
1918 if (Arg.getOpcode() == ISD::CopyFromReg) {
1919 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001920 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001921 return false;
1922 MachineInstr *Def = MRI->getVRegDef(VR);
1923 if (!Def)
1924 return false;
1925 if (!Flags.isByVal()) {
1926 if (!TII->isLoadFromStackSlot(Def, FI))
1927 return false;
1928 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001929 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001930 }
1931 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1932 if (Flags.isByVal())
1933 // ByVal argument is passed in as a pointer but it's now being
1934 // dereferenced. e.g.
1935 // define @foo(%struct.X* %A) {
1936 // tail call @bar(%struct.X* byval %A)
1937 // }
1938 return false;
1939 SDValue Ptr = Ld->getBasePtr();
1940 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1941 if (!FINode)
1942 return false;
1943 FI = FINode->getIndex();
1944 } else
1945 return false;
1946
1947 assert(FI != INT_MAX);
1948 if (!MFI->isFixedObjectIndex(FI))
1949 return false;
1950 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1951}
1952
1953/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1954/// for tail call optimization. Targets which want to do tail call
1955/// optimization should implement this function.
1956bool
1957ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1958 CallingConv::ID CalleeCC,
1959 bool isVarArg,
1960 bool isCalleeStructRet,
1961 bool isCallerStructRet,
1962 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001963 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00001964 const SmallVectorImpl<ISD::InputArg> &Ins,
1965 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00001966 const Function *CallerF = DAG.getMachineFunction().getFunction();
1967 CallingConv::ID CallerCC = CallerF->getCallingConv();
1968 bool CCMatch = CallerCC == CalleeCC;
1969
1970 // Look for obvious safe cases to perform tail call optimization that do not
1971 // require ABI changes. This is what gcc calls sibcall.
1972
Jim Grosbache3864cc2010-06-16 23:45:49 +00001973 // Do not sibcall optimize vararg calls unless the call site is not passing
1974 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00001975 if (isVarArg && !Outs.empty())
1976 return false;
1977
Tim Northoverd8407452013-10-01 14:33:28 +00001978 // Exception-handling functions need a special set of instructions to indicate
1979 // a return to the hardware. Tail-calling another function would probably
1980 // break this.
1981 if (CallerF->hasFnAttribute("interrupt"))
1982 return false;
1983
Dale Johannesend679ff72010-06-03 21:09:53 +00001984 // Also avoid sibcall optimization if either caller or callee uses struct
1985 // return semantics.
1986 if (isCalleeStructRet || isCallerStructRet)
1987 return false;
1988
Dale Johannesend24c66b2010-06-23 18:52:34 +00001989 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00001990 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1991 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1992 // support in the assembler and linker to be used. This would need to be
1993 // fixed to fully support tail calls in Thumb1.
1994 //
Dale Johannesene2289282010-07-08 01:18:23 +00001995 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1996 // LR. This means if we need to reload LR, it takes an extra instructions,
1997 // which outweighs the value of the tail call; but here we don't know yet
1998 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00001999 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00002000 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00002001
2002 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
2003 // but we need to make sure there are enough registers; the only valid
2004 // registers are the 4 used for parameters. We don't currently do this
2005 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00002006 if (Subtarget->isThumb1Only())
2007 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00002008
Dale Johannesend679ff72010-06-03 21:09:53 +00002009 // If the calling conventions do not match, then we'd better make sure the
2010 // results are returned in the same way as what the caller expects.
2011 if (!CCMatch) {
2012 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwarich89019782011-06-10 20:59:24 +00002013 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2014 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002015 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2016
2017 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwarich89019782011-06-10 20:59:24 +00002018 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2019 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002020 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2021
2022 if (RVLocs1.size() != RVLocs2.size())
2023 return false;
2024 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2025 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2026 return false;
2027 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2028 return false;
2029 if (RVLocs1[i].isRegLoc()) {
2030 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2031 return false;
2032 } else {
2033 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2034 return false;
2035 }
2036 }
2037 }
2038
Manman Ren7e48b252012-10-12 23:39:43 +00002039 // If Caller's vararg or byval argument has been split between registers and
2040 // stack, do not perform tail call, since part of the argument is in caller's
2041 // local frame.
2042 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2043 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002044 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002045 return false;
2046
Dale Johannesend679ff72010-06-03 21:09:53 +00002047 // If the callee takes no arguments then go on to check the results of the
2048 // call.
2049 if (!Outs.empty()) {
2050 // Check if stack adjustment is needed. For now, do not do this if any
2051 // argument is passed on the stack.
2052 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002053 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2054 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002055 CCInfo.AnalyzeCallOperands(Outs,
2056 CCAssignFnForNode(CalleeCC, false, isVarArg));
2057 if (CCInfo.getNextStackOffset()) {
2058 MachineFunction &MF = DAG.getMachineFunction();
2059
2060 // Check if the arguments are already laid out in the right way as
2061 // the caller's fixed stack objects.
2062 MachineFrameInfo *MFI = MF.getFrameInfo();
2063 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topper07720d82012-03-25 23:49:58 +00002064 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002065 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2066 i != e;
2067 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002068 CCValAssign &VA = ArgLocs[i];
2069 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002070 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002071 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002072 if (VA.getLocInfo() == CCValAssign::Indirect)
2073 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002074 if (VA.needsCustom()) {
2075 // f64 and vector types are split into multiple registers or
2076 // register/stack-slot combinations. The types will not match
2077 // the registers; give up on memory f64 refs until we figure
2078 // out what to do about this.
2079 if (!VA.isRegLoc())
2080 return false;
2081 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002082 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002083 if (RegVT == MVT::v2f64) {
2084 if (!ArgLocs[++i].isRegLoc())
2085 return false;
2086 if (!ArgLocs[++i].isRegLoc())
2087 return false;
2088 }
2089 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002090 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2091 MFI, MRI, TII))
2092 return false;
2093 }
2094 }
2095 }
2096 }
2097
2098 return true;
2099}
2100
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002101bool
2102ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2103 MachineFunction &MF, bool isVarArg,
2104 const SmallVectorImpl<ISD::OutputArg> &Outs,
2105 LLVMContext &Context) const {
2106 SmallVector<CCValAssign, 16> RVLocs;
2107 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
2108 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2109 isVarArg));
2110}
2111
Tim Northoverd8407452013-10-01 14:33:28 +00002112static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2113 SDLoc DL, SelectionDAG &DAG) {
2114 const MachineFunction &MF = DAG.getMachineFunction();
2115 const Function *F = MF.getFunction();
2116
2117 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2118
2119 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2120 // version of the "preferred return address". These offsets affect the return
2121 // instruction if this is a return from PL1 without hypervisor extensions.
2122 // IRQ/FIQ: +4 "subs pc, lr, #4"
2123 // SWI: 0 "subs pc, lr, #0"
2124 // ABORT: +4 "subs pc, lr, #4"
2125 // UNDEF: +4/+2 "subs pc, lr, #0"
2126 // UNDEF varies depending on where the exception came from ARM or Thumb
2127 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2128
2129 int64_t LROffset;
2130 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2131 IntKind == "ABORT")
2132 LROffset = 4;
2133 else if (IntKind == "SWI" || IntKind == "UNDEF")
2134 LROffset = 0;
2135 else
2136 report_fatal_error("Unsupported interrupt attribute. If present, value "
2137 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2138
2139 RetOps.insert(RetOps.begin() + 1, DAG.getConstant(LROffset, MVT::i32, false));
2140
2141 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other,
2142 RetOps.data(), RetOps.size());
2143}
2144
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002145SDValue
2146ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002147 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002148 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002149 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002150 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002151
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002152 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002153 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002154
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002155 // CCState - Info about the registers and stack slots.
Cameron Zwarich89019782011-06-10 20:59:24 +00002156 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2157 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002158
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002159 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002160 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2161 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002162
Bob Wilsona4c22902009-04-17 19:07:39 +00002163 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002164 SmallVector<SDValue, 4> RetOps;
2165 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Bob Wilsona4c22902009-04-17 19:07:39 +00002166
2167 // Copy the result values into the output registers.
2168 for (unsigned i = 0, realRVLocIdx = 0;
2169 i != RVLocs.size();
2170 ++i, ++realRVLocIdx) {
2171 CCValAssign &VA = RVLocs[i];
2172 assert(VA.isRegLoc() && "Can only return in registers!");
2173
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002174 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002175
2176 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002177 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002178 case CCValAssign::Full: break;
2179 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002181 break;
2182 }
2183
Bob Wilsona4c22902009-04-17 19:07:39 +00002184 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002185 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002186 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002187 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2188 DAG.getConstant(0, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002189 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002190 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002191
2192 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
2193 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002194 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002195 VA = RVLocs[++i]; // skip ahead to next loc
2196 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2197 HalfGPRs.getValue(1), Flag);
2198 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002199 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002200 VA = RVLocs[++i]; // skip ahead to next loc
2201
2202 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002203 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2204 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002205 }
2206 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2207 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002208 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002209 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilsona4c22902009-04-17 19:07:39 +00002210 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002211 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002212 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002213 VA = RVLocs[++i]; // skip ahead to next loc
2214 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
2215 Flag);
2216 } else
2217 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2218
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002219 // Guarantee that all emitted copies are
2220 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002221 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002222 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002223 }
2224
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002225 // Update chain and glue.
2226 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002227 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002228 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002229
Tim Northoverd8407452013-10-01 14:33:28 +00002230 // CPUs which aren't M-class use a special sequence to return from
2231 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2232 // though we use "subs pc, lr, #N").
2233 //
2234 // M-class CPUs actually use a normal return sequence with a special
2235 // (hardware-provided) value in LR, so the normal code path works.
2236 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2237 !Subtarget->isMClass()) {
2238 if (Subtarget->isThumb1Only())
2239 report_fatal_error("interrupt attribute is not supported in Thumb1");
2240 return LowerInterruptReturn(RetOps, dl, DAG);
2241 }
2242
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002243 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other,
2244 RetOps.data(), RetOps.size());
Evan Cheng10043e22007-01-19 07:51:42 +00002245}
2246
Evan Chengf8bad082012-04-10 01:51:00 +00002247bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002248 if (N->getNumValues() != 1)
2249 return false;
2250 if (!N->hasNUsesOfValue(1, 0))
2251 return false;
2252
Evan Chengf8bad082012-04-10 01:51:00 +00002253 SDValue TCChain = Chain;
2254 SDNode *Copy = *N->use_begin();
2255 if (Copy->getOpcode() == ISD::CopyToReg) {
2256 // If the copy has a glue operand, we conservatively assume it isn't safe to
2257 // perform a tail call.
2258 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2259 return false;
2260 TCChain = Copy->getOperand(0);
2261 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2262 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002263 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002264 SmallPtrSet<SDNode*, 2> Copies;
2265 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002266 UI != UE; ++UI) {
2267 if (UI->getOpcode() != ISD::CopyToReg)
2268 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002269 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002270 }
Evan Chengf8bad082012-04-10 01:51:00 +00002271 if (Copies.size() > 2)
2272 return false;
2273
2274 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2275 UI != UE; ++UI) {
2276 SDValue UseChain = UI->getOperand(0);
2277 if (Copies.count(UseChain.getNode()))
2278 // Second CopyToReg
2279 Copy = *UI;
2280 else
2281 // First CopyToReg
2282 TCChain = UseChain;
2283 }
2284 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002285 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002286 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002287 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002288 Copy = *Copy->use_begin();
2289 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002290 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002291 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002292 } else {
2293 return false;
2294 }
2295
Evan Cheng419ea282010-12-01 22:59:46 +00002296 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002297 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2298 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002299 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2300 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002301 return false;
2302 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002303 }
2304
Evan Chengf8bad082012-04-10 01:51:00 +00002305 if (!HasRet)
2306 return false;
2307
2308 Chain = TCChain;
2309 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002310}
2311
Evan Cheng0663f232011-03-21 01:19:09 +00002312bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Evan Chenga40d4062012-03-30 01:24:39 +00002313 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002314 return false;
2315
2316 if (!CI->isTailCall())
2317 return false;
2318
2319 return !Subtarget->isThumb1Only();
2320}
2321
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002322// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2323// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2324// one of the above mentioned nodes. It has to be wrapped because otherwise
2325// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2326// be used to form addressing mode. These wrapped nodes will be selected
2327// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002328static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002329 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002330 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002331 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002332 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002333 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002334 if (CP->isMachineConstantPoolEntry())
2335 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2336 CP->getAlignment());
2337 else
2338 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2339 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002340 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002341}
2342
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002343unsigned ARMTargetLowering::getJumpTableEncoding() const {
2344 return MachineJumpTableInfo::EK_Inline;
2345}
2346
Dan Gohman21cea8a2010-04-17 15:26:15 +00002347SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2348 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002349 MachineFunction &MF = DAG.getMachineFunction();
2350 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2351 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002352 SDLoc DL(Op);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002353 EVT PtrVT = getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002354 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002355 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2356 SDValue CPAddr;
2357 if (RelocM == Reloc::Static) {
2358 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2359 } else {
2360 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002361 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002362 ARMConstantPoolValue *CPV =
2363 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2364 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002365 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2366 }
2367 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2368 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002369 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002370 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002371 if (RelocM == Reloc::Static)
2372 return Result;
Evan Cheng408aa562009-11-06 22:24:13 +00002373 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002374 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002375}
2376
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002377// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002378SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002379ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002380 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002381 SDLoc dl(GA);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002382 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002383 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002384 MachineFunction &MF = DAG.getMachineFunction();
2385 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002386 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002387 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002388 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2389 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002390 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002391 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002392 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002393 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002394 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002395 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002396
Evan Cheng408aa562009-11-06 22:24:13 +00002397 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002398 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002399
2400 // call __tls_get_addr.
2401 ArgListTy Args;
2402 ArgListEntry Entry;
2403 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002404 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002405 Args.push_back(Entry);
Dale Johannesen555a3752009-01-30 23:10:59 +00002406 // FIXME: is there useful debug info available here?
Justin Holewinskiaa583972012-05-25 16:35:28 +00002407 TargetLowering::CallLoweringInfo CLI(Chain,
2408 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng09c070f2009-08-14 19:11:20 +00002409 false, false, false, false,
Evan Cheng65f9d192012-02-28 18:51:51 +00002410 0, CallingConv::C, /*isTailCall=*/false,
2411 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00002412 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002413 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002414 return CallResult.first;
2415}
2416
2417// Lower ISD::GlobalTLSAddress using the "initial exec" or
2418// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002419SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002420ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002421 SelectionDAG &DAG,
2422 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002423 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002424 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002425 SDValue Offset;
2426 SDValue Chain = DAG.getEntryNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002427 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002428 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002429 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002430
Hans Wennborgaea41202012-05-04 09:40:39 +00002431 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002432 MachineFunction &MF = DAG.getMachineFunction();
2433 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002434 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002435 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002436 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2437 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002438 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2439 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2440 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002441 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002442 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002443 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002444 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002445 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002446 Chain = Offset.getValue(1);
2447
Evan Cheng408aa562009-11-06 22:24:13 +00002448 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002449 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002450
Evan Chengcdbb70c2009-10-31 03:39:36 +00002451 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002452 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002453 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002454 } else {
2455 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002456 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002457 ARMConstantPoolValue *CPV =
2458 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002459 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002460 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002461 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002462 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002463 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002464 }
2465
2466 // The address of the thread local variable is the add of the thread
2467 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002468 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002469}
2470
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002471SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002472ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002473 // TODO: implement the "local dynamic" model
2474 assert(Subtarget->isTargetELF() &&
2475 "TLS not implemented for non-ELF targets");
2476 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgaea41202012-05-04 09:40:39 +00002477
2478 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2479
2480 switch (model) {
2481 case TLSModel::GeneralDynamic:
2482 case TLSModel::LocalDynamic:
2483 return LowerToTLSGeneralDynamicModel(GA, DAG);
2484 case TLSModel::InitialExec:
2485 case TLSModel::LocalExec:
2486 return LowerToTLSExecModels(GA, DAG, model);
2487 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002488 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002489}
2490
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002491SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002492 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002493 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002494 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002495 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002496 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002497 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002498 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002499 ARMConstantPoolConstant::Create(GV,
2500 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002501 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002502 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002503 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002504 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002505 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002506 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002507 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002508 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002509 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002510 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002511 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002512 MachinePointerInfo::getGOT(),
2513 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002514 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002515 }
2516
2517 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002518 // pair. This is always cheaper.
2519 if (Subtarget->useMovt()) {
Evan Cheng68aec142011-01-19 02:16:49 +00002520 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002521 // FIXME: Once remat is capable of dealing with instructions with register
2522 // operands, expand this into two nodes.
2523 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2524 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002525 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002526 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2527 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2528 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2529 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002530 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002531 }
2532}
2533
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002534SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002535 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002536 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002537 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002538 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002539 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002540
Jakob Stoklund Olesen083dbdc2012-01-07 20:49:15 +00002541 // FIXME: Enable this for static codegen when tool issues are fixed. Also
2542 // update ARMFastISel::ARMMaterializeGV.
Evan Cheng043c9d32011-10-26 01:17:44 +00002543 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Cheng68aec142011-01-19 02:16:49 +00002544 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002545 // FIXME: Once remat is capable of dealing with instructions with register
2546 // operands, expand this into two nodes.
Evan Cheng2f2435d2011-01-21 18:55:51 +00002547 if (RelocM == Reloc::Static)
Evan Chengdfce83c2011-01-17 08:03:18 +00002548 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2549 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2550
Evan Cheng2f2435d2011-01-21 18:55:51 +00002551 unsigned Wrapper = (RelocM == Reloc::PIC_)
2552 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2553 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Chengb8b0ad82011-01-20 08:34:58 +00002554 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Cheng68aec142011-01-19 02:16:49 +00002555 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2556 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002557 MachinePointerInfo::getGOT(),
2558 false, false, false, 0);
Evan Cheng68aec142011-01-19 02:16:49 +00002559 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002560 }
2561
2562 unsigned ARMPCLabelIndex = 0;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002563 SDValue CPAddr;
Evan Chengdfce83c2011-01-17 08:03:18 +00002564 if (RelocM == Reloc::Static) {
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002565 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chengdfce83c2011-01-17 08:03:18 +00002566 } else {
Chad Rosier537ff502013-02-28 19:16:42 +00002567 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002568 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng43b9ca62009-08-28 23:18:09 +00002569 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2570 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002571 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2572 PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002573 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Cheng10043e22007-01-19 07:51:42 +00002574 }
Owen Anderson9f944592009-08-11 20:47:22 +00002575 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Cheng10043e22007-01-19 07:51:42 +00002576
Evan Chengcdbb70c2009-10-31 03:39:36 +00002577 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002578 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002579 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002580 SDValue Chain = Result.getValue(1);
Evan Cheng10043e22007-01-19 07:51:42 +00002581
2582 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002583 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002584 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Cheng10043e22007-01-19 07:51:42 +00002585 }
Evan Cheng43b9ca62009-08-28 23:18:09 +00002586
Evan Cheng1b389522009-09-03 07:04:02 +00002587 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattner7727d052010-09-21 06:44:06 +00002588 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002589 false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002590
2591 return Result;
2592}
2593
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002594SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002595 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002596 assert(Subtarget->isTargetELF() &&
2597 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002598 MachineFunction &MF = DAG.getMachineFunction();
2599 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002600 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002601 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002602 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002603 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002604 ARMConstantPoolValue *CPV =
2605 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2606 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002607 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002608 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002609 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002610 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002611 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00002612 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002613 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002614}
2615
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002616SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002617ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002618 SDLoc dl(Op);
Jim Grosbachfaa3abb2010-05-27 23:49:24 +00002619 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002620 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2621 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002622 Op.getOperand(1), Val);
2623}
2624
2625SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002626ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002627 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002628 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2629 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2630}
2631
2632SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002633ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002634 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002635 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002636 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002637 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002638 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson17f88782009-08-04 00:25:01 +00002639 case Intrinsic::arm_thread_pointer: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002640 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson17f88782009-08-04 00:25:01 +00002641 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2642 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002643 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002644 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002645 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002646 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002647 EVT PtrVT = getPointerTy();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002648 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2649 SDValue CPAddr;
2650 unsigned PCAdj = (RelocM != Reloc::PIC_)
2651 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002652 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002653 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2654 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002655 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002656 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002657 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002658 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002659 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002660 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002661
2662 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002663 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002664 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2665 }
2666 return Result;
2667 }
Evan Cheng18381b42011-03-29 23:06:19 +00002668 case Intrinsic::arm_neon_vmulls:
2669 case Intrinsic::arm_neon_vmullu: {
2670 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2671 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002672 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002673 Op.getOperand(1), Op.getOperand(2));
2674 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002675 }
2676}
2677
Eli Friedman30a49e92011-08-03 21:06:02 +00002678static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2679 const ARMSubtarget *Subtarget) {
2680 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002681 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002682 if (!Subtarget->hasDataBarrier()) {
2683 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2684 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2685 // here.
2686 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002687 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002688 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002689 DAG.getConstant(0, MVT::i32));
2690 }
2691
Tim Northover36b24172013-07-03 09:20:36 +00002692 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2693 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
2694 unsigned Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002695 if (Subtarget->isMClass()) {
2696 // Only a full system barrier exists in the M-class architectures.
2697 Domain = ARM_MB::SY;
2698 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002699 // Swift happens to implement ISHST barriers in a way that's compatible with
2700 // Release semantics but weaker than ISH so we'd be fools not to use
2701 // it. Beware: other processors probably don't!
2702 Domain = ARM_MB::ISHST;
2703 }
2704
Joey Gouly926d3f52013-09-05 15:35:24 +00002705 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
2706 DAG.getConstant(Intrinsic::arm_dmb, MVT::i32),
Tim Northover36b24172013-07-03 09:20:36 +00002707 DAG.getConstant(Domain, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002708}
2709
Evan Cheng8740ee32010-11-03 06:34:55 +00002710static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2711 const ARMSubtarget *Subtarget) {
2712 // ARM pre v5TE and Thumb1 does not have preload instructions.
2713 if (!(Subtarget->isThumb2() ||
2714 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2715 // Just preserve the chain.
2716 return Op.getOperand(0);
2717
Andrew Trickef9de2a2013-05-25 02:42:55 +00002718 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002719 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2720 if (!isRead &&
2721 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2722 // ARMv7 with MP extension has PLDW.
2723 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002724
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002725 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2726 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002727 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002728 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002729 isData = ~isData & 1;
2730 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002731
2732 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng21acf9f2010-11-04 05:19:35 +00002733 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2734 DAG.getConstant(isData, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002735}
2736
Dan Gohman31ae5862010-04-17 14:41:14 +00002737static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2738 MachineFunction &MF = DAG.getMachineFunction();
2739 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2740
Evan Cheng10043e22007-01-19 07:51:42 +00002741 // vastart just stores the address of the VarArgsFrameIndex slot into the
2742 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002743 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002744 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002745 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002746 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002747 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2748 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002749}
2750
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002751SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002752ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2753 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002754 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002755 MachineFunction &MF = DAG.getMachineFunction();
2756 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2757
Craig Topper760b1342012-02-22 05:59:10 +00002758 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002759 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002760 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002761 else
Craig Topperc7242e02012-04-20 07:30:17 +00002762 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002763
2764 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002765 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002766 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002767
2768 SDValue ArgValue2;
2769 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002770 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002771 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002772
2773 // Create load node to retrieve arguments from the stack.
2774 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chengcdbb70c2009-10-31 03:39:36 +00002775 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002776 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002777 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002778 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002779 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002780 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002781 }
2782
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002783 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002784}
2785
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002786void
2787ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002788 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002789 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002790 unsigned &ArgRegsSize,
2791 unsigned &ArgRegsSaveSize)
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002792 const {
2793 unsigned NumGPRs;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002794 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2795 unsigned RBegin, REnd;
2796 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2797 NumGPRs = REnd - RBegin;
2798 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002799 unsigned int firstUnalloced;
2800 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2801 sizeof(GPRArgRegs) /
2802 sizeof(GPRArgRegs[0]));
2803 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2804 }
2805
2806 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002807 ArgRegsSize = NumGPRs * 4;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002808
2809 // If parameter is split between stack and GPRs...
2810 if (NumGPRs && Align == 8 &&
2811 (ArgRegsSize < ArgSize ||
2812 InRegsParamRecordIdx >= CCInfo.getInRegsParamsCount())) {
2813 // Add padding for part of param recovered from GPRs, so
2814 // its last byte must be at address K*8 - 1.
2815 // We need to do it, since remained (stack) part of parameter has
2816 // stack alignment, and we need to "attach" "GPRs head" without gaps
2817 // to it:
2818 // Stack:
2819 // |---- 8 bytes block ----| |---- 8 bytes block ----| |---- 8 bytes...
2820 // [ [padding] [GPRs head] ] [ Tail passed via stack ....
2821 //
2822 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2823 unsigned Padding =
2824 ((ArgRegsSize + AFI->getArgRegsSaveSize() + Align - 1) & ~(Align-1)) -
2825 (ArgRegsSize + AFI->getArgRegsSaveSize());
2826 ArgRegsSaveSize = ArgRegsSize + Padding;
2827 } else
2828 // We don't need to extend regs save size for byval parameters if they
2829 // are passed via GPRs only.
2830 ArgRegsSaveSize = ArgRegsSize;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002831}
2832
2833// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002834// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002835// byval). Either way, we allocate stack slots adjacent to the data
2836// provided by our caller, and store the unallocated registers there.
2837// If this is a variadic function, the va_list pointer will begin with
2838// these values; otherwise, this reassembles a (byval) structure that
2839// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002840// Return: The frame index registers were stored into.
2841int
2842ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002843 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002844 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002845 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002846 unsigned OffsetFromOrigArg,
2847 unsigned ArgOffset,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002848 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002849 bool ForceMutable) const {
2850
2851 // Currently, two use-cases possible:
2852 // Case #1. Non var-args function, and we meet first byval parameter.
2853 // Setup first unallocated register as first byval register;
2854 // eat all remained registers
2855 // (these two actions are performed by HandleByVal method).
2856 // Then, here, we initialize stack frame with
2857 // "store-reg" instructions.
2858 // Case #2. Var-args function, that doesn't contain byval parameters.
2859 // The same: eat all remained unallocated registers,
2860 // initialize stack frame.
2861
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002862 MachineFunction &MF = DAG.getMachineFunction();
2863 MachineFrameInfo *MFI = MF.getFrameInfo();
2864 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002865 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2866 unsigned RBegin, REnd;
2867 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2868 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2869 firstRegToSaveIndex = RBegin - ARM::R0;
2870 lastRegToSaveIndex = REnd - ARM::R0;
2871 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002872 firstRegToSaveIndex = CCInfo.getFirstUnallocated
Craig Topper58713212013-07-15 04:27:47 +00002873 (GPRArgRegs, array_lengthof(GPRArgRegs));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002874 lastRegToSaveIndex = 4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002875 }
2876
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002877 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002878 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgSize,
2879 ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002880
2881 // Store any by-val regs to their spots on the stack so that they may be
2882 // loaded by deferencing the result of formal parameter pointer or va_next.
2883 // Note: once stack area for byval/varargs registers
2884 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002885 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002886
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002887 unsigned Padding = ArgRegsSaveSize - ArgRegsSize;
2888
2889 if (Padding) {
2890 assert(AFI->getStoredByValParamsPadding() == 0 &&
2891 "The only parameter may be padded.");
2892 AFI->setStoredByValParamsPadding(Padding);
2893 }
2894
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002895 int FrameIndex = MFI->CreateFixedObject(
2896 ArgRegsSaveSize,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002897 Padding + ArgOffset,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002898 false);
2899 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002900
2901 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002902 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2903 ++firstRegToSaveIndex, ++i) {
Craig Topper760b1342012-02-22 05:59:10 +00002904 const TargetRegisterClass *RC;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002905 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002906 RC = &ARM::tGPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002907 else
Craig Topperc7242e02012-04-20 07:30:17 +00002908 RC = &ARM::GPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002909
2910 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2911 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2912 SDValue Store =
2913 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002914 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002915 false, false, 0);
2916 MemOps.push_back(Store);
2917 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2918 DAG.getConstant(4, getPointerTy()));
2919 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002920
2921 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2922
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002923 if (!MemOps.empty())
2924 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2925 &MemOps[0], MemOps.size());
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002926 return FrameIndex;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002927 } else
2928 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002929 return MFI->CreateFixedObject(
2930 4, AFI->getStoredByValParamsPadding() + ArgOffset, !ForceMutable);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002931}
2932
2933// Setup stack frame, the va_list pointer will start from.
2934void
2935ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002936 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002937 unsigned ArgOffset,
2938 bool ForceMutable) const {
2939 MachineFunction &MF = DAG.getMachineFunction();
2940 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2941
2942 // Try to store any remaining integer argument regs
2943 // to their spots on the stack so that they may be loaded by deferencing
2944 // the result of va_next.
2945 // If there is no regs to be stored, just point address after last
2946 // argument passed via stack.
2947 int FrameIndex =
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002948 StoreByValRegs(CCInfo, DAG, dl, Chain, 0, CCInfo.getInRegsParamsCount(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002949 0, ArgOffset, 0, ForceMutable);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002950
2951 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002952}
2953
Bob Wilson2e076c42009-06-22 23:27:02 +00002954SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002955ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002956 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002957 const SmallVectorImpl<ISD::InputArg>
2958 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002959 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002960 SmallVectorImpl<SDValue> &InVals)
2961 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00002962 MachineFunction &MF = DAG.getMachineFunction();
2963 MachineFrameInfo *MFI = MF.getFrameInfo();
2964
Bob Wilsona4c22902009-04-17 19:07:39 +00002965 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2966
2967 // Assign locations to all of the incoming arguments.
2968 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002969 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2970 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002971 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002972 CCAssignFnForNode(CallConv, /* Return*/ false,
2973 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00002974
Bob Wilsona4c22902009-04-17 19:07:39 +00002975 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002976 int lastInsIndex = -1;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002977 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002978 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2979 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002980
2981 // Initially ArgRegsSaveSize is zero.
2982 // Then we increase this value each time we meet byval parameter.
2983 // We also increase this value in case of varargs function.
2984 AFI->setArgRegsSaveSize(0);
2985
Bob Wilsona4c22902009-04-17 19:07:39 +00002986 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2987 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002988 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2989 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002990 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00002991 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002992 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00002993
Bob Wilsona4c22902009-04-17 19:07:39 +00002994 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002995 // f64 and vector types are split up into multiple registers or
2996 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00002997 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002998 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002999 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003000 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003001 SDValue ArgValue2;
3002 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003003 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson699bdf72010-04-13 22:03:22 +00003004 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3005 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003006 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003007 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003008 } else {
3009 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3010 Chain, DAG, dl);
3011 }
Owen Anderson9f944592009-08-11 20:47:22 +00003012 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3013 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003014 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00003015 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003016 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
3017 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003018 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003019
Bob Wilson2e076c42009-06-22 23:27:02 +00003020 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003021 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003022
Owen Anderson9f944592009-08-11 20:47:22 +00003023 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003024 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003025 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003026 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003027 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003028 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003029 else if (RegVT == MVT::i32)
Craig Topperc7242e02012-04-20 07:30:17 +00003030 RC = AFI->isThumb1OnlyFunction() ?
3031 (const TargetRegisterClass*)&ARM::tGPRRegClass :
3032 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003033 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003034 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003035
3036 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003037 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003038 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003039 }
3040
3041 // If this is an 8 or 16-bit value, it is really passed promoted
3042 // to 32 bits. Insert an assert[sz]ext to capture this, then
3043 // truncate to the right size.
3044 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003045 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003046 case CCValAssign::Full: break;
3047 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003048 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003049 break;
3050 case CCValAssign::SExt:
3051 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3052 DAG.getValueType(VA.getValVT()));
3053 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3054 break;
3055 case CCValAssign::ZExt:
3056 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3057 DAG.getValueType(VA.getValVT()));
3058 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3059 break;
3060 }
3061
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003062 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003063
3064 } else { // VA.isRegLoc()
3065
3066 // sanity check
3067 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003068 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003069
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003070 int index = ArgLocs[i].getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003071
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003072 // Some Ins[] entries become multiple ArgLoc[] entries.
3073 // Process them only once.
3074 if (index != lastInsIndex)
3075 {
3076 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003077 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003078 // This can be changed with more analysis.
3079 // In case of tail call optimization mark all arguments mutable.
3080 // Since they could be overwritten by lowering of arguments in case of
3081 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003082 if (Flags.isByVal()) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003083 unsigned CurByValIndex = CCInfo.getInRegsParamsProceed();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003084 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003085 CCInfo, DAG, dl, Chain, CurOrigArg,
3086 CurByValIndex,
3087 Ins[VA.getValNo()].PartOffset,
3088 VA.getLocMemOffset(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003089 Flags.getByValSize(),
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003090 true /*force mutable frames*/);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003091 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003092 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003093 } else {
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003094 unsigned FIOffset = VA.getLocMemOffset() +
3095 AFI->getStoredByValParamsPadding();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003096 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003097 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003098
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003099 // Create load nodes to retrieve arguments from the stack.
3100 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3101 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3102 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003103 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003104 }
3105 lastInsIndex = index;
3106 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003107 }
3108 }
3109
3110 // varargs
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003111 if (isVarArg)
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003112 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003113 CCInfo.getNextStackOffset());
Evan Cheng10043e22007-01-19 07:51:42 +00003114
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003115 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003116}
3117
3118/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003119static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003120 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003121 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003122 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003123 // Maybe this has already been legalized into the constant pool?
3124 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003125 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003126 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003127 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003128 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003129 }
3130 }
3131 return false;
3132}
3133
Evan Cheng10043e22007-01-19 07:51:42 +00003134/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3135/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003136SDValue
3137ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003138 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003139 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003140 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003141 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003142 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003143 // Constant does not fit, try adjusting it by one?
3144 switch (CC) {
3145 default: break;
3146 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003147 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003148 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003149 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003150 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003151 }
3152 break;
3153 case ISD::SETULT:
3154 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003155 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003156 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003157 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003158 }
3159 break;
3160 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003161 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003162 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003163 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003164 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003165 }
3166 break;
3167 case ISD::SETULE:
3168 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003169 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003170 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003171 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003172 }
3173 break;
3174 }
3175 }
3176 }
3177
3178 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003179 ARMISD::NodeType CompareType;
3180 switch (CondCode) {
3181 default:
3182 CompareType = ARMISD::CMP;
3183 break;
3184 case ARMCC::EQ:
3185 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003186 // Uses only Z Flag
3187 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003188 break;
3189 }
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003190 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003191 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003192}
3193
3194/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003195SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003196ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003197 SDLoc dl) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003198 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003199 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003200 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003201 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003202 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3203 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003204}
3205
Bob Wilson45acbd02011-03-08 01:17:20 +00003206/// duplicateCmp - Glue values can have only one use, so this function
3207/// duplicates a comparison node.
3208SDValue
3209ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3210 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003211 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003212 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3213 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3214
3215 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3216 Cmp = Cmp.getOperand(0);
3217 Opc = Cmp.getOpcode();
3218 if (Opc == ARMISD::CMPFP)
3219 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3220 else {
3221 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3222 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3223 }
3224 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3225}
3226
Bill Wendling6a981312010-08-11 08:43:16 +00003227SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3228 SDValue Cond = Op.getOperand(0);
3229 SDValue SelectTrue = Op.getOperand(1);
3230 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003231 SDLoc dl(Op);
Bill Wendling6a981312010-08-11 08:43:16 +00003232
3233 // Convert:
3234 //
3235 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3236 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3237 //
3238 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3239 const ConstantSDNode *CMOVTrue =
3240 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3241 const ConstantSDNode *CMOVFalse =
3242 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3243
3244 if (CMOVTrue && CMOVFalse) {
3245 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3246 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3247
3248 SDValue True;
3249 SDValue False;
3250 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3251 True = SelectTrue;
3252 False = SelectFalse;
3253 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3254 True = SelectFalse;
3255 False = SelectTrue;
3256 }
3257
3258 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003259 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003260 SDValue ARMcc = Cond.getOperand(2);
3261 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003262 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003263 assert(True.getValueType() == VT);
3264 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendling6a981312010-08-11 08:43:16 +00003265 }
3266 }
3267 }
3268
Dan Gohmand4a77c42012-02-24 00:09:36 +00003269 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3270 // undefined bits before doing a full-word comparison with zero.
3271 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3272 DAG.getConstant(1, Cond.getValueType()));
3273
Bill Wendling6a981312010-08-11 08:43:16 +00003274 return DAG.getSelectCC(dl, Cond,
3275 DAG.getConstant(0, Cond.getValueType()),
3276 SelectTrue, SelectFalse, ISD::SETNE);
3277}
3278
Joey Gouly881eab52013-08-22 15:29:11 +00003279static ISD::CondCode getInverseCCForVSEL(ISD::CondCode CC) {
3280 if (CC == ISD::SETNE)
3281 return ISD::SETEQ;
3282 return ISD::getSetCCSwappedOperands(CC);
3283}
3284
3285static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3286 bool &swpCmpOps, bool &swpVselOps) {
3287 // Start by selecting the GE condition code for opcodes that return true for
3288 // 'equality'
3289 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3290 CC == ISD::SETULE)
3291 CondCode = ARMCC::GE;
3292
3293 // and GT for opcodes that return false for 'equality'.
3294 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3295 CC == ISD::SETULT)
3296 CondCode = ARMCC::GT;
3297
3298 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3299 // to swap the compare operands.
3300 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3301 CC == ISD::SETULT)
3302 swpCmpOps = true;
3303
3304 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3305 // If we have an unordered opcode, we need to swap the operands to the VSEL
3306 // instruction (effectively negating the condition).
3307 //
3308 // This also has the effect of swapping which one of 'less' or 'greater'
3309 // returns true, so we also swap the compare operands. It also switches
3310 // whether we return true for 'equality', so we compensate by picking the
3311 // opposite condition code to our original choice.
3312 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3313 CC == ISD::SETUGT) {
3314 swpCmpOps = !swpCmpOps;
3315 swpVselOps = !swpVselOps;
3316 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3317 }
3318
3319 // 'ordered' is 'anything but unordered', so use the VS condition code and
3320 // swap the VSEL operands.
3321 if (CC == ISD::SETO) {
3322 CondCode = ARMCC::VS;
3323 swpVselOps = true;
3324 }
3325
3326 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3327 // code and swap the VSEL operands.
3328 if (CC == ISD::SETUNE) {
3329 CondCode = ARMCC::EQ;
3330 swpVselOps = true;
3331 }
3332}
3333
Dan Gohman21cea8a2010-04-17 15:26:15 +00003334SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003335 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003336 SDValue LHS = Op.getOperand(0);
3337 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003338 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003339 SDValue TrueVal = Op.getOperand(2);
3340 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003341 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003342
Owen Anderson9f944592009-08-11 20:47:22 +00003343 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003344 // Try to generate VSEL on ARMv8.
3345 // The VSEL instruction can't use all the usual ARM condition
3346 // codes: it only has two bits to select the condition code, so it's
3347 // constrained to use only GE, GT, VS and EQ.
3348 //
3349 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3350 // swap the operands of the previous compare instruction (effectively
3351 // inverting the compare condition, swapping 'less' and 'greater') and
3352 // sometimes need to swap the operands to the VSEL (which inverts the
3353 // condition in the sense of firing whenever the previous condition didn't)
Joey Goulyccd04892013-09-13 13:46:57 +00003354 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003355 TrueVal.getValueType() == MVT::f64)) {
3356 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3357 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3358 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
3359 CC = getInverseCCForVSEL(CC);
3360 std::swap(TrueVal, FalseVal);
3361 }
3362 }
3363
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003364 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003365 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003366 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Joey Gouly881eab52013-08-22 15:29:11 +00003367 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3368 Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003369 }
3370
3371 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003372 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003373
Joey Gouly881eab52013-08-22 15:29:11 +00003374 // Try to generate VSEL on ARMv8.
Joey Goulyccd04892013-09-13 13:46:57 +00003375 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003376 TrueVal.getValueType() == MVT::f64)) {
Joey Goulye3dd6842013-08-23 12:01:13 +00003377 // We can select VMAXNM/VMINNM from a compare followed by a select with the
3378 // same operands, as follows:
3379 // c = fcmp [ogt, olt, ugt, ult] a, b
3380 // select c, a, b
3381 // We only do this in unsafe-fp-math, because signed zeros and NaNs are
3382 // handled differently than the original code sequence.
3383 if (getTargetMachine().Options.UnsafeFPMath && LHS == TrueVal &&
3384 RHS == FalseVal) {
3385 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3386 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3387 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3388 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3389 }
3390
Joey Gouly881eab52013-08-22 15:29:11 +00003391 bool swpCmpOps = false;
3392 bool swpVselOps = false;
3393 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3394
3395 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3396 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3397 if (swpCmpOps)
3398 std::swap(LHS, RHS);
3399 if (swpVselOps)
3400 std::swap(TrueVal, FalseVal);
3401 }
3402 }
3403
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003404 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3405 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003406 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003407 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003408 ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003409 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003410 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003411 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003412 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson7117a912009-03-20 22:42:55 +00003413 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003414 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Cheng10043e22007-01-19 07:51:42 +00003415 }
3416 return Result;
3417}
3418
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003419/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3420/// to morph to an integer compare sequence.
3421static bool canChangeToInt(SDValue Op, bool &SeenZero,
3422 const ARMSubtarget *Subtarget) {
3423 SDNode *N = Op.getNode();
3424 if (!N->hasOneUse())
3425 // Otherwise it requires moving the value from fp to integer registers.
3426 return false;
3427 if (!N->getNumValues())
3428 return false;
3429 EVT VT = Op.getValueType();
3430 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3431 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3432 // vmrs are very slow, e.g. cortex-a8.
3433 return false;
3434
3435 if (isFloatingPointZero(Op)) {
3436 SeenZero = true;
3437 return true;
3438 }
3439 return ISD::isNormalLoad(N);
3440}
3441
3442static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3443 if (isFloatingPointZero(Op))
3444 return DAG.getConstant(0, MVT::i32);
3445
3446 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003447 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003448 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003449 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003450 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003451
3452 llvm_unreachable("Unknown VFP cmp argument!");
3453}
3454
3455static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3456 SDValue &RetVal1, SDValue &RetVal2) {
3457 if (isFloatingPointZero(Op)) {
3458 RetVal1 = DAG.getConstant(0, MVT::i32);
3459 RetVal2 = DAG.getConstant(0, MVT::i32);
3460 return;
3461 }
3462
3463 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3464 SDValue Ptr = Ld->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003465 RetVal1 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003466 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003467 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003468 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003469 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003470
3471 EVT PtrType = Ptr.getValueType();
3472 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003473 SDValue NewPtr = DAG.getNode(ISD::ADD, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003474 PtrType, Ptr, DAG.getConstant(4, PtrType));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003475 RetVal2 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003476 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003477 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003478 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003479 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003480 return;
3481 }
3482
3483 llvm_unreachable("Unknown VFP cmp argument!");
3484}
3485
3486/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3487/// f32 and even f64 comparisons to integer ones.
3488SDValue
3489ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3490 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003491 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003492 SDValue LHS = Op.getOperand(2);
3493 SDValue RHS = Op.getOperand(3);
3494 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003495 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003496
Evan Chengd12af5d2012-03-01 23:27:13 +00003497 bool LHSSeenZero = false;
3498 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3499 bool RHSSeenZero = false;
3500 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3501 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003502 // If unsafe fp math optimization is enabled and there are no other uses of
3503 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003504 // to an integer comparison.
3505 if (CC == ISD::SETOEQ)
3506 CC = ISD::SETEQ;
3507 else if (CC == ISD::SETUNE)
3508 CC = ISD::SETNE;
3509
Evan Chengd12af5d2012-03-01 23:27:13 +00003510 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003511 SDValue ARMcc;
3512 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003513 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3514 bitcastf32Toi32(LHS, DAG), Mask);
3515 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3516 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003517 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3518 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3519 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3520 Chain, Dest, ARMcc, CCR, Cmp);
3521 }
3522
3523 SDValue LHS1, LHS2;
3524 SDValue RHS1, RHS2;
3525 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3526 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003527 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3528 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003529 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3530 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003531 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003532 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
3533 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
3534 }
3535
3536 return SDValue();
3537}
3538
3539SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3540 SDValue Chain = Op.getOperand(0);
3541 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3542 SDValue LHS = Op.getOperand(2);
3543 SDValue RHS = Op.getOperand(3);
3544 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003545 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003546
Owen Anderson9f944592009-08-11 20:47:22 +00003547 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003548 SDValue ARMcc;
3549 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003550 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003551 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003552 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003553 }
3554
Owen Anderson9f944592009-08-11 20:47:22 +00003555 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003556
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003557 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003558 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3559 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3560 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3561 if (Result.getNode())
3562 return Result;
3563 }
3564
Evan Cheng10043e22007-01-19 07:51:42 +00003565 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003566 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003567
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003568 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3569 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003570 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003571 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003572 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003573 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Cheng10043e22007-01-19 07:51:42 +00003574 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003575 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3576 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003577 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Cheng10043e22007-01-19 07:51:42 +00003578 }
3579 return Res;
3580}
3581
Dan Gohman21cea8a2010-04-17 15:26:15 +00003582SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003583 SDValue Chain = Op.getOperand(0);
3584 SDValue Table = Op.getOperand(1);
3585 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003586 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003587
Owen Anderson53aa7a92009-08-10 22:56:29 +00003588 EVT PTy = getPointerTy();
Evan Cheng10043e22007-01-19 07:51:42 +00003589 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3590 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3f17aee2009-07-14 18:44:34 +00003591 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003592 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson9f944592009-08-11 20:47:22 +00003593 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chengc8bed032009-07-28 20:53:24 +00003594 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3595 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003596 if (Subtarget->isThumb2()) {
3597 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3598 // which does another jump to the destination. This also makes it easier
3599 // to translate it to TBB / TBH later.
3600 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003601 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Chengc6d70ae2009-07-29 02:18:14 +00003602 Addr, Op.getOperand(2), JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003603 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003604 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003605 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003606 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003607 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003608 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003609 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson9f944592009-08-11 20:47:22 +00003610 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003611 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003612 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003613 MachinePointerInfo::getJumpTable(),
3614 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003615 Chain = Addr.getValue(1);
Owen Anderson9f944592009-08-11 20:47:22 +00003616 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003617 }
Evan Cheng10043e22007-01-19 07:51:42 +00003618}
3619
Eli Friedman2d4055b2011-11-09 23:36:02 +00003620static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003621 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003622 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003623
James Molloy547d4c02012-02-20 09:24:05 +00003624 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3625 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3626 return Op;
3627 return DAG.UnrollVectorOp(Op.getNode());
3628 }
3629
3630 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3631 "Invalid type for custom lowering!");
3632 if (VT != MVT::v4i16)
3633 return DAG.UnrollVectorOp(Op.getNode());
3634
3635 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3636 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003637}
3638
Bob Wilsone4191e72010-03-19 22:51:32 +00003639static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003640 EVT VT = Op.getValueType();
3641 if (VT.isVector())
3642 return LowerVectorFP_TO_INT(Op, DAG);
3643
Andrew Trickef9de2a2013-05-25 02:42:55 +00003644 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003645 unsigned Opc;
3646
3647 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003648 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003649 case ISD::FP_TO_SINT:
3650 Opc = ARMISD::FTOSI;
3651 break;
3652 case ISD::FP_TO_UINT:
3653 Opc = ARMISD::FTOUI;
3654 break;
3655 }
3656 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00003657 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003658}
3659
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003660static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3661 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003662 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003663
Eli Friedman2d4055b2011-11-09 23:36:02 +00003664 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3665 if (VT.getVectorElementType() == MVT::f32)
3666 return Op;
3667 return DAG.UnrollVectorOp(Op.getNode());
3668 }
3669
Duncan Sandsa41634e2011-08-12 14:54:45 +00003670 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3671 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003672 if (VT != MVT::v4f32)
3673 return DAG.UnrollVectorOp(Op.getNode());
3674
3675 unsigned CastOpc;
3676 unsigned Opc;
3677 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003678 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003679 case ISD::SINT_TO_FP:
3680 CastOpc = ISD::SIGN_EXTEND;
3681 Opc = ISD::SINT_TO_FP;
3682 break;
3683 case ISD::UINT_TO_FP:
3684 CastOpc = ISD::ZERO_EXTEND;
3685 Opc = ISD::UINT_TO_FP;
3686 break;
3687 }
3688
3689 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3690 return DAG.getNode(Opc, dl, VT, Op);
3691}
3692
Bob Wilsone4191e72010-03-19 22:51:32 +00003693static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3694 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003695 if (VT.isVector())
3696 return LowerVectorINT_TO_FP(Op, DAG);
3697
Andrew Trickef9de2a2013-05-25 02:42:55 +00003698 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003699 unsigned Opc;
3700
3701 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003702 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003703 case ISD::SINT_TO_FP:
3704 Opc = ARMISD::SITOF;
3705 break;
3706 case ISD::UINT_TO_FP:
3707 Opc = ARMISD::UITOF;
3708 break;
3709 }
3710
Wesley Peck527da1b2010-11-23 03:31:01 +00003711 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilsone4191e72010-03-19 22:51:32 +00003712 return DAG.getNode(Opc, dl, VT, Op);
3713}
3714
Evan Cheng25f93642010-07-08 02:08:50 +00003715SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003716 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003717 SDValue Tmp0 = Op.getOperand(0);
3718 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003719 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003720 EVT VT = Op.getValueType();
3721 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00003722 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3723 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3724 bool UseNEON = !InGPR && Subtarget->hasNEON();
3725
3726 if (UseNEON) {
3727 // Use VBSL to copy the sign bit.
3728 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3729 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3730 DAG.getTargetConstant(EncodedVal, MVT::i32));
3731 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3732 if (VT == MVT::f64)
3733 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3734 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3735 DAG.getConstant(32, MVT::i32));
3736 else /*if (VT == MVT::f32)*/
3737 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3738 if (SrcVT == MVT::f32) {
3739 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3740 if (VT == MVT::f64)
3741 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3742 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3743 DAG.getConstant(32, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00003744 } else if (VT == MVT::f32)
3745 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3746 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3747 DAG.getConstant(32, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00003748 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3749 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3750
3751 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3752 MVT::i32);
3753 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3754 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3755 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00003756
Evan Chengd6b641e2011-02-23 02:24:55 +00003757 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3758 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3759 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00003760 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00003761 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3762 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3763 DAG.getConstant(0, MVT::i32));
3764 } else {
3765 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3766 }
3767
3768 return Res;
3769 }
Evan Cheng2da1c952011-02-11 02:28:55 +00003770
3771 // Bitcast operand 1 to i32.
3772 if (SrcVT == MVT::f64)
3773 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3774 &Tmp1, 1).getValue(1);
3775 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3776
Evan Chengd6b641e2011-02-23 02:24:55 +00003777 // Or in the signbit with integer operations.
3778 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3779 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3780 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3781 if (VT == MVT::f32) {
3782 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3783 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3784 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3785 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00003786 }
3787
Evan Chengd6b641e2011-02-23 02:24:55 +00003788 // f64: Or the high part with signbit and then combine two parts.
3789 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3790 &Tmp0, 1);
3791 SDValue Lo = Tmp0.getValue(0);
3792 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3793 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3794 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00003795}
3796
Evan Cheng168ced92010-05-22 01:47:14 +00003797SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3798 MachineFunction &MF = DAG.getMachineFunction();
3799 MachineFrameInfo *MFI = MF.getFrameInfo();
3800 MFI->setReturnAddressIsTaken(true);
3801
3802 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003803 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00003804 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3805 if (Depth) {
3806 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3807 SDValue Offset = DAG.getConstant(4, MVT::i32);
3808 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3809 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003810 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00003811 }
3812
3813 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00003814 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00003815 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3816}
3817
Dan Gohman21cea8a2010-04-17 15:26:15 +00003818SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003819 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3820 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00003821
Owen Anderson53aa7a92009-08-10 22:56:29 +00003822 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003823 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003824 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chenga0ca2982009-06-18 23:14:30 +00003825 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003826 ? ARM::R7 : ARM::R11;
3827 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3828 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00003829 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3830 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003831 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003832 return FrameAddr;
3833}
3834
Wesley Peck527da1b2010-11-23 03:31:01 +00003835/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00003836/// expand a bit convert where either the source or destination type is i64 to
3837/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3838/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3839/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00003840static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00003841 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003842 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003843 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00003844
Bob Wilson59b70ea2010-04-17 05:30:19 +00003845 // This function is only supposed to be called for i64 types, either as the
3846 // source or destination of the bit convert.
3847 EVT SrcVT = Op.getValueType();
3848 EVT DstVT = N->getValueType(0);
3849 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00003850 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00003851
Bob Wilson59b70ea2010-04-17 05:30:19 +00003852 // Turn i64->f64 into VMOVDRR.
3853 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00003854 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3855 DAG.getConstant(0, MVT::i32));
3856 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3857 DAG.getConstant(1, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003858 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00003859 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00003860 }
Bob Wilson7117a912009-03-20 22:42:55 +00003861
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00003862 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00003863 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3864 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3865 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3866 // Merge the pieces into a single i64 value.
3867 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3868 }
Bob Wilson7117a912009-03-20 22:42:55 +00003869
Bob Wilson59b70ea2010-04-17 05:30:19 +00003870 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00003871}
3872
Bob Wilson2e076c42009-06-22 23:27:02 +00003873/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00003874/// Zero vectors are used to represent vector negation and in those cases
3875/// will be implemented with the NEON VNEG instruction. However, VNEG does
3876/// not support i64 elements, so sometimes the zero vectors will need to be
3877/// explicitly constructed. Regardless, use a canonical VMOV to create the
3878/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003879static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003880 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00003881 // The canonical modified immediate encoding of a zero vector is....0!
3882 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3883 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3884 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00003885 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00003886}
3887
Jim Grosbach624fcb22009-10-31 21:00:56 +00003888/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3889/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00003890SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3891 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00003892 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3893 EVT VT = Op.getValueType();
3894 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003895 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003896 SDValue ShOpLo = Op.getOperand(0);
3897 SDValue ShOpHi = Op.getOperand(1);
3898 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003899 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003900 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00003901
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003902 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3903
Jim Grosbach624fcb22009-10-31 21:00:56 +00003904 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3905 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3906 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3907 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3908 DAG.getConstant(VTBits, MVT::i32));
3909 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3910 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003911 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003912
3913 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3914 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003915 ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003916 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003917 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00003918 CCR, Cmp);
3919
3920 SDValue Ops[2] = { Lo, Hi };
3921 return DAG.getMergeValues(Ops, 2, dl);
3922}
3923
Jim Grosbach5d994042009-10-31 19:38:01 +00003924/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3925/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00003926SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3927 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00003928 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3929 EVT VT = Op.getValueType();
3930 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003931 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00003932 SDValue ShOpLo = Op.getOperand(0);
3933 SDValue ShOpHi = Op.getOperand(1);
3934 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003935 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00003936
3937 assert(Op.getOpcode() == ISD::SHL_PARTS);
3938 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3939 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3940 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3941 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3942 DAG.getConstant(VTBits, MVT::i32));
3943 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3944 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3945
3946 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3947 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3948 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003949 ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00003950 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003951 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00003952 CCR, Cmp);
3953
3954 SDValue Ops[2] = { Lo, Hi };
3955 return DAG.getMergeValues(Ops, 2, dl);
3956}
3957
Jim Grosbach535d3b42010-09-08 03:54:02 +00003958SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00003959 SelectionDAG &DAG) const {
3960 // The rounding mode is in bits 23:22 of the FPSCR.
3961 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3962 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3963 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003964 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00003965 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3966 DAG.getConstant(Intrinsic::arm_get_fpscr,
3967 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00003968 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemanb69b1822010-08-03 21:31:55 +00003969 DAG.getConstant(1U << 22, MVT::i32));
3970 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3971 DAG.getConstant(22, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00003972 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemanb69b1822010-08-03 21:31:55 +00003973 DAG.getConstant(3, MVT::i32));
3974}
3975
Jim Grosbach8546ec92010-01-18 19:58:49 +00003976static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3977 const ARMSubtarget *ST) {
3978 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003979 SDLoc dl(N);
Jim Grosbach8546ec92010-01-18 19:58:49 +00003980
3981 if (!ST->hasV6T2Ops())
3982 return SDValue();
3983
3984 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3985 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3986}
3987
Evan Chengb4eae132012-12-04 22:41:50 +00003988/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
3989/// for each 16-bit element from operand, repeated. The basic idea is to
3990/// leverage vcnt to get the 8-bit counts, gather and add the results.
3991///
3992/// Trace for v4i16:
3993/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3994/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
3995/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00003996/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00003997/// [b0 b1 b2 b3 b4 b5 b6 b7]
3998/// +[b1 b0 b3 b2 b5 b4 b7 b6]
3999/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4000/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4001static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4002 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004003 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004004
4005 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4006 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4007 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4008 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4009 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4010 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4011}
4012
4013/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4014/// bit-count for each 16-bit element from the operand. We need slightly
4015/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4016/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004017///
Evan Chengb4eae132012-12-04 22:41:50 +00004018/// Trace for v4i16:
4019/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4020/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4021/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4022/// v4i16:Extracted = [k0 k1 k2 k3 ]
4023static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4024 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004025 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004026
4027 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4028 if (VT.is64BitVector()) {
4029 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4030 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
4031 DAG.getIntPtrConstant(0));
4032 } else {
4033 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
4034 BitCounts, DAG.getIntPtrConstant(0));
4035 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4036 }
4037}
4038
4039/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4040/// bit-count for each 32-bit element from the operand. The idea here is
4041/// to split the vector into 16-bit elements, leverage the 16-bit count
4042/// routine, and then combine the results.
4043///
4044/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4045/// input = [v0 v1 ] (vi: 32-bit elements)
4046/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4047/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004048/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004049/// [k0 k1 k2 k3 ]
4050/// N1 =+[k1 k0 k3 k2 ]
4051/// [k0 k2 k1 k3 ]
4052/// N2 =+[k1 k3 k0 k2 ]
4053/// [k0 k2 k1 k3 ]
4054/// Extended =+[k1 k3 k0 k2 ]
4055/// [k0 k2 ]
4056/// Extracted=+[k1 k3 ]
4057///
4058static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4059 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004060 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004061
4062 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4063
4064 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4065 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4066 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4067 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4068 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4069
4070 if (VT.is64BitVector()) {
4071 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4072 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
4073 DAG.getIntPtrConstant(0));
4074 } else {
4075 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
4076 DAG.getIntPtrConstant(0));
4077 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4078 }
4079}
4080
4081static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4082 const ARMSubtarget *ST) {
4083 EVT VT = N->getValueType(0);
4084
4085 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004086 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4087 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004088 "Unexpected type for custom ctpop lowering");
4089
4090 if (VT.getVectorElementType() == MVT::i32)
4091 return lowerCTPOP32BitElements(N, DAG);
4092 else
4093 return lowerCTPOP16BitElements(N, DAG);
4094}
4095
Bob Wilson2e076c42009-06-22 23:27:02 +00004096static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4097 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004098 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004099 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004100
Bob Wilson7d471332010-11-18 21:16:28 +00004101 if (!VT.isVector())
4102 return SDValue();
4103
Bob Wilson2e076c42009-06-22 23:27:02 +00004104 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004105 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004106
Bob Wilson7d471332010-11-18 21:16:28 +00004107 // Left shifts translate directly to the vshiftu intrinsic.
4108 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004109 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilson7d471332010-11-18 21:16:28 +00004110 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
4111 N->getOperand(0), N->getOperand(1));
4112
4113 assert((N->getOpcode() == ISD::SRA ||
4114 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4115
4116 // NEON uses the same intrinsics for both left and right shifts. For
4117 // right shifts, the shift amounts are negative, so negate the vector of
4118 // shift amounts.
4119 EVT ShiftVT = N->getOperand(1).getValueType();
4120 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4121 getZeroVector(ShiftVT, DAG, dl),
4122 N->getOperand(1));
4123 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4124 Intrinsic::arm_neon_vshifts :
4125 Intrinsic::arm_neon_vshiftu);
4126 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4127 DAG.getConstant(vshiftInt, MVT::i32),
4128 N->getOperand(0), NegatedCount);
4129}
4130
4131static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4132 const ARMSubtarget *ST) {
4133 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004134 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004135
Eli Friedman682d8c12009-08-22 03:13:10 +00004136 // We can get here for a node like i32 = ISD::SHL i32, i64
4137 if (VT != MVT::i64)
4138 return SDValue();
4139
4140 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004141 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004142
Chris Lattnerf81d5882007-11-24 07:07:01 +00004143 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4144 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004145 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004146 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004147
Chris Lattnerf81d5882007-11-24 07:07:01 +00004148 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004149 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004150
Chris Lattnerf81d5882007-11-24 07:07:01 +00004151 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004152 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004153 DAG.getConstant(0, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004154 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004155 DAG.getConstant(1, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004156
Chris Lattnerf81d5882007-11-24 07:07:01 +00004157 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4158 // captures the result into a carry flag.
4159 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004160 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson7117a912009-03-20 22:42:55 +00004161
Chris Lattnerf81d5882007-11-24 07:07:01 +00004162 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004163 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004164
Chris Lattnerf81d5882007-11-24 07:07:01 +00004165 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004166 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004167}
4168
Bob Wilson2e076c42009-06-22 23:27:02 +00004169static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4170 SDValue TmpOp0, TmpOp1;
4171 bool Invert = false;
4172 bool Swap = false;
4173 unsigned Opc = 0;
4174
4175 SDValue Op0 = Op.getOperand(0);
4176 SDValue Op1 = Op.getOperand(1);
4177 SDValue CC = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004178 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004179 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004180 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004181
4182 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
4183 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004184 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004185 case ISD::SETUNE:
4186 case ISD::SETNE: Invert = true; // Fallthrough
4187 case ISD::SETOEQ:
4188 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4189 case ISD::SETOLT:
4190 case ISD::SETLT: Swap = true; // Fallthrough
4191 case ISD::SETOGT:
4192 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4193 case ISD::SETOLE:
4194 case ISD::SETLE: Swap = true; // Fallthrough
4195 case ISD::SETOGE:
4196 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4197 case ISD::SETUGE: Swap = true; // Fallthrough
4198 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4199 case ISD::SETUGT: Swap = true; // Fallthrough
4200 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4201 case ISD::SETUEQ: Invert = true; // Fallthrough
4202 case ISD::SETONE:
4203 // Expand this to (OLT | OGT).
4204 TmpOp0 = Op0;
4205 TmpOp1 = Op1;
4206 Opc = ISD::OR;
4207 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4208 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
4209 break;
4210 case ISD::SETUO: Invert = true; // Fallthrough
4211 case ISD::SETO:
4212 // Expand this to (OLT | OGE).
4213 TmpOp0 = Op0;
4214 TmpOp1 = Op1;
4215 Opc = ISD::OR;
4216 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4217 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
4218 break;
4219 }
4220 } else {
4221 // Integer comparisons.
4222 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004223 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004224 case ISD::SETNE: Invert = true;
4225 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4226 case ISD::SETLT: Swap = true;
4227 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4228 case ISD::SETLE: Swap = true;
4229 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4230 case ISD::SETULT: Swap = true;
4231 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4232 case ISD::SETULE: Swap = true;
4233 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4234 }
4235
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004236 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004237 if (Opc == ARMISD::VCEQ) {
4238
4239 SDValue AndOp;
4240 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4241 AndOp = Op0;
4242 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4243 AndOp = Op1;
4244
4245 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004246 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004247 AndOp = AndOp.getOperand(0);
4248
4249 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4250 Opc = ARMISD::VTST;
Wesley Peck527da1b2010-11-23 03:31:01 +00004251 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
4252 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004253 Invert = !Invert;
4254 }
4255 }
4256 }
4257
4258 if (Swap)
4259 std::swap(Op0, Op1);
4260
Owen Andersonc7baee32010-11-08 23:21:22 +00004261 // If one of the operands is a constant vector zero, attempt to fold the
4262 // comparison to a specialized compare-against-zero form.
4263 SDValue SingleOp;
4264 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4265 SingleOp = Op0;
4266 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4267 if (Opc == ARMISD::VCGE)
4268 Opc = ARMISD::VCLEZ;
4269 else if (Opc == ARMISD::VCGT)
4270 Opc = ARMISD::VCLTZ;
4271 SingleOp = Op1;
4272 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004273
Owen Andersonc7baee32010-11-08 23:21:22 +00004274 SDValue Result;
4275 if (SingleOp.getNode()) {
4276 switch (Opc) {
4277 case ARMISD::VCEQ:
4278 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
4279 case ARMISD::VCGE:
4280 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
4281 case ARMISD::VCLEZ:
4282 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
4283 case ARMISD::VCGT:
4284 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
4285 case ARMISD::VCLTZ:
4286 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
4287 default:
4288 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4289 }
4290 } else {
4291 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4292 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004293
4294 if (Invert)
4295 Result = DAG.getNOT(dl, Result, VT);
4296
4297 return Result;
4298}
4299
Bob Wilson5b2b5042010-06-14 22:19:57 +00004300/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4301/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004302/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004303static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4304 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Andersona4076922010-11-05 21:57:54 +00004305 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004306 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004307
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004308 // SplatBitSize is set to the smallest size that splats the vector, so a
4309 // zero vector will always have SplatBitSize == 8. However, NEON modified
4310 // immediate instructions others than VMOV do not support the 8-bit encoding
4311 // of a zero vector, and the default encoding of zero is supposed to be the
4312 // 32-bit version.
4313 if (SplatBits == 0)
4314 SplatBitSize = 32;
4315
Bob Wilson2e076c42009-06-22 23:27:02 +00004316 switch (SplatBitSize) {
4317 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004318 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004319 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004320 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004321 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004322 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004323 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004324 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004325 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004326
4327 case 16:
4328 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004329 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004330 if ((SplatBits & ~0xff) == 0) {
4331 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004332 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004333 Imm = SplatBits;
4334 break;
4335 }
4336 if ((SplatBits & ~0xff00) == 0) {
4337 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004338 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004339 Imm = SplatBits >> 8;
4340 break;
4341 }
4342 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004343
4344 case 32:
4345 // NEON's 32-bit VMOV supports splat values where:
4346 // * only one byte is nonzero, or
4347 // * the least significant byte is 0xff and the second byte is nonzero, or
4348 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004349 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004350 if ((SplatBits & ~0xff) == 0) {
4351 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004352 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004353 Imm = SplatBits;
4354 break;
4355 }
4356 if ((SplatBits & ~0xff00) == 0) {
4357 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004358 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004359 Imm = SplatBits >> 8;
4360 break;
4361 }
4362 if ((SplatBits & ~0xff0000) == 0) {
4363 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004364 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004365 Imm = SplatBits >> 16;
4366 break;
4367 }
4368 if ((SplatBits & ~0xff000000) == 0) {
4369 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004370 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004371 Imm = SplatBits >> 24;
4372 break;
4373 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004374
Owen Andersona4076922010-11-05 21:57:54 +00004375 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4376 if (type == OtherModImm) return SDValue();
4377
Bob Wilson2e076c42009-06-22 23:27:02 +00004378 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004379 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4380 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004381 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004382 Imm = SplatBits >> 8;
4383 SplatBits |= 0xff;
4384 break;
4385 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004386
4387 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004388 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4389 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004390 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004391 Imm = SplatBits >> 16;
4392 SplatBits |= 0xffff;
4393 break;
4394 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004395
4396 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4397 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4398 // VMOV.I32. A (very) minor optimization would be to replicate the value
4399 // and fall through here to test for a valid 64-bit splat. But, then the
4400 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004401 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004402
4403 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004404 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004405 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004406 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004407 uint64_t BitMask = 0xff;
4408 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004409 unsigned ImmMask = 1;
4410 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004411 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004412 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004413 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004414 Imm |= ImmMask;
4415 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004416 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004417 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004418 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004419 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004420 }
Bob Wilson6eae5202010-06-11 21:34:50 +00004421 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004422 OpCmode = 0x1e;
Bob Wilson6eae5202010-06-11 21:34:50 +00004423 SplatBits = Val;
Bob Wilsona3f19012010-07-13 21:16:48 +00004424 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004425 break;
4426 }
4427
Bob Wilson6eae5202010-06-11 21:34:50 +00004428 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004429 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004430 }
4431
Bob Wilsona3f19012010-07-13 21:16:48 +00004432 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4433 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004434}
4435
Lang Hames591cdaf2012-03-29 21:56:11 +00004436SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4437 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004438 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004439 return SDValue();
4440
Tim Northoverf79c3a52013-08-20 08:57:11 +00004441 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004442 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004443
4444 // Try splatting with a VMOV.f32...
4445 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004446 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4447
Lang Hames591cdaf2012-03-29 21:56:11 +00004448 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004449 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4450 // We have code in place to select a valid ConstantFP already, no need to
4451 // do any mangling.
4452 return Op;
4453 }
4454
4455 // It's a float and we are trying to use NEON operations where
4456 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004457 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004458 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4459 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4460 NewVal);
4461 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4462 DAG.getConstant(0, MVT::i32));
4463 }
4464
Tim Northoverf79c3a52013-08-20 08:57:11 +00004465 // The rest of our options are NEON only, make sure that's allowed before
4466 // proceeding..
4467 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4468 return SDValue();
4469
Lang Hames591cdaf2012-03-29 21:56:11 +00004470 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004471 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4472
4473 // It wouldn't really be worth bothering for doubles except for one very
4474 // important value, which does happen to match: 0.0. So make sure we don't do
4475 // anything stupid.
4476 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4477 return SDValue();
4478
4479 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
4480 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4481 false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004482 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004483 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004484 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4485 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004486 if (IsDouble)
4487 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4488
4489 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004490 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4491 VecConstant);
4492 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4493 DAG.getConstant(0, MVT::i32));
4494 }
4495
4496 // Finally, try a VMVN.i32
Tim Northoverf79c3a52013-08-20 08:57:11 +00004497 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4498 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004499 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004500 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004501 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004502
4503 if (IsDouble)
4504 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4505
4506 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004507 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4508 VecConstant);
4509 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4510 DAG.getConstant(0, MVT::i32));
4511 }
4512
4513 return SDValue();
4514}
4515
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004516// check if an VEXT instruction can handle the shuffle mask when the
4517// vector sources of the shuffle are the same.
4518static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4519 unsigned NumElts = VT.getVectorNumElements();
4520
4521 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4522 if (M[0] < 0)
4523 return false;
4524
4525 Imm = M[0];
4526
4527 // If this is a VEXT shuffle, the immediate value is the index of the first
4528 // element. The other shuffle indices must be the successive elements after
4529 // the first one.
4530 unsigned ExpectedElt = Imm;
4531 for (unsigned i = 1; i < NumElts; ++i) {
4532 // Increment the expected index. If it wraps around, just follow it
4533 // back to index zero and keep going.
4534 ++ExpectedElt;
4535 if (ExpectedElt == NumElts)
4536 ExpectedElt = 0;
4537
4538 if (M[i] < 0) continue; // ignore UNDEF indices
4539 if (ExpectedElt != static_cast<unsigned>(M[i]))
4540 return false;
4541 }
4542
4543 return true;
4544}
4545
Lang Hames591cdaf2012-03-29 21:56:11 +00004546
Benjamin Kramer339ced42012-01-15 13:16:05 +00004547static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004548 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004549 unsigned NumElts = VT.getVectorNumElements();
4550 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004551
4552 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4553 if (M[0] < 0)
4554 return false;
4555
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004556 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004557
4558 // If this is a VEXT shuffle, the immediate value is the index of the first
4559 // element. The other shuffle indices must be the successive elements after
4560 // the first one.
4561 unsigned ExpectedElt = Imm;
4562 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004563 // Increment the expected index. If it wraps around, it may still be
4564 // a VEXT but the source vectors must be swapped.
4565 ExpectedElt += 1;
4566 if (ExpectedElt == NumElts * 2) {
4567 ExpectedElt = 0;
4568 ReverseVEXT = true;
4569 }
4570
Bob Wilson411dfad2010-08-17 05:54:34 +00004571 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004572 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004573 return false;
4574 }
4575
4576 // Adjust the index value if the source operands will be swapped.
4577 if (ReverseVEXT)
4578 Imm -= NumElts;
4579
Bob Wilson32cd8552009-08-19 17:03:43 +00004580 return true;
4581}
4582
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004583/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4584/// instruction with the specified blocksize. (The order of the elements
4585/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004586static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004587 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4588 "Only possible block sizes for VREV are: 16, 32, 64");
4589
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004590 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004591 if (EltSz == 64)
4592 return false;
4593
4594 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004595 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00004596 // If the first shuffle index is UNDEF, be optimistic.
4597 if (M[0] < 0)
4598 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004599
4600 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4601 return false;
4602
4603 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004604 if (M[i] < 0) continue; // ignore UNDEF indices
4605 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004606 return false;
4607 }
4608
4609 return true;
4610}
4611
Benjamin Kramer339ced42012-01-15 13:16:05 +00004612static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00004613 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4614 // range, then 0 is placed into the resulting vector. So pretty much any mask
4615 // of 8 elements can work here.
4616 return VT == MVT::v8i8 && M.size() == 8;
4617}
4618
Benjamin Kramer339ced42012-01-15 13:16:05 +00004619static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004620 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4621 if (EltSz == 64)
4622 return false;
4623
Bob Wilsona7062312009-08-21 20:54:19 +00004624 unsigned NumElts = VT.getVectorNumElements();
4625 WhichResult = (M[0] == 0 ? 0 : 1);
4626 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004627 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4628 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsona7062312009-08-21 20:54:19 +00004629 return false;
4630 }
4631 return true;
4632}
4633
Bob Wilson0bbd3072009-12-03 06:40:55 +00004634/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4635/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4636/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004637static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004638 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4639 if (EltSz == 64)
4640 return false;
4641
4642 unsigned NumElts = VT.getVectorNumElements();
4643 WhichResult = (M[0] == 0 ? 0 : 1);
4644 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004645 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4646 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004647 return false;
4648 }
4649 return true;
4650}
4651
Benjamin Kramer339ced42012-01-15 13:16:05 +00004652static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004653 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4654 if (EltSz == 64)
4655 return false;
4656
Bob Wilsona7062312009-08-21 20:54:19 +00004657 unsigned NumElts = VT.getVectorNumElements();
4658 WhichResult = (M[0] == 0 ? 0 : 1);
4659 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004660 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsona7062312009-08-21 20:54:19 +00004661 if ((unsigned) M[i] != 2 * i + WhichResult)
4662 return false;
4663 }
4664
4665 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004666 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004667 return false;
4668
4669 return true;
4670}
4671
Bob Wilson0bbd3072009-12-03 06:40:55 +00004672/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4673/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4674/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00004675static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004676 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4677 if (EltSz == 64)
4678 return false;
4679
4680 unsigned Half = VT.getVectorNumElements() / 2;
4681 WhichResult = (M[0] == 0 ? 0 : 1);
4682 for (unsigned j = 0; j != 2; ++j) {
4683 unsigned Idx = WhichResult;
4684 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004685 int MIdx = M[i + j * Half];
4686 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson0bbd3072009-12-03 06:40:55 +00004687 return false;
4688 Idx += 2;
4689 }
4690 }
4691
4692 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4693 if (VT.is64BitVector() && EltSz == 32)
4694 return false;
4695
4696 return true;
4697}
4698
Benjamin Kramer339ced42012-01-15 13:16:05 +00004699static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004700 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4701 if (EltSz == 64)
4702 return false;
4703
Bob Wilsona7062312009-08-21 20:54:19 +00004704 unsigned NumElts = VT.getVectorNumElements();
4705 WhichResult = (M[0] == 0 ? 0 : 1);
4706 unsigned Idx = WhichResult * NumElts / 2;
4707 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004708 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4709 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsona7062312009-08-21 20:54:19 +00004710 return false;
4711 Idx += 1;
4712 }
4713
4714 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004715 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004716 return false;
4717
4718 return true;
4719}
4720
Bob Wilson0bbd3072009-12-03 06:40:55 +00004721/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4722/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4723/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004724static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004725 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4726 if (EltSz == 64)
4727 return false;
4728
4729 unsigned NumElts = VT.getVectorNumElements();
4730 WhichResult = (M[0] == 0 ? 0 : 1);
4731 unsigned Idx = WhichResult * NumElts / 2;
4732 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004733 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4734 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004735 return false;
4736 Idx += 1;
4737 }
4738
4739 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4740 if (VT.is64BitVector() && EltSz == 32)
4741 return false;
4742
4743 return true;
4744}
4745
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00004746/// \return true if this is a reverse operation on an vector.
4747static bool isReverseMask(ArrayRef<int> M, EVT VT) {
4748 unsigned NumElts = VT.getVectorNumElements();
4749 // Make sure the mask has the right size.
4750 if (NumElts != M.size())
4751 return false;
4752
4753 // Look for <15, ..., 3, -1, 1, 0>.
4754 for (unsigned i = 0; i != NumElts; ++i)
4755 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
4756 return false;
4757
4758 return true;
4759}
4760
Dale Johannesen2bff5052010-07-29 20:10:08 +00004761// If N is an integer constant that can be moved into a register in one
4762// instruction, return an SDValue of such a constant (will become a MOV
4763// instruction). Otherwise return null.
4764static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004765 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00004766 uint64_t Val;
4767 if (!isa<ConstantSDNode>(N))
4768 return SDValue();
4769 Val = cast<ConstantSDNode>(N)->getZExtValue();
4770
4771 if (ST->isThumb1Only()) {
4772 if (Val <= 255 || ~Val <= 255)
4773 return DAG.getConstant(Val, MVT::i32);
4774 } else {
4775 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4776 return DAG.getConstant(Val, MVT::i32);
4777 }
4778 return SDValue();
4779}
4780
Bob Wilson2e076c42009-06-22 23:27:02 +00004781// If this is a case we can't handle, return null and let the default
4782// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00004783SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4784 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00004785 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004786 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004787 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004788
4789 APInt SplatBits, SplatUndef;
4790 unsigned SplatBitSize;
4791 bool HasAnyUndefs;
4792 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004793 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00004794 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00004795 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00004796 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00004797 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00004798 DAG, VmovVT, VT.is128BitVector(),
4799 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00004800 if (Val.getNode()) {
4801 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004802 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00004803 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00004804
4805 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00004806 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004807 Val = isNEONModifiedImm(NegatedImm,
4808 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00004809 DAG, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00004810 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004811 if (Val.getNode()) {
4812 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004813 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004814 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004815
4816 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00004817 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00004818 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004819 if (ImmVal != -1) {
4820 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4821 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4822 }
4823 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004824 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00004825 }
4826
Bob Wilson91fdf682010-05-22 00:23:12 +00004827 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00004828 //
4829 // As an optimisation, even if more than one value is used it may be more
4830 // profitable to splat with one value then change some lanes.
4831 //
4832 // Heuristically we decide to do this if the vector has a "dominant" value,
4833 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00004834 unsigned NumElts = VT.getVectorNumElements();
4835 bool isOnlyLowElement = true;
4836 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004837 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00004838 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004839
4840 // Map of the number of times a particular SDValue appears in the
4841 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00004842 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00004843 SDValue Value;
4844 for (unsigned i = 0; i < NumElts; ++i) {
4845 SDValue V = Op.getOperand(i);
4846 if (V.getOpcode() == ISD::UNDEF)
4847 continue;
4848 if (i > 0)
4849 isOnlyLowElement = false;
4850 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4851 isConstant = false;
4852
James Molloy49bdbce2012-09-06 09:55:02 +00004853 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00004854 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00004855
James Molloy49bdbce2012-09-06 09:55:02 +00004856 // Is this value dominant? (takes up more than half of the lanes)
4857 if (++Count > (NumElts / 2)) {
4858 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00004859 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00004860 }
Bob Wilson91fdf682010-05-22 00:23:12 +00004861 }
James Molloy49bdbce2012-09-06 09:55:02 +00004862 if (ValueCounts.size() != 1)
4863 usesOnlyOneValue = false;
4864 if (!Value.getNode() && ValueCounts.size() > 0)
4865 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00004866
James Molloy49bdbce2012-09-06 09:55:02 +00004867 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00004868 return DAG.getUNDEF(VT);
4869
Quentin Colombet0f2fe742013-07-23 22:34:47 +00004870 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
4871 // Keep going if we are hitting this case.
4872 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00004873 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4874
Dale Johannesen2bff5052010-07-29 20:10:08 +00004875 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4876
Dale Johannesen710a2d92010-10-19 20:00:17 +00004877 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4878 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00004879 if (hasDominantValue && EltSize <= 32) {
4880 if (!isConstant) {
4881 SDValue N;
4882
4883 // If we are VDUPing a value that comes directly from a vector, that will
4884 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00004885 // just use VDUPLANE. We can only do this if the lane being extracted
4886 // is at a constant index, as the VDUP from lane instructions only have
4887 // constant-index forms.
4888 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
4889 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00004890 // We need to create a new undef vector to use for the VDUPLANE if the
4891 // size of the vector from which we get the value is different than the
4892 // size of the vector that we need to create. We will insert the element
4893 // such that the register coalescer will remove unnecessary copies.
4894 if (VT != Value->getOperand(0).getValueType()) {
4895 ConstantSDNode *constIndex;
4896 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4897 assert(constIndex && "The index is not a constant!");
4898 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4899 VT.getVectorNumElements();
4900 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4901 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4902 Value, DAG.getConstant(index, MVT::i32)),
4903 DAG.getConstant(index, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00004904 } else
Silviu Barangab1409702012-10-15 09:41:32 +00004905 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00004906 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00004907 } else
James Molloy49bdbce2012-09-06 09:55:02 +00004908 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4909
4910 if (!usesOnlyOneValue) {
4911 // The dominant value was splatted as 'N', but we now have to insert
4912 // all differing elements.
4913 for (unsigned I = 0; I < NumElts; ++I) {
4914 if (Op.getOperand(I) == Value)
4915 continue;
4916 SmallVector<SDValue, 3> Ops;
4917 Ops.push_back(N);
4918 Ops.push_back(Op.getOperand(I));
4919 Ops.push_back(DAG.getConstant(I, MVT::i32));
4920 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, &Ops[0], 3);
4921 }
4922 }
4923 return N;
4924 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00004925 if (VT.getVectorElementType().isFloatingPoint()) {
4926 SmallVector<SDValue, 8> Ops;
4927 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00004928 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00004929 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00004930 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4931 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesenff376752010-10-20 22:03:37 +00004932 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4933 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00004934 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00004935 }
James Molloy49bdbce2012-09-06 09:55:02 +00004936 if (usesOnlyOneValue) {
4937 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4938 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00004939 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00004940 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00004941 }
4942
4943 // If all elements are constants and the case above didn't get hit, fall back
4944 // to the default expansion, which will generate a load from the constant
4945 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00004946 if (isConstant)
4947 return SDValue();
4948
Bob Wilson6f2b8962011-01-07 21:37:30 +00004949 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4950 if (NumElts >= 4) {
4951 SDValue shuffle = ReconstructShuffle(Op, DAG);
4952 if (shuffle != SDValue())
4953 return shuffle;
4954 }
4955
Bob Wilson91fdf682010-05-22 00:23:12 +00004956 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00004957 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4958 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00004959 if (EltSize >= 32) {
4960 // Do the expansion with floating-point types, since that is what the VFP
4961 // registers are defined to use, and since i64 is not legal.
4962 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4963 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00004964 SmallVector<SDValue, 8> Ops;
4965 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00004966 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilsond8a9a042010-06-04 00:04:02 +00004967 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00004968 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00004969 }
4970
Jim Grosbach24e102a2013-07-08 18:18:52 +00004971 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
4972 // know the default expansion would otherwise fall back on something even
4973 // worse. For a vector with one or two non-undef values, that's
4974 // scalar_to_vector for the elements followed by a shuffle (provided the
4975 // shuffle is valid for the target) and materialization element by element
4976 // on the stack followed by a load for everything else.
4977 if (!isConstant && !usesOnlyOneValue) {
4978 SDValue Vec = DAG.getUNDEF(VT);
4979 for (unsigned i = 0 ; i < NumElts; ++i) {
4980 SDValue V = Op.getOperand(i);
4981 if (V.getOpcode() == ISD::UNDEF)
4982 continue;
4983 SDValue LaneIdx = DAG.getConstant(i, MVT::i32);
4984 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
4985 }
4986 return Vec;
4987 }
4988
Bob Wilson2e076c42009-06-22 23:27:02 +00004989 return SDValue();
4990}
4991
Bob Wilson6f2b8962011-01-07 21:37:30 +00004992// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00004993// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00004994SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4995 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004996 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00004997 EVT VT = Op.getValueType();
4998 unsigned NumElts = VT.getVectorNumElements();
4999
5000 SmallVector<SDValue, 2> SourceVecs;
5001 SmallVector<unsigned, 2> MinElts;
5002 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005003
Bob Wilson6f2b8962011-01-07 21:37:30 +00005004 for (unsigned i = 0; i < NumElts; ++i) {
5005 SDValue V = Op.getOperand(i);
5006 if (V.getOpcode() == ISD::UNDEF)
5007 continue;
5008 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5009 // A shuffle can only come from building a vector from various
5010 // elements of other vectors.
5011 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00005012 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
5013 VT.getVectorElementType()) {
5014 // This code doesn't know how to handle shuffles where the vector
5015 // element types do not match (this happens because type legalization
5016 // promotes the return type of EXTRACT_VECTOR_ELT).
5017 // FIXME: It might be appropriate to extend this code to handle
5018 // mismatched types.
5019 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005020 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005021
Bob Wilson6f2b8962011-01-07 21:37:30 +00005022 // Record this extraction against the appropriate vector if possible...
5023 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00005024 // If the element number isn't a constant, we can't effectively
5025 // analyze what's going on.
5026 if (!isa<ConstantSDNode>(V.getOperand(1)))
5027 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005028 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5029 bool FoundSource = false;
5030 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
5031 if (SourceVecs[j] == SourceVec) {
5032 if (MinElts[j] > EltNo)
5033 MinElts[j] = EltNo;
5034 if (MaxElts[j] < EltNo)
5035 MaxElts[j] = EltNo;
5036 FoundSource = true;
5037 break;
5038 }
5039 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005040
Bob Wilson6f2b8962011-01-07 21:37:30 +00005041 // Or record a new source if not...
5042 if (!FoundSource) {
5043 SourceVecs.push_back(SourceVec);
5044 MinElts.push_back(EltNo);
5045 MaxElts.push_back(EltNo);
5046 }
5047 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005048
Bob Wilson6f2b8962011-01-07 21:37:30 +00005049 // Currently only do something sane when at most two source vectors
5050 // involved.
5051 if (SourceVecs.size() > 2)
5052 return SDValue();
5053
5054 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5055 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005056
Bob Wilson6f2b8962011-01-07 21:37:30 +00005057 // This loop extracts the usage patterns of the source vectors
5058 // and prepares appropriate SDValues for a shuffle if possible.
5059 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5060 if (SourceVecs[i].getValueType() == VT) {
5061 // No VEXT necessary
5062 ShuffleSrcs[i] = SourceVecs[i];
5063 VEXTOffsets[i] = 0;
5064 continue;
5065 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5066 // It probably isn't worth padding out a smaller vector just to
5067 // break it down again in a shuffle.
5068 return SDValue();
5069 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005070
Bob Wilson6f2b8962011-01-07 21:37:30 +00005071 // Since only 64-bit and 128-bit vectors are legal on ARM and
5072 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005073 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5074 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005075
Bob Wilson6f2b8962011-01-07 21:37:30 +00005076 if (MaxElts[i] - MinElts[i] >= NumElts) {
5077 // Span too large for a VEXT to cope
5078 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005079 }
5080
Bob Wilson6f2b8962011-01-07 21:37:30 +00005081 if (MinElts[i] >= NumElts) {
5082 // The extraction can just take the second half
5083 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005084 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5085 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005086 DAG.getIntPtrConstant(NumElts));
5087 } else if (MaxElts[i] < NumElts) {
5088 // The extraction can just take the first half
5089 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005090 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5091 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005092 DAG.getIntPtrConstant(0));
5093 } else {
5094 // An actual VEXT is needed
5095 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005096 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5097 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005098 DAG.getIntPtrConstant(0));
Eric Christopher2af95512011-01-14 23:50:53 +00005099 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5100 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005101 DAG.getIntPtrConstant(NumElts));
5102 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
5103 DAG.getConstant(VEXTOffsets[i], MVT::i32));
5104 }
5105 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005106
Bob Wilson6f2b8962011-01-07 21:37:30 +00005107 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005108
Bob Wilson6f2b8962011-01-07 21:37:30 +00005109 for (unsigned i = 0; i < NumElts; ++i) {
5110 SDValue Entry = Op.getOperand(i);
5111 if (Entry.getOpcode() == ISD::UNDEF) {
5112 Mask.push_back(-1);
5113 continue;
5114 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005115
Bob Wilson6f2b8962011-01-07 21:37:30 +00005116 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005117 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5118 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005119 if (ExtractVec == SourceVecs[0]) {
5120 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5121 } else {
5122 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5123 }
5124 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005125
Bob Wilson6f2b8962011-01-07 21:37:30 +00005126 // Final check before we try to produce nonsense...
5127 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005128 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5129 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005130
Bob Wilson6f2b8962011-01-07 21:37:30 +00005131 return SDValue();
5132}
5133
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005134/// isShuffleMaskLegal - Targets can use this to indicate that they only
5135/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5136/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5137/// are assumed to be legal.
5138bool
5139ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5140 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005141 if (VT.getVectorNumElements() == 4 &&
5142 (VT.is128BitVector() || VT.is64BitVector())) {
5143 unsigned PFIndexes[4];
5144 for (unsigned i = 0; i != 4; ++i) {
5145 if (M[i] < 0)
5146 PFIndexes[i] = 8;
5147 else
5148 PFIndexes[i] = M[i];
5149 }
5150
5151 // Compute the index in the perfect shuffle table.
5152 unsigned PFTableIndex =
5153 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5154 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5155 unsigned Cost = (PFEntry >> 30);
5156
5157 if (Cost <= 4)
5158 return true;
5159 }
5160
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005161 bool ReverseVEXT;
Bob Wilsona7062312009-08-21 20:54:19 +00005162 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005163
Bob Wilson846bd792010-06-07 23:53:38 +00005164 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5165 return (EltSize >= 32 ||
5166 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005167 isVREVMask(M, VT, 64) ||
5168 isVREVMask(M, VT, 32) ||
5169 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005170 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005171 isVTBLMask(M, VT) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005172 isVTRNMask(M, VT, WhichResult) ||
5173 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson0bbd3072009-12-03 06:40:55 +00005174 isVZIPMask(M, VT, WhichResult) ||
5175 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
5176 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005177 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
5178 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005179}
5180
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005181/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5182/// the specified operations to build the shuffle.
5183static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5184 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005185 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005186 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5187 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5188 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5189
5190 enum {
5191 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5192 OP_VREV,
5193 OP_VDUP0,
5194 OP_VDUP1,
5195 OP_VDUP2,
5196 OP_VDUP3,
5197 OP_VEXT1,
5198 OP_VEXT2,
5199 OP_VEXT3,
5200 OP_VUZPL, // VUZP, left result
5201 OP_VUZPR, // VUZP, right result
5202 OP_VZIPL, // VZIP, left result
5203 OP_VZIPR, // VZIP, right result
5204 OP_VTRNL, // VTRN, left result
5205 OP_VTRNR // VTRN, right result
5206 };
5207
5208 if (OpNum == OP_COPY) {
5209 if (LHSID == (1*9+2)*9+3) return LHS;
5210 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5211 return RHS;
5212 }
5213
5214 SDValue OpLHS, OpRHS;
5215 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5216 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5217 EVT VT = OpLHS.getValueType();
5218
5219 switch (OpNum) {
5220 default: llvm_unreachable("Unknown shuffle opcode!");
5221 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005222 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005223 if (VT.getVectorElementType() == MVT::i32 ||
5224 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005225 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5226 // vrev <4 x i16> -> VREV32
5227 if (VT.getVectorElementType() == MVT::i16)
5228 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5229 // vrev <4 x i8> -> VREV16
5230 assert(VT.getVectorElementType() == MVT::i8);
5231 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005232 case OP_VDUP0:
5233 case OP_VDUP1:
5234 case OP_VDUP2:
5235 case OP_VDUP3:
5236 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005237 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005238 case OP_VEXT1:
5239 case OP_VEXT2:
5240 case OP_VEXT3:
5241 return DAG.getNode(ARMISD::VEXT, dl, VT,
5242 OpLHS, OpRHS,
5243 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
5244 case OP_VUZPL:
5245 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005246 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005247 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5248 case OP_VZIPL:
5249 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005250 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005251 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5252 case OP_VTRNL:
5253 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005254 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5255 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005256 }
5257}
5258
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005259static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005260 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005261 SelectionDAG &DAG) {
5262 // Check to see if we can use the VTBL instruction.
5263 SDValue V1 = Op.getOperand(0);
5264 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005265 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005266
5267 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005268 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005269 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
5270 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
5271
5272 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5273 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
5274 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
5275 &VTBLMask[0], 8));
Bill Wendlingebecb332011-03-15 20:47:26 +00005276
Owen Anderson77aa2662011-04-05 21:48:57 +00005277 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlingebecb332011-03-15 20:47:26 +00005278 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
5279 &VTBLMask[0], 8));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005280}
5281
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005282static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5283 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005284 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005285 SDValue OpLHS = Op.getOperand(0);
5286 EVT VT = OpLHS.getValueType();
5287
5288 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5289 "Expect an v8i16/v16i8 type");
5290 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5291 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5292 // extract the first 8 bytes into the top double word and the last 8 bytes
5293 // into the bottom double word. The v8i16 case is similar.
5294 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5295 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
5296 DAG.getConstant(ExtractNum, MVT::i32));
5297}
5298
Bob Wilson2e076c42009-06-22 23:27:02 +00005299static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005300 SDValue V1 = Op.getOperand(0);
5301 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005302 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005303 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005304 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005305
Bob Wilsonc6800b52009-08-13 02:13:04 +00005306 // Convert shuffles that are directly supported on NEON to target-specific
5307 // DAG nodes, instead of keeping them as shuffles and matching them again
5308 // during code selection. This is more efficient and avoids the possibility
5309 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005310 // FIXME: floating-point vectors should be canonicalized to integer vectors
5311 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005312 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005313
Bob Wilson846bd792010-06-07 23:53:38 +00005314 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5315 if (EltSize <= 32) {
5316 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5317 int Lane = SVN->getSplatIndex();
5318 // If this is undef splat, generate it via "just" vdup, if possible.
5319 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005320
Dan Gohman198b7ff2011-11-03 21:49:52 +00005321 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005322 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5323 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5324 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005325 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5326 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5327 // reaches it).
5328 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5329 !isa<ConstantSDNode>(V1.getOperand(0))) {
5330 bool IsScalarToVector = true;
5331 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5332 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5333 IsScalarToVector = false;
5334 break;
5335 }
5336 if (IsScalarToVector)
5337 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5338 }
Bob Wilson846bd792010-06-07 23:53:38 +00005339 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5340 DAG.getConstant(Lane, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005341 }
Bob Wilson846bd792010-06-07 23:53:38 +00005342
5343 bool ReverseVEXT;
5344 unsigned Imm;
5345 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5346 if (ReverseVEXT)
5347 std::swap(V1, V2);
5348 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5349 DAG.getConstant(Imm, MVT::i32));
5350 }
5351
5352 if (isVREVMask(ShuffleMask, VT, 64))
5353 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5354 if (isVREVMask(ShuffleMask, VT, 32))
5355 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5356 if (isVREVMask(ShuffleMask, VT, 16))
5357 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5358
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005359 if (V2->getOpcode() == ISD::UNDEF &&
5360 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5361 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5362 DAG.getConstant(Imm, MVT::i32));
5363 }
5364
Bob Wilson846bd792010-06-07 23:53:38 +00005365 // Check for Neon shuffles that modify both input vectors in place.
5366 // If both results are used, i.e., if there are two shuffles with the same
5367 // source operands and with masks corresponding to both results of one of
5368 // these operations, DAG memoization will ensure that a single node is
5369 // used for both shuffles.
5370 unsigned WhichResult;
5371 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5372 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5373 V1, V2).getValue(WhichResult);
5374 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5375 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5376 V1, V2).getValue(WhichResult);
5377 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5378 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5379 V1, V2).getValue(WhichResult);
5380
5381 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5382 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5383 V1, V1).getValue(WhichResult);
5384 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5385 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5386 V1, V1).getValue(WhichResult);
5387 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5388 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5389 V1, V1).getValue(WhichResult);
Bob Wilsoncce31f62009-08-14 05:08:32 +00005390 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005391
Bob Wilsona7062312009-08-21 20:54:19 +00005392 // If the shuffle is not directly supported and it has 4 elements, use
5393 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005394 unsigned NumElts = VT.getVectorNumElements();
5395 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005396 unsigned PFIndexes[4];
5397 for (unsigned i = 0; i != 4; ++i) {
5398 if (ShuffleMask[i] < 0)
5399 PFIndexes[i] = 8;
5400 else
5401 PFIndexes[i] = ShuffleMask[i];
5402 }
5403
5404 // Compute the index in the perfect shuffle table.
5405 unsigned PFTableIndex =
5406 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005407 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5408 unsigned Cost = (PFEntry >> 30);
5409
5410 if (Cost <= 4)
5411 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5412 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005413
Bob Wilsond8a9a042010-06-04 00:04:02 +00005414 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005415 if (EltSize >= 32) {
5416 // Do the expansion with floating-point types, since that is what the VFP
5417 // registers are defined to use, and since i64 is not legal.
5418 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5419 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005420 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5421 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005422 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005423 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005424 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005425 Ops.push_back(DAG.getUNDEF(EltVT));
5426 else
5427 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5428 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5429 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5430 MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005431 }
Bob Wilsond8a9a042010-06-04 00:04:02 +00005432 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005433 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005434 }
5435
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005436 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5437 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5438
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005439 if (VT == MVT::v8i8) {
5440 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5441 if (NewOp.getNode())
5442 return NewOp;
5443 }
5444
Bob Wilson6f34e272009-08-14 05:16:33 +00005445 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00005446}
5447
Eli Friedmana5e244c2011-10-24 23:08:52 +00005448static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5449 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5450 SDValue Lane = Op.getOperand(2);
5451 if (!isa<ConstantSDNode>(Lane))
5452 return SDValue();
5453
5454 return Op;
5455}
5456
Bob Wilson2e076c42009-06-22 23:27:02 +00005457static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00005458 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00005459 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00005460 if (!isa<ConstantSDNode>(Lane))
5461 return SDValue();
5462
5463 SDValue Vec = Op.getOperand(0);
5464 if (Op.getValueType() == MVT::i32 &&
5465 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005466 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00005467 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5468 }
5469
5470 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00005471}
5472
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005473static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5474 // The only time a CONCAT_VECTORS operation can have legal types is when
5475 // two 64-bit vectors are concatenated to a 128-bit vector.
5476 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5477 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005478 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005479 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005480 SDValue Op0 = Op.getOperand(0);
5481 SDValue Op1 = Op.getOperand(1);
5482 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005483 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005484 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005485 DAG.getIntPtrConstant(0));
5486 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005487 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005488 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005489 DAG.getIntPtrConstant(1));
Wesley Peck527da1b2010-11-23 03:31:01 +00005490 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005491}
5492
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005493/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5494/// element has been zero/sign-extended, depending on the isSigned parameter,
5495/// from an integer type half its size.
5496static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5497 bool isSigned) {
5498 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5499 EVT VT = N->getValueType(0);
5500 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5501 SDNode *BVN = N->getOperand(0).getNode();
5502 if (BVN->getValueType(0) != MVT::v4i32 ||
5503 BVN->getOpcode() != ISD::BUILD_VECTOR)
5504 return false;
5505 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5506 unsigned HiElt = 1 - LoElt;
5507 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5508 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5509 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5510 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5511 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5512 return false;
5513 if (isSigned) {
5514 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5515 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5516 return true;
5517 } else {
5518 if (Hi0->isNullValue() && Hi1->isNullValue())
5519 return true;
5520 }
5521 return false;
5522 }
5523
5524 if (N->getOpcode() != ISD::BUILD_VECTOR)
5525 return false;
5526
5527 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5528 SDNode *Elt = N->getOperand(i).getNode();
5529 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5530 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5531 unsigned HalfSize = EltSize / 2;
5532 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005533 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005534 return false;
5535 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005536 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005537 return false;
5538 }
5539 continue;
5540 }
5541 return false;
5542 }
5543
5544 return true;
5545}
5546
5547/// isSignExtended - Check if a node is a vector value that is sign-extended
5548/// or a constant BUILD_VECTOR with sign-extended elements.
5549static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5550 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5551 return true;
5552 if (isExtendedBUILD_VECTOR(N, DAG, true))
5553 return true;
5554 return false;
5555}
5556
5557/// isZeroExtended - Check if a node is a vector value that is zero-extended
5558/// or a constant BUILD_VECTOR with zero-extended elements.
5559static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5560 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5561 return true;
5562 if (isExtendedBUILD_VECTOR(N, DAG, false))
5563 return true;
5564 return false;
5565}
5566
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005567static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5568 if (OrigVT.getSizeInBits() >= 64)
5569 return OrigVT;
5570
5571 assert(OrigVT.isSimple() && "Expecting a simple value type");
5572
5573 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5574 switch (OrigSimpleTy) {
5575 default: llvm_unreachable("Unexpected Vector Type");
5576 case MVT::v2i8:
5577 case MVT::v2i16:
5578 return MVT::v2i32;
5579 case MVT::v4i8:
5580 return MVT::v4i16;
5581 }
5582}
5583
Sebastian Popa204f722012-11-30 19:08:04 +00005584/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5585/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5586/// We insert the required extension here to get the vector to fill a D register.
5587static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5588 const EVT &OrigTy,
5589 const EVT &ExtTy,
5590 unsigned ExtOpcode) {
5591 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5592 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5593 // 64-bits we need to insert a new extension so that it will be 64-bits.
5594 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5595 if (OrigTy.getSizeInBits() >= 64)
5596 return N;
5597
5598 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005599 EVT NewVT = getExtensionTo64Bits(OrigTy);
5600
Andrew Trickef9de2a2013-05-25 02:42:55 +00005601 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00005602}
5603
5604/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5605/// does not do any sign/zero extension. If the original vector is less
5606/// than 64 bits, an appropriate extension will be added after the load to
5607/// reach a total size of 64 bits. We have to add the extension separately
5608/// because ARM does not have a sign/zero extending load for vectors.
5609static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005610 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5611
5612 // The load already has the right type.
5613 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00005614 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00005615 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5616 LD->isNonTemporal(), LD->isInvariant(),
5617 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005618
5619 // We need to create a zextload/sextload. We cannot just create a load
5620 // followed by a zext/zext node because LowerMUL is also run during normal
5621 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005622 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005623 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
5624 LD->getMemoryVT(), LD->isVolatile(),
5625 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00005626}
5627
5628/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5629/// extending load, or BUILD_VECTOR with extended elements, return the
5630/// unextended value. The unextended vector should be 64 bits so that it can
5631/// be used as an operand to a VMULL instruction. If the original vector size
5632/// before extension is less than 64 bits we add a an extension to resize
5633/// the vector to 64 bits.
5634static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00005635 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00005636 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5637 N->getOperand(0)->getValueType(0),
5638 N->getValueType(0),
5639 N->getOpcode());
5640
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005641 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00005642 return SkipLoadExtensionForVMULL(LD, DAG);
5643
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005644 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5645 // have been legalized as a BITCAST from v4i32.
5646 if (N->getOpcode() == ISD::BITCAST) {
5647 SDNode *BVN = N->getOperand(0).getNode();
5648 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5649 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5650 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005651 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005652 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5653 }
5654 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5655 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5656 EVT VT = N->getValueType(0);
5657 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5658 unsigned NumElts = VT.getVectorNumElements();
5659 MVT TruncVT = MVT::getIntegerVT(EltSize);
5660 SmallVector<SDValue, 8> Ops;
5661 for (unsigned i = 0; i != NumElts; ++i) {
5662 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5663 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00005664 // Element types smaller than 32 bits are not legal, so use i32 elements.
5665 // The values are implicitly truncated so sext vs. zext doesn't matter.
5666 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005667 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00005668 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N),
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005669 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilson38ab35a2010-09-01 23:50:19 +00005670}
5671
Evan Chenge2086e72011-03-29 01:56:09 +00005672static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5673 unsigned Opcode = N->getOpcode();
5674 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5675 SDNode *N0 = N->getOperand(0).getNode();
5676 SDNode *N1 = N->getOperand(1).getNode();
5677 return N0->hasOneUse() && N1->hasOneUse() &&
5678 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5679 }
5680 return false;
5681}
5682
5683static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5684 unsigned Opcode = N->getOpcode();
5685 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5686 SDNode *N0 = N->getOperand(0).getNode();
5687 SDNode *N1 = N->getOperand(1).getNode();
5688 return N0->hasOneUse() && N1->hasOneUse() &&
5689 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5690 }
5691 return false;
5692}
5693
Bob Wilson38ab35a2010-09-01 23:50:19 +00005694static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5695 // Multiplications are only custom-lowered for 128-bit vectors so that
5696 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5697 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00005698 assert(VT.is128BitVector() && VT.isInteger() &&
5699 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00005700 SDNode *N0 = Op.getOperand(0).getNode();
5701 SDNode *N1 = Op.getOperand(1).getNode();
5702 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00005703 bool isMLA = false;
5704 bool isN0SExt = isSignExtended(N0, DAG);
5705 bool isN1SExt = isSignExtended(N1, DAG);
5706 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00005707 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00005708 else {
5709 bool isN0ZExt = isZeroExtended(N0, DAG);
5710 bool isN1ZExt = isZeroExtended(N1, DAG);
5711 if (isN0ZExt && isN1ZExt)
5712 NewOpc = ARMISD::VMULLu;
5713 else if (isN1SExt || isN1ZExt) {
5714 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5715 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5716 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5717 NewOpc = ARMISD::VMULLs;
5718 isMLA = true;
5719 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5720 NewOpc = ARMISD::VMULLu;
5721 isMLA = true;
5722 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5723 std::swap(N0, N1);
5724 NewOpc = ARMISD::VMULLu;
5725 isMLA = true;
5726 }
5727 }
5728
5729 if (!NewOpc) {
5730 if (VT == MVT::v2i64)
5731 // Fall through to expand this. It is not legal.
5732 return SDValue();
5733 else
5734 // Other vector multiplications are legal.
5735 return Op;
5736 }
5737 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005738
5739 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005740 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00005741 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00005742 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005743 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00005744 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005745 assert(Op0.getValueType().is64BitVector() &&
5746 Op1.getValueType().is64BitVector() &&
5747 "unexpected types for extended operands to VMULL");
5748 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5749 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005750
Evan Chenge2086e72011-03-29 01:56:09 +00005751 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5752 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5753 // vmull q0, d4, d6
5754 // vmlal q0, d5, d6
5755 // is faster than
5756 // vaddl q0, d4, d5
5757 // vmovl q1, d6
5758 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00005759 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5760 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005761 EVT Op1VT = Op1.getValueType();
5762 return DAG.getNode(N0->getOpcode(), DL, VT,
5763 DAG.getNode(NewOpc, DL, VT,
5764 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5765 DAG.getNode(NewOpc, DL, VT,
5766 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00005767}
5768
Owen Anderson77aa2662011-04-05 21:48:57 +00005769static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005770LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005771 // Convert to float
5772 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5773 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5774 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5775 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5776 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5777 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5778 // Get reciprocal estimate.
5779 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00005780 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005781 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5782 // Because char has a smaller range than uchar, we can actually get away
5783 // without any newton steps. This requires that we use a weird bias
5784 // of 0xb000, however (again, this has been exhaustively tested).
5785 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5786 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5787 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5788 Y = DAG.getConstant(0xb000, MVT::i32);
5789 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5790 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5791 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5792 // Convert back to short.
5793 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5794 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5795 return X;
5796}
5797
Owen Anderson77aa2662011-04-05 21:48:57 +00005798static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005799LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005800 SDValue N2;
5801 // Convert to float.
5802 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5803 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5804 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5805 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5806 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5807 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005808
Nate Begemanfa62d502011-02-11 20:53:29 +00005809 // Use reciprocal estimate and one refinement step.
5810 // float4 recip = vrecpeq_f32(yf);
5811 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005812 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005813 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005814 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005815 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5816 N1, N2);
5817 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5818 // Because short has a smaller range than ushort, we can actually get away
5819 // with only a single newton step. This requires that we use a weird bias
5820 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005821 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00005822 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5823 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005824 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00005825 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5826 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5827 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5828 // Convert back to integer and return.
5829 // return vmovn_s32(vcvt_s32_f32(result));
5830 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5831 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5832 return N0;
5833}
5834
5835static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5836 EVT VT = Op.getValueType();
5837 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5838 "unexpected type for custom-lowering ISD::SDIV");
5839
Andrew Trickef9de2a2013-05-25 02:42:55 +00005840 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005841 SDValue N0 = Op.getOperand(0);
5842 SDValue N1 = Op.getOperand(1);
5843 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005844
Nate Begemanfa62d502011-02-11 20:53:29 +00005845 if (VT == MVT::v8i8) {
5846 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5847 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005848
Nate Begemanfa62d502011-02-11 20:53:29 +00005849 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5850 DAG.getIntPtrConstant(4));
5851 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005852 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005853 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5854 DAG.getIntPtrConstant(0));
5855 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5856 DAG.getIntPtrConstant(0));
5857
5858 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5859 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5860
5861 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5862 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00005863
Nate Begemanfa62d502011-02-11 20:53:29 +00005864 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5865 return N0;
5866 }
5867 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5868}
5869
5870static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5871 EVT VT = Op.getValueType();
5872 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5873 "unexpected type for custom-lowering ISD::UDIV");
5874
Andrew Trickef9de2a2013-05-25 02:42:55 +00005875 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005876 SDValue N0 = Op.getOperand(0);
5877 SDValue N1 = Op.getOperand(1);
5878 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005879
Nate Begemanfa62d502011-02-11 20:53:29 +00005880 if (VT == MVT::v8i8) {
5881 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5882 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005883
Nate Begemanfa62d502011-02-11 20:53:29 +00005884 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5885 DAG.getIntPtrConstant(4));
5886 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005887 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005888 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5889 DAG.getIntPtrConstant(0));
5890 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5891 DAG.getIntPtrConstant(0));
Owen Anderson77aa2662011-04-05 21:48:57 +00005892
Nate Begemanfa62d502011-02-11 20:53:29 +00005893 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5894 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00005895
Nate Begemanfa62d502011-02-11 20:53:29 +00005896 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5897 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00005898
5899 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begemanfa62d502011-02-11 20:53:29 +00005900 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5901 N0);
5902 return N0;
5903 }
Owen Anderson77aa2662011-04-05 21:48:57 +00005904
Nate Begemanfa62d502011-02-11 20:53:29 +00005905 // v4i16 sdiv ... Convert to float.
5906 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5907 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5908 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5909 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5910 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005911 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00005912
5913 // Use reciprocal estimate and two refinement steps.
5914 // float4 recip = vrecpeq_f32(yf);
5915 // recip *= vrecpsq_f32(yf, recip);
5916 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005917 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005918 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005919 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005920 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005921 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005922 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00005923 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005924 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005925 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005926 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5927 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5928 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5929 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005930 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005931 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5932 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5933 N1 = DAG.getConstant(2, MVT::i32);
5934 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5935 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5936 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5937 // Convert back to integer and return.
5938 // return vmovn_u32(vcvt_s32_f32(result));
5939 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5940 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5941 return N0;
5942}
5943
Evan Chenge8916542011-08-30 01:34:54 +00005944static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5945 EVT VT = Op.getNode()->getValueType(0);
5946 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5947
5948 unsigned Opc;
5949 bool ExtraOp = false;
5950 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00005951 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00005952 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5953 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5954 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5955 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5956 }
5957
5958 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00005959 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00005960 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005961 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00005962 Op.getOperand(1), Op.getOperand(2));
5963}
5964
Bob Wilsone7dde0c2013-11-03 06:14:38 +00005965SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
5966 assert(Subtarget->isTargetDarwin());
5967
5968 // For iOS, we want to call an alternative entry point: __sincos_stret,
5969 // return values are passed via sret.
5970 SDLoc dl(Op);
5971 SDValue Arg = Op.getOperand(0);
5972 EVT ArgVT = Arg.getValueType();
5973 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
5974
5975 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
5976 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5977
5978 // Pair of floats / doubles used to pass the result.
5979 StructType *RetTy = StructType::get(ArgTy, ArgTy, NULL);
5980
5981 // Create stack object for sret.
5982 const uint64_t ByteSize = TLI.getDataLayout()->getTypeAllocSize(RetTy);
5983 const unsigned StackAlign = TLI.getDataLayout()->getPrefTypeAlignment(RetTy);
5984 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
5985 SDValue SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
5986
5987 ArgListTy Args;
5988 ArgListEntry Entry;
5989
5990 Entry.Node = SRet;
5991 Entry.Ty = RetTy->getPointerTo();
5992 Entry.isSExt = false;
5993 Entry.isZExt = false;
5994 Entry.isSRet = true;
5995 Args.push_back(Entry);
5996
5997 Entry.Node = Arg;
5998 Entry.Ty = ArgTy;
5999 Entry.isSExt = false;
6000 Entry.isZExt = false;
6001 Args.push_back(Entry);
6002
6003 const char *LibcallName = (ArgVT == MVT::f64)
6004 ? "__sincos_stret" : "__sincosf_stret";
6005 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
6006
6007 TargetLowering::
6008 CallLoweringInfo CLI(DAG.getEntryNode(), Type::getVoidTy(*DAG.getContext()),
6009 false, false, false, false, 0,
6010 CallingConv::C, /*isTaillCall=*/false,
6011 /*doesNotRet=*/false, /*isReturnValueUsed*/false,
6012 Callee, Args, DAG, dl);
6013 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6014
6015 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6016 MachinePointerInfo(), false, false, false, 0);
6017
6018 // Address of cos field.
6019 SDValue Add = DAG.getNode(ISD::ADD, dl, getPointerTy(), SRet,
6020 DAG.getIntPtrConstant(ArgVT.getStoreSize()));
6021 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6022 MachinePointerInfo(), false, false, false, 0);
6023
6024 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6025 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6026 LoadSin.getValue(0), LoadCos.getValue(0));
6027}
6028
Eli Friedman10f9ce22011-09-15 22:26:18 +00006029static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006030 // Monotonic load/store is legal for all targets
6031 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6032 return Op;
6033
6034 // Aquire/Release load/store is not legal for targets without a
6035 // dmb or equivalent available.
6036 return SDValue();
6037}
6038
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006039static void
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006040ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006041 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006042 SDLoc dl(Node);
Duncan Sandsd278d352011-10-18 12:44:00 +00006043 assert (Node->getValueType(0) == MVT::i64 &&
6044 "Only know how to expand i64 atomics");
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006045 AtomicSDNode *AN = cast<AtomicSDNode>(Node);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006046
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006047 SmallVector<SDValue, 6> Ops;
6048 Ops.push_back(Node->getOperand(0)); // Chain
6049 Ops.push_back(Node->getOperand(1)); // Ptr
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006050 for(unsigned i=2; i<Node->getNumOperands(); i++) {
6051 // Low part
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006052 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006053 Node->getOperand(i), DAG.getIntPtrConstant(0)));
6054 // High part
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006055 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006056 Node->getOperand(i), DAG.getIntPtrConstant(1)));
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006057 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006058 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6059 SDValue Result =
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006060 DAG.getAtomic(Node->getOpcode(), dl, MVT::i64, Tys, Ops.data(), Ops.size(),
6061 cast<MemSDNode>(Node)->getMemOperand(), AN->getOrdering(),
6062 AN->getSynchScope());
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006063 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006064 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
6065 Results.push_back(Result.getValue(2));
6066}
6067
Tim Northoverbc933082013-05-23 19:11:20 +00006068static void ReplaceREADCYCLECOUNTER(SDNode *N,
6069 SmallVectorImpl<SDValue> &Results,
6070 SelectionDAG &DAG,
6071 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006072 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00006073 SDValue Cycles32, OutChain;
6074
6075 if (Subtarget->hasPerfMon()) {
6076 // Under Power Management extensions, the cycle-count is:
6077 // mrc p15, #0, <Rt>, c9, c13, #0
6078 SDValue Ops[] = { N->getOperand(0), // Chain
6079 DAG.getConstant(Intrinsic::arm_mrc, MVT::i32),
6080 DAG.getConstant(15, MVT::i32),
6081 DAG.getConstant(0, MVT::i32),
6082 DAG.getConstant(9, MVT::i32),
6083 DAG.getConstant(13, MVT::i32),
6084 DAG.getConstant(0, MVT::i32)
6085 };
6086
6087 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
6088 DAG.getVTList(MVT::i32, MVT::Other), &Ops[0],
6089 array_lengthof(Ops));
6090 OutChain = Cycles32.getValue(1);
6091 } else {
6092 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6093 // there are older ARM CPUs that have implementation-specific ways of
6094 // obtaining this information (FIXME!).
6095 Cycles32 = DAG.getConstant(0, MVT::i32);
6096 OutChain = DAG.getEntryNode();
6097 }
6098
6099
6100 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
6101 Cycles32, DAG.getConstant(0, MVT::i32));
6102 Results.push_back(Cycles64);
6103 Results.push_back(OutChain);
6104}
6105
Dan Gohman21cea8a2010-04-17 15:26:15 +00006106SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006107 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006108 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006109 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006110 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006111 case ISD::GlobalAddress:
6112 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
6113 LowerGlobalAddressELF(Op, DAG);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006114 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006115 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006116 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6117 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006118 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006119 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006120 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006121 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006122 case ISD::SINT_TO_FP:
6123 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6124 case ISD::FP_TO_SINT:
6125 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006126 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006127 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006128 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006129 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006130 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006131 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006132 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6133 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006134 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006135 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006136 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006137 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006138 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006139 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006140 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach8546ec92010-01-18 19:58:49 +00006141 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006142 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006143 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006144 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006145 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006146 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006147 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006148 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006149 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006150 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006151 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006152 case ISD::SDIV: return LowerSDIV(Op, DAG);
6153 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006154 case ISD::ADDC:
6155 case ISD::ADDE:
6156 case ISD::SUBC:
6157 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006158 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006159 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006160 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006161 case ISD::SDIVREM:
6162 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006163 }
Evan Cheng10043e22007-01-19 07:51:42 +00006164}
6165
Duncan Sands6ed40142008-12-01 11:39:25 +00006166/// ReplaceNodeResults - Replace the results of node with an illegal result
6167/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006168void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6169 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006170 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006171 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006172 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006173 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006174 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peck527da1b2010-11-23 03:31:01 +00006175 case ISD::BITCAST:
6176 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006177 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006178 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006179 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006180 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006181 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006182 case ISD::READCYCLECOUNTER:
6183 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6184 return;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006185 case ISD::ATOMIC_STORE:
6186 case ISD::ATOMIC_LOAD:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006187 case ISD::ATOMIC_LOAD_ADD:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006188 case ISD::ATOMIC_LOAD_AND:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006189 case ISD::ATOMIC_LOAD_NAND:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006190 case ISD::ATOMIC_LOAD_OR:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006191 case ISD::ATOMIC_LOAD_SUB:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006192 case ISD::ATOMIC_LOAD_XOR:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006193 case ISD::ATOMIC_SWAP:
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006194 case ISD::ATOMIC_CMP_SWAP:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006195 case ISD::ATOMIC_LOAD_MIN:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006196 case ISD::ATOMIC_LOAD_UMIN:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006197 case ISD::ATOMIC_LOAD_MAX:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006198 case ISD::ATOMIC_LOAD_UMAX:
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006199 ReplaceATOMIC_OP_64(N, Results, DAG);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006200 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006201 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006202 if (Res.getNode())
6203 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006204}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006205
Evan Cheng10043e22007-01-19 07:51:42 +00006206//===----------------------------------------------------------------------===//
6207// ARM Scheduler Hooks
6208//===----------------------------------------------------------------------===//
6209
6210MachineBasicBlock *
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006211ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
6212 MachineBasicBlock *BB,
6213 unsigned Size) const {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006214 unsigned dest = MI->getOperand(0).getReg();
6215 unsigned ptr = MI->getOperand(1).getReg();
6216 unsigned oldval = MI->getOperand(2).getReg();
6217 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006219 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(4).getImm());
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006220 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00006221 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006222
Cameron Zwarichd7c55fe2011-05-18 02:20:07 +00006223 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Craig Topperc7242e02012-04-20 07:30:17 +00006224 unsigned scratch = MRI.createVirtualRegister(isThumb2 ?
6225 (const TargetRegisterClass*)&ARM::rGPRRegClass :
6226 (const TargetRegisterClass*)&ARM::GPRRegClass);
Cameron Zwarichd7c55fe2011-05-18 02:20:07 +00006227
6228 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006229 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6230 MRI.constrainRegClass(oldval, &ARM::rGPRRegClass);
6231 MRI.constrainRegClass(newval, &ARM::rGPRRegClass);
Cameron Zwarichd7c55fe2011-05-18 02:20:07 +00006232 }
6233
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006234 unsigned ldrOpc, strOpc;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006235 getExclusiveOperation(Size, Ord, isThumb2, ldrOpc, strOpc);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006236
6237 MachineFunction *MF = BB->getParent();
6238 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6239 MachineFunction::iterator It = BB;
6240 ++It; // insert the new blocks after the current block
6241
6242 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
6243 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
6244 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6245 MF->insert(It, loop1MBB);
6246 MF->insert(It, loop2MBB);
6247 MF->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006248
6249 // Transfer the remainder of BB and its successor edges to exitMBB.
6250 exitMBB->splice(exitMBB->begin(), BB,
6251 llvm::next(MachineBasicBlock::iterator(MI)),
6252 BB->end());
6253 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006254
6255 // thisMBB:
6256 // ...
6257 // fallthrough --> loop1MBB
6258 BB->addSuccessor(loop1MBB);
6259
6260 // loop1MBB:
6261 // ldrex dest, [ptr]
6262 // cmp dest, oldval
6263 // bne exitMBB
6264 BB = loop1MBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006265 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6266 if (ldrOpc == ARM::t2LDREX)
6267 MIB.addImm(0);
6268 AddDefaultPred(MIB);
Jim Grosbach57ccc192009-12-14 20:14:59 +00006269 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006270 .addReg(dest).addReg(oldval));
Jim Grosbach57ccc192009-12-14 20:14:59 +00006271 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6272 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006273 BB->addSuccessor(loop2MBB);
6274 BB->addSuccessor(exitMBB);
6275
6276 // loop2MBB:
6277 // strex scratch, newval, [ptr]
6278 // cmp scratch, #0
6279 // bne loop1MBB
6280 BB = loop2MBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006281 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
6282 if (strOpc == ARM::t2STREX)
6283 MIB.addImm(0);
6284 AddDefaultPred(MIB);
Jim Grosbach57ccc192009-12-14 20:14:59 +00006285 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006286 .addReg(scratch).addImm(0));
Jim Grosbach57ccc192009-12-14 20:14:59 +00006287 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6288 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006289 BB->addSuccessor(loop1MBB);
6290 BB->addSuccessor(exitMBB);
6291
6292 // exitMBB:
6293 // ...
6294 BB = exitMBB;
Jim Grosbachd0860d62010-01-15 00:18:34 +00006295
Dan Gohman34396292010-07-06 20:24:04 +00006296 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbachd0860d62010-01-15 00:18:34 +00006297
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006298 return BB;
6299}
6300
6301MachineBasicBlock *
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006302ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
6303 unsigned Size, unsigned BinOpcode) const {
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006304 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
6305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6306
6307 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach029fbd92010-01-15 00:22:18 +00006308 MachineFunction *MF = BB->getParent();
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006309 MachineFunction::iterator It = BB;
6310 ++It;
6311
6312 unsigned dest = MI->getOperand(0).getReg();
6313 unsigned ptr = MI->getOperand(1).getReg();
6314 unsigned incr = MI->getOperand(2).getReg();
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006315 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006316 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00006317 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006318
6319 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6320 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006321 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6322 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006323 MRI.constrainRegClass(incr, &ARM::rGPRRegClass);
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006324 }
6325
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006326 unsigned ldrOpc, strOpc;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006327 getExclusiveOperation(Size, Ord, isThumb2, ldrOpc, strOpc);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006328
Jim Grosbach029fbd92010-01-15 00:22:18 +00006329 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6330 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6331 MF->insert(It, loopMBB);
6332 MF->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006333
6334 // Transfer the remainder of BB and its successor edges to exitMBB.
6335 exitMBB->splice(exitMBB->begin(), BB,
6336 llvm::next(MachineBasicBlock::iterator(MI)),
6337 BB->end());
6338 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006339
Craig Topperc7242e02012-04-20 07:30:17 +00006340 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesend3bda3c2012-08-31 02:08:34 +00006341 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topperc7242e02012-04-20 07:30:17 +00006342 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006343 unsigned scratch = MRI.createVirtualRegister(TRC);
6344 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006345
6346 // thisMBB:
6347 // ...
6348 // fallthrough --> loopMBB
6349 BB->addSuccessor(loopMBB);
6350
6351 // loopMBB:
6352 // ldrex dest, ptr
Jim Grosbach57ccc192009-12-14 20:14:59 +00006353 // <binop> scratch2, dest, incr
6354 // strex scratch, scratch2, ptr
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006355 // cmp scratch, #0
6356 // bne- loopMBB
6357 // fallthrough --> exitMBB
6358 BB = loopMBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006359 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6360 if (ldrOpc == ARM::t2LDREX)
6361 MIB.addImm(0);
6362 AddDefaultPred(MIB);
Jim Grosbachea8f6e32009-12-15 00:12:35 +00006363 if (BinOpcode) {
6364 // operand order needs to go the other way for NAND
6365 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
6366 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
6367 addReg(incr).addReg(dest)).addReg(0);
6368 else
6369 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
6370 addReg(dest).addReg(incr)).addReg(0);
6371 }
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006372
Jim Grosbacha05627e2011-09-09 18:37:27 +00006373 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6374 if (strOpc == ARM::t2STREX)
6375 MIB.addImm(0);
6376 AddDefaultPred(MIB);
Jim Grosbach57ccc192009-12-14 20:14:59 +00006377 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006378 .addReg(scratch).addImm(0));
Jim Grosbach57ccc192009-12-14 20:14:59 +00006379 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6380 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006381
6382 BB->addSuccessor(loopMBB);
6383 BB->addSuccessor(exitMBB);
6384
6385 // exitMBB:
6386 // ...
6387 BB = exitMBB;
Evan Chengdb4d7982009-12-21 19:53:39 +00006388
Dan Gohman34396292010-07-06 20:24:04 +00006389 MI->eraseFromParent(); // The instruction is gone now.
Evan Chengdb4d7982009-12-21 19:53:39 +00006390
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006391 return BB;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006392}
6393
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006394MachineBasicBlock *
6395ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
6396 MachineBasicBlock *BB,
6397 unsigned Size,
6398 bool signExtend,
6399 ARMCC::CondCodes Cond) const {
6400 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6401
6402 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6403 MachineFunction *MF = BB->getParent();
6404 MachineFunction::iterator It = BB;
6405 ++It;
6406
6407 unsigned dest = MI->getOperand(0).getReg();
6408 unsigned ptr = MI->getOperand(1).getReg();
6409 unsigned incr = MI->getOperand(2).getReg();
6410 unsigned oldval = dest;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006411 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006412 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006413 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006414
6415 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6416 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006417 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6418 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006419 MRI.constrainRegClass(incr, &ARM::rGPRRegClass);
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006420 }
6421
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006422 unsigned ldrOpc, strOpc, extendOpc;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006423 getExclusiveOperation(Size, Ord, isThumb2, ldrOpc, strOpc);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006424 switch (Size) {
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006425 default: llvm_unreachable("unsupported size for AtomicBinaryMinMax!");
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006426 case 1:
Jim Grosbach8b31ef52011-07-27 16:47:19 +00006427 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006428 break;
6429 case 2:
Jim Grosbach8b31ef52011-07-27 16:47:19 +00006430 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006431 break;
6432 case 4:
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006433 extendOpc = 0;
6434 break;
6435 }
6436
6437 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6438 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6439 MF->insert(It, loopMBB);
6440 MF->insert(It, exitMBB);
6441
6442 // Transfer the remainder of BB and its successor edges to exitMBB.
6443 exitMBB->splice(exitMBB->begin(), BB,
6444 llvm::next(MachineBasicBlock::iterator(MI)),
6445 BB->end());
6446 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6447
Craig Topperc7242e02012-04-20 07:30:17 +00006448 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesend3bda3c2012-08-31 02:08:34 +00006449 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topperc7242e02012-04-20 07:30:17 +00006450 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006451 unsigned scratch = MRI.createVirtualRegister(TRC);
6452 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006453
6454 // thisMBB:
6455 // ...
6456 // fallthrough --> loopMBB
6457 BB->addSuccessor(loopMBB);
6458
6459 // loopMBB:
6460 // ldrex dest, ptr
6461 // (sign extend dest, if required)
6462 // cmp dest, incr
James Molloy9e98ef12012-09-26 09:48:32 +00006463 // cmov.cond scratch2, incr, dest
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006464 // strex scratch, scratch2, ptr
6465 // cmp scratch, #0
6466 // bne- loopMBB
6467 // fallthrough --> exitMBB
6468 BB = loopMBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006469 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6470 if (ldrOpc == ARM::t2LDREX)
6471 MIB.addImm(0);
6472 AddDefaultPred(MIB);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006473
6474 // Sign extend the value, if necessary.
6475 if (signExtend && extendOpc) {
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006476 oldval = MRI.createVirtualRegister(isThumb2 ? &ARM::rGPRRegClass
6477 : &ARM::GPRnopcRegClass);
6478 if (!isThumb2)
6479 MRI.constrainRegClass(dest, &ARM::GPRnopcRegClass);
Jim Grosbach8b31ef52011-07-27 16:47:19 +00006480 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
6481 .addReg(dest)
6482 .addImm(0));
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006483 }
6484
6485 // Build compare and cmov instructions.
6486 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6487 .addReg(oldval).addReg(incr));
6488 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
James Molloy9e98ef12012-09-26 09:48:32 +00006489 .addReg(incr).addReg(oldval).addImm(Cond).addReg(ARM::CPSR);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006490
Jim Grosbacha05627e2011-09-09 18:37:27 +00006491 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6492 if (strOpc == ARM::t2STREX)
6493 MIB.addImm(0);
6494 AddDefaultPred(MIB);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006495 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6496 .addReg(scratch).addImm(0));
6497 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6498 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6499
6500 BB->addSuccessor(loopMBB);
6501 BB->addSuccessor(exitMBB);
6502
6503 // exitMBB:
6504 // ...
6505 BB = exitMBB;
6506
6507 MI->eraseFromParent(); // The instruction is gone now.
6508
6509 return BB;
6510}
6511
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006512MachineBasicBlock *
6513ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
6514 unsigned Op1, unsigned Op2,
Silviu Baranga93aefa52012-11-29 14:41:25 +00006515 bool NeedsCarry, bool IsCmpxchg,
6516 bool IsMinMax, ARMCC::CondCodes CC) const {
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006517 // This also handles ATOMIC_SWAP and ATOMIC_STORE, indicated by Op1==0.
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006518 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6519
6520 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6521 MachineFunction *MF = BB->getParent();
6522 MachineFunction::iterator It = BB;
6523 ++It;
6524
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006525 bool isStore = (MI->getOpcode() == ARM::ATOMIC_STORE_I64);
6526 unsigned offset = (isStore ? -2 : 0);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006527 unsigned destlo = MI->getOperand(0).getReg();
6528 unsigned desthi = MI->getOperand(1).getReg();
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006529 unsigned ptr = MI->getOperand(offset+2).getReg();
6530 unsigned vallo = MI->getOperand(offset+3).getReg();
6531 unsigned valhi = MI->getOperand(offset+4).getReg();
6532 unsigned OrdIdx = offset + (IsCmpxchg ? 7 : 5);
6533 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(OrdIdx).getImm());
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006534 DebugLoc dl = MI->getDebugLoc();
6535 bool isThumb2 = Subtarget->isThumb2();
6536
6537 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6538 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006539 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
6540 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
6541 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Joey Goulye1de9e92013-08-22 12:19:24 +00006542 MRI.constrainRegClass(vallo, &ARM::rGPRRegClass);
6543 MRI.constrainRegClass(valhi, &ARM::rGPRRegClass);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006544 }
6545
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006546 unsigned ldrOpc, strOpc;
6547 getExclusiveOperation(8, Ord, isThumb2, ldrOpc, strOpc);
6548
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006549 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedmand7776ed2011-09-01 22:27:41 +00006550 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Silviu Baranga93aefa52012-11-29 14:41:25 +00006551 if (IsCmpxchg || IsMinMax)
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006552 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006553 if (IsCmpxchg)
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006554 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006555 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006556
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006557 MF->insert(It, loopMBB);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006558 if (IsCmpxchg || IsMinMax) MF->insert(It, contBB);
6559 if (IsCmpxchg) MF->insert(It, cont2BB);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006560 MF->insert(It, exitMBB);
6561
6562 // Transfer the remainder of BB and its successor edges to exitMBB.
6563 exitMBB->splice(exitMBB->begin(), BB,
6564 llvm::next(MachineBasicBlock::iterator(MI)),
6565 BB->end());
6566 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6567
Craig Topperc7242e02012-04-20 07:30:17 +00006568 const TargetRegisterClass *TRC = isThumb2 ?
6569 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6570 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006571 unsigned storesuccess = MRI.createVirtualRegister(TRC);
6572
6573 // thisMBB:
6574 // ...
6575 // fallthrough --> loopMBB
6576 BB->addSuccessor(loopMBB);
6577
6578 // loopMBB:
6579 // ldrexd r2, r3, ptr
6580 // <binopa> r0, r2, incr
6581 // <binopb> r1, r3, incr
6582 // strexd storesuccess, r0, r1, ptr
6583 // cmp storesuccess, #0
6584 // bne- loopMBB
6585 // fallthrough --> exitMBB
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006586 BB = loopMBB;
Tim Northovera0edd3e2013-01-29 09:06:13 +00006587
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006588 if (!isStore) {
6589 // Load
6590 if (isThumb2) {
6591 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
6592 .addReg(destlo, RegState::Define)
6593 .addReg(desthi, RegState::Define)
6594 .addReg(ptr));
6595 } else {
6596 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6597 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
6598 .addReg(GPRPair0, RegState::Define).addReg(ptr));
6599 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
6600 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo)
6601 .addReg(GPRPair0, 0, ARM::gsub_0);
6602 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi)
6603 .addReg(GPRPair0, 0, ARM::gsub_1);
6604 }
Silviu Baranga93aefa52012-11-29 14:41:25 +00006605 }
Weiming Zhao8f56f882012-11-16 21:55:34 +00006606
Tim Northovera0edd3e2013-01-29 09:06:13 +00006607 unsigned StoreLo, StoreHi;
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006608 if (IsCmpxchg) {
6609 // Add early exit
6610 for (unsigned i = 0; i < 2; i++) {
6611 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
6612 ARM::CMPrr))
6613 .addReg(i == 0 ? destlo : desthi)
6614 .addReg(i == 0 ? vallo : valhi));
6615 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6616 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6617 BB->addSuccessor(exitMBB);
6618 BB->addSuccessor(i == 0 ? contBB : cont2BB);
6619 BB = (i == 0 ? contBB : cont2BB);
6620 }
6621
6622 // Copy to physregs for strexd
Tim Northovera0edd3e2013-01-29 09:06:13 +00006623 StoreLo = MI->getOperand(5).getReg();
6624 StoreHi = MI->getOperand(6).getReg();
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006625 } else if (Op1) {
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006626 // Perform binary operation
Weiming Zhao8f56f882012-11-16 21:55:34 +00006627 unsigned tmpRegLo = MRI.createVirtualRegister(TRC);
6628 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), tmpRegLo)
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006629 .addReg(destlo).addReg(vallo))
6630 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
Weiming Zhao8f56f882012-11-16 21:55:34 +00006631 unsigned tmpRegHi = MRI.createVirtualRegister(TRC);
6632 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), tmpRegHi)
Silviu Baranga93aefa52012-11-29 14:41:25 +00006633 .addReg(desthi).addReg(valhi))
6634 .addReg(IsMinMax ? ARM::CPSR : 0, getDefRegState(IsMinMax));
Weiming Zhao8f56f882012-11-16 21:55:34 +00006635
Tim Northovera0edd3e2013-01-29 09:06:13 +00006636 StoreLo = tmpRegLo;
6637 StoreHi = tmpRegHi;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006638 } else {
6639 // Copy to physregs for strexd
Tim Northovera0edd3e2013-01-29 09:06:13 +00006640 StoreLo = vallo;
6641 StoreHi = valhi;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006642 }
Silviu Baranga93aefa52012-11-29 14:41:25 +00006643 if (IsMinMax) {
6644 // Compare and branch to exit block.
6645 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6646 .addMBB(exitMBB).addImm(CC).addReg(ARM::CPSR);
6647 BB->addSuccessor(exitMBB);
6648 BB->addSuccessor(contBB);
6649 BB = contBB;
Tim Northovera0edd3e2013-01-29 09:06:13 +00006650 StoreLo = vallo;
6651 StoreHi = valhi;
Silviu Baranga93aefa52012-11-29 14:41:25 +00006652 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006653
6654 // Store
Tim Northovera0edd3e2013-01-29 09:06:13 +00006655 if (isThumb2) {
Joey Goulye1de9e92013-08-22 12:19:24 +00006656 MRI.constrainRegClass(StoreLo, &ARM::rGPRRegClass);
6657 MRI.constrainRegClass(StoreHi, &ARM::rGPRRegClass);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006658 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
Tim Northovera0edd3e2013-01-29 09:06:13 +00006659 .addReg(StoreLo).addReg(StoreHi).addReg(ptr));
6660 } else {
6661 // Marshal a pair...
6662 unsigned StorePair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6663 unsigned UndefPair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6664 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6665 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), UndefPair);
6666 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6667 .addReg(UndefPair)
6668 .addReg(StoreLo)
6669 .addImm(ARM::gsub_0);
6670 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), StorePair)
6671 .addReg(r1)
6672 .addReg(StoreHi)
6673 .addImm(ARM::gsub_1);
6674
6675 // ...and store it
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006676 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
Tim Northovera0edd3e2013-01-29 09:06:13 +00006677 .addReg(StorePair).addReg(ptr));
6678 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006679 // Cmp+jump
6680 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6681 .addReg(storesuccess).addImm(0));
6682 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6683 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6684
6685 BB->addSuccessor(loopMBB);
6686 BB->addSuccessor(exitMBB);
6687
6688 // exitMBB:
6689 // ...
6690 BB = exitMBB;
6691
6692 MI->eraseFromParent(); // The instruction is gone now.
6693
6694 return BB;
6695}
6696
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006697MachineBasicBlock *
6698ARMTargetLowering::EmitAtomicLoad64(MachineInstr *MI, MachineBasicBlock *BB) const {
6699
6700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6701
6702 unsigned destlo = MI->getOperand(0).getReg();
6703 unsigned desthi = MI->getOperand(1).getReg();
6704 unsigned ptr = MI->getOperand(2).getReg();
6705 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
6706 DebugLoc dl = MI->getDebugLoc();
6707 bool isThumb2 = Subtarget->isThumb2();
6708
6709 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6710 if (isThumb2) {
6711 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
6712 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
6713 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
6714 }
6715 unsigned ldrOpc, strOpc;
6716 getExclusiveOperation(8, Ord, isThumb2, ldrOpc, strOpc);
6717
6718 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(ldrOpc));
6719
6720 if (isThumb2) {
6721 MIB.addReg(destlo, RegState::Define)
6722 .addReg(desthi, RegState::Define)
6723 .addReg(ptr);
6724
6725 } else {
6726 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6727 MIB.addReg(GPRPair0, RegState::Define).addReg(ptr);
6728
6729 // Copy GPRPair0 into dest. (This copy will normally be coalesced.)
6730 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), destlo)
6731 .addReg(GPRPair0, 0, ARM::gsub_0);
6732 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), desthi)
6733 .addReg(GPRPair0, 0, ARM::gsub_1);
6734 }
6735 AddDefaultPred(MIB);
6736
6737 MI->eraseFromParent(); // The instruction is gone now.
6738
6739 return BB;
6740}
6741
Bill Wendling030b58e2011-10-06 22:18:16 +00006742/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6743/// registers the function context.
6744void ARMTargetLowering::
6745SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6746 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendling374ee192011-10-03 21:25:38 +00006747 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6748 DebugLoc dl = MI->getDebugLoc();
6749 MachineFunction *MF = MBB->getParent();
6750 MachineRegisterInfo *MRI = &MF->getRegInfo();
6751 MachineConstantPool *MCP = MF->getConstantPool();
6752 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6753 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006754
Bill Wendling374ee192011-10-03 21:25:38 +00006755 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006756 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006757
Bill Wendling374ee192011-10-03 21:25:38 +00006758 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006759 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006760 ARMConstantPoolValue *CPV =
6761 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6762 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6763
Craig Topperc7242e02012-04-20 07:30:17 +00006764 const TargetRegisterClass *TRC = isThumb ?
6765 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6766 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006767
Bill Wendling030b58e2011-10-06 22:18:16 +00006768 // Grab constant pool and fixed stack memory operands.
6769 MachineMemOperand *CPMMO =
6770 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6771 MachineMemOperand::MOLoad, 4, 4);
6772
6773 MachineMemOperand *FIMMOSt =
6774 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6775 MachineMemOperand::MOStore, 4, 4);
6776
6777 // Load the address of the dispatch MBB into the jump buffer.
6778 if (isThumb2) {
6779 // Incoming value: jbuf
6780 // ldr.n r5, LCPI1_1
6781 // orr r5, r5, #1
6782 // add r5, pc
6783 // str r5, [$jbuf, #+4] ; &jbuf[1]
6784 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6785 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6786 .addConstantPoolIndex(CPI)
6787 .addMemOperand(CPMMO));
6788 // Set the low bit because of thumb mode.
6789 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6790 AddDefaultCC(
6791 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6792 .addReg(NewVReg1, RegState::Kill)
6793 .addImm(0x01)));
6794 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6795 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6796 .addReg(NewVReg2, RegState::Kill)
6797 .addImm(PCLabelId);
6798 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6799 .addReg(NewVReg3, RegState::Kill)
6800 .addFrameIndex(FI)
6801 .addImm(36) // &jbuf[1] :: pc
6802 .addMemOperand(FIMMOSt));
6803 } else if (isThumb) {
6804 // Incoming value: jbuf
6805 // ldr.n r1, LCPI1_4
6806 // add r1, pc
6807 // mov r2, #1
6808 // orrs r1, r2
6809 // add r2, $jbuf, #+4 ; &jbuf[1]
6810 // str r1, [r2]
6811 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6812 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6813 .addConstantPoolIndex(CPI)
6814 .addMemOperand(CPMMO));
6815 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6816 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6817 .addReg(NewVReg1, RegState::Kill)
6818 .addImm(PCLabelId);
6819 // Set the low bit because of thumb mode.
6820 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6821 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6822 .addReg(ARM::CPSR, RegState::Define)
6823 .addImm(1));
6824 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6825 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6826 .addReg(ARM::CPSR, RegState::Define)
6827 .addReg(NewVReg2, RegState::Kill)
6828 .addReg(NewVReg3, RegState::Kill));
6829 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6830 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6831 .addFrameIndex(FI)
6832 .addImm(36)); // &jbuf[1] :: pc
6833 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6834 .addReg(NewVReg4, RegState::Kill)
6835 .addReg(NewVReg5, RegState::Kill)
6836 .addImm(0)
6837 .addMemOperand(FIMMOSt));
6838 } else {
6839 // Incoming value: jbuf
6840 // ldr r1, LCPI1_1
6841 // add r1, pc, r1
6842 // str r1, [$jbuf, #+4] ; &jbuf[1]
6843 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6844 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6845 .addConstantPoolIndex(CPI)
6846 .addImm(0)
6847 .addMemOperand(CPMMO));
6848 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6849 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6850 .addReg(NewVReg1, RegState::Kill)
6851 .addImm(PCLabelId));
6852 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6853 .addReg(NewVReg2, RegState::Kill)
6854 .addFrameIndex(FI)
6855 .addImm(36) // &jbuf[1] :: pc
6856 .addMemOperand(FIMMOSt));
6857 }
6858}
6859
6860MachineBasicBlock *ARMTargetLowering::
6861EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
6862 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6863 DebugLoc dl = MI->getDebugLoc();
6864 MachineFunction *MF = MBB->getParent();
6865 MachineRegisterInfo *MRI = &MF->getRegInfo();
6866 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6867 MachineFrameInfo *MFI = MF->getFrameInfo();
6868 int FI = MFI->getFunctionContextIndex();
6869
Craig Topperc7242e02012-04-20 07:30:17 +00006870 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6871 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen691ae332012-05-20 06:38:47 +00006872 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006873
Bill Wendling362c1b02011-10-06 21:29:56 +00006874 // Get a mapping of the call site numbers to all of the landing pads they're
6875 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006876 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6877 unsigned MaxCSNum = 0;
6878 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006879 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6880 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006881 if (!BB->isLandingPad()) continue;
6882
6883 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6884 // pad.
6885 for (MachineBasicBlock::iterator
6886 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6887 if (!II->isEHLabel()) continue;
6888
6889 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006890 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006891
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006892 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6893 for (SmallVectorImpl<unsigned>::iterator
6894 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6895 CSI != CSE; ++CSI) {
6896 CallSiteNumToLPad[*CSI].push_back(BB);
6897 MaxCSNum = std::max(MaxCSNum, *CSI);
6898 }
Bill Wendling202803e2011-10-05 00:02:33 +00006899 break;
6900 }
6901 }
6902
6903 // Get an ordered list of the machine basic blocks for the jump table.
6904 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006905 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006906 LPadList.reserve(CallSiteNumToLPad.size());
6907 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6908 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6909 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006910 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006911 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006912 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6913 }
Bill Wendling202803e2011-10-05 00:02:33 +00006914 }
6915
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006916 assert(!LPadList.empty() &&
6917 "No landing pad destinations for the dispatch jump table!");
6918
Bill Wendling362c1b02011-10-06 21:29:56 +00006919 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006920 MachineJumpTableInfo *JTI =
6921 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6922 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6923 unsigned UId = AFI->createJumpTableUId();
Chad Rosier96603432013-03-01 18:30:38 +00006924 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006925
Bill Wendling362c1b02011-10-06 21:29:56 +00006926 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006927
6928 // Shove the dispatch's address into the return slot in the function context.
6929 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6930 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006931
Bill Wendling324be982011-10-05 00:39:32 +00006932 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006933 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006934 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006935 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006936 else
6937 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6938
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006939 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006940 DispatchBB->addSuccessor(TrapBB);
6941
6942 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6943 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006944
Bill Wendling510fbcd2011-10-17 21:32:56 +00006945 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006946 MF->insert(MF->end(), DispatchBB);
6947 MF->insert(MF->end(), DispContBB);
6948 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006949
Bill Wendling030b58e2011-10-06 22:18:16 +00006950 // Insert code into the entry block that creates and registers the function
6951 // context.
6952 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6953
Bill Wendling030b58e2011-10-06 22:18:16 +00006954 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006955 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006956 MachineMemOperand::MOLoad |
6957 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006958
Chad Rosier1ec8e402012-11-06 23:05:24 +00006959 MachineInstrBuilder MIB;
6960 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6961
6962 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6963 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6964
6965 // Add a register mask with no preserved registers. This results in all
6966 // registers being marked as clobbered.
6967 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006968
Bill Wendling85833f72011-10-18 22:49:07 +00006969 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006970 if (Subtarget->isThumb2()) {
6971 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6972 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6973 .addFrameIndex(FI)
6974 .addImm(4)
6975 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006976
Bill Wendling85833f72011-10-18 22:49:07 +00006977 if (NumLPads < 256) {
6978 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6979 .addReg(NewVReg1)
6980 .addImm(LPadList.size()));
6981 } else {
6982 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6983 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006984 .addImm(NumLPads & 0xFFFF));
6985
6986 unsigned VReg2 = VReg1;
6987 if ((NumLPads & 0xFFFF0000) != 0) {
6988 VReg2 = MRI->createVirtualRegister(TRC);
6989 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6990 .addReg(VReg1)
6991 .addImm(NumLPads >> 16));
6992 }
6993
Bill Wendling85833f72011-10-18 22:49:07 +00006994 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6995 .addReg(NewVReg1)
6996 .addReg(VReg2));
6997 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006998
Bill Wendling5626c662011-10-06 22:53:00 +00006999 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
7000 .addMBB(TrapBB)
7001 .addImm(ARMCC::HI)
7002 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00007003
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007004 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
7005 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00007006 .addJumpTableIndex(MJTI)
7007 .addImm(UId));
Bill Wendling202803e2011-10-05 00:02:33 +00007008
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007009 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007010 AddDefaultCC(
7011 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007012 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
7013 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00007014 .addReg(NewVReg1)
7015 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
7016
7017 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007018 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00007019 .addReg(NewVReg1)
Bill Wendling5626c662011-10-06 22:53:00 +00007020 .addJumpTableIndex(MJTI)
7021 .addImm(UId);
7022 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00007023 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7024 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
7025 .addFrameIndex(FI)
7026 .addImm(1)
7027 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00007028
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007029 if (NumLPads < 256) {
7030 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
7031 .addReg(NewVReg1)
7032 .addImm(NumLPads));
7033 } else {
7034 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00007035 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7036 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7037
7038 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007039 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007040 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007041 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007042 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007043
7044 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7045 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
7046 .addReg(VReg1, RegState::Define)
7047 .addConstantPoolIndex(Idx));
7048 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
7049 .addReg(NewVReg1)
7050 .addReg(VReg1));
7051 }
7052
Bill Wendlingb3d46782011-10-06 23:37:36 +00007053 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
7054 .addMBB(TrapBB)
7055 .addImm(ARMCC::HI)
7056 .addReg(ARM::CPSR);
7057
7058 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7059 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
7060 .addReg(ARM::CPSR, RegState::Define)
7061 .addReg(NewVReg1)
7062 .addImm(2));
7063
7064 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00007065 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendlingb3d46782011-10-06 23:37:36 +00007066 .addJumpTableIndex(MJTI)
7067 .addImm(UId));
7068
7069 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7070 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
7071 .addReg(ARM::CPSR, RegState::Define)
7072 .addReg(NewVReg2, RegState::Kill)
7073 .addReg(NewVReg3));
7074
7075 MachineMemOperand *JTMMOLd =
7076 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
7077 MachineMemOperand::MOLoad, 4, 4);
7078
7079 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
7080 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
7081 .addReg(NewVReg4, RegState::Kill)
7082 .addImm(0)
7083 .addMemOperand(JTMMOLd));
7084
Chad Rosier96603432013-03-01 18:30:38 +00007085 unsigned NewVReg6 = NewVReg5;
7086 if (RelocM == Reloc::PIC_) {
7087 NewVReg6 = MRI->createVirtualRegister(TRC);
7088 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
7089 .addReg(ARM::CPSR, RegState::Define)
7090 .addReg(NewVReg5, RegState::Kill)
7091 .addReg(NewVReg3));
7092 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00007093
7094 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
7095 .addReg(NewVReg6, RegState::Kill)
7096 .addJumpTableIndex(MJTI)
7097 .addImm(UId);
Bill Wendling5626c662011-10-06 22:53:00 +00007098 } else {
7099 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7100 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
7101 .addFrameIndex(FI)
7102 .addImm(4)
7103 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00007104
Bill Wendling4969dcd2011-10-18 22:52:20 +00007105 if (NumLPads < 256) {
7106 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
7107 .addReg(NewVReg1)
7108 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00007109 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00007110 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7111 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007112 .addImm(NumLPads & 0xFFFF));
7113
7114 unsigned VReg2 = VReg1;
7115 if ((NumLPads & 0xFFFF0000) != 0) {
7116 VReg2 = MRI->createVirtualRegister(TRC);
7117 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
7118 .addReg(VReg1)
7119 .addImm(NumLPads >> 16));
7120 }
7121
Bill Wendling4969dcd2011-10-18 22:52:20 +00007122 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7123 .addReg(NewVReg1)
7124 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00007125 } else {
7126 MachineConstantPool *ConstantPool = MF->getConstantPool();
7127 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7128 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7129
7130 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007131 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007132 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007133 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007134 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7135
7136 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7137 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
7138 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00007139 .addConstantPoolIndex(Idx)
7140 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00007141 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7142 .addReg(NewVReg1)
7143 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00007144 }
7145
Bill Wendling5626c662011-10-06 22:53:00 +00007146 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
7147 .addMBB(TrapBB)
7148 .addImm(ARMCC::HI)
7149 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00007150
Bill Wendling973c8172011-10-18 22:11:18 +00007151 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007152 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00007153 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00007154 .addReg(NewVReg1)
7155 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00007156 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7157 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007158 .addJumpTableIndex(MJTI)
7159 .addImm(UId));
7160
7161 MachineMemOperand *JTMMOLd =
7162 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
7163 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00007164 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007165 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00007166 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
7167 .addReg(NewVReg3, RegState::Kill)
7168 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007169 .addImm(0)
7170 .addMemOperand(JTMMOLd));
7171
Chad Rosier96603432013-03-01 18:30:38 +00007172 if (RelocM == Reloc::PIC_) {
7173 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
7174 .addReg(NewVReg5, RegState::Kill)
7175 .addReg(NewVReg4)
7176 .addJumpTableIndex(MJTI)
7177 .addImm(UId);
7178 } else {
7179 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
7180 .addReg(NewVReg5, RegState::Kill)
7181 .addJumpTableIndex(MJTI)
7182 .addImm(UId);
7183 }
Bill Wendling5626c662011-10-06 22:53:00 +00007184 }
Bill Wendling202803e2011-10-05 00:02:33 +00007185
Bill Wendling324be982011-10-05 00:39:32 +00007186 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007187 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00007188 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00007189 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
7190 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007191 if (SeenMBBs.insert(CurMBB))
Bill Wendling883ec972011-10-07 23:18:02 +00007192 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007193 }
7194
Bill Wendling26d27802011-10-17 05:25:09 +00007195 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper420525c2012-03-04 03:33:22 +00007196 const uint16_t *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00007197 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling883ec972011-10-07 23:18:02 +00007198 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
7199 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
7200 MachineBasicBlock *BB = *I;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007201
7202 // Remove the landing pad successor from the invoke block and replace it
7203 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00007204 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
7205 BB->succ_end());
7206 while (!Successors.empty()) {
7207 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00007208 if (SMBB->isLandingPad()) {
7209 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00007210 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007211 }
7212 }
7213
7214 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007215
7216 // Find the invoke call and mark all of the callee-saved registers as
7217 // 'implicit defined' so that they're spilled. This prevents code from
7218 // moving instructions to before the EH block, where they will never be
7219 // executed.
7220 for (MachineBasicBlock::reverse_iterator
7221 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007222 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007223
7224 DenseMap<unsigned, bool> DefRegs;
7225 for (MachineInstr::mop_iterator
7226 OI = II->operands_begin(), OE = II->operands_end();
7227 OI != OE; ++OI) {
7228 if (!OI->isReg()) continue;
7229 DefRegs[OI->getReg()] = true;
7230 }
7231
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00007232 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007233
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007234 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00007235 unsigned Reg = SavedRegs[i];
7236 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00007237 !ARM::tGPRRegClass.contains(Reg) &&
7238 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007239 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007240 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007241 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007242 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007243 continue;
7244 if (!DefRegs[Reg])
7245 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007246 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007247
7248 break;
7249 }
Bill Wendling883ec972011-10-07 23:18:02 +00007250 }
Bill Wendling324be982011-10-05 00:39:32 +00007251
Bill Wendling617075f2011-10-18 18:30:49 +00007252 // Mark all former landing pads as non-landing pads. The dispatch is the only
7253 // landing pad now.
7254 for (SmallVectorImpl<MachineBasicBlock*>::iterator
7255 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
7256 (*I)->setIsLandingPad(false);
7257
Bill Wendling324be982011-10-05 00:39:32 +00007258 // The instruction is gone now.
7259 MI->eraseFromParent();
7260
Bill Wendling374ee192011-10-03 21:25:38 +00007261 return MBB;
7262}
7263
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007264static
7265MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
7266 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
7267 E = MBB->succ_end(); I != E; ++I)
7268 if (*I != Succ)
7269 return *I;
7270 llvm_unreachable("Expecting a BB with two successors!");
7271}
7272
Manman Renb504f492013-10-29 22:27:32 +00007273/// Return the load opcode for a given load size. If load size >= 8,
7274/// neon opcode will be returned.
7275static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
7276 if (LdSize >= 8)
7277 return LdSize == 16 ? ARM::VLD1q32wb_fixed
7278 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
7279 if (IsThumb1)
7280 return LdSize == 4 ? ARM::tLDRi
7281 : LdSize == 2 ? ARM::tLDRHi
7282 : LdSize == 1 ? ARM::tLDRBi : 0;
7283 if (IsThumb2)
7284 return LdSize == 4 ? ARM::t2LDR_POST
7285 : LdSize == 2 ? ARM::t2LDRH_POST
7286 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7287 return LdSize == 4 ? ARM::LDR_POST_IMM
7288 : LdSize == 2 ? ARM::LDRH_POST
7289 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7290}
7291
7292/// Return the store opcode for a given store size. If store size >= 8,
7293/// neon opcode will be returned.
7294static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7295 if (StSize >= 8)
7296 return StSize == 16 ? ARM::VST1q32wb_fixed
7297 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7298 if (IsThumb1)
7299 return StSize == 4 ? ARM::tSTRi
7300 : StSize == 2 ? ARM::tSTRHi
7301 : StSize == 1 ? ARM::tSTRBi : 0;
7302 if (IsThumb2)
7303 return StSize == 4 ? ARM::t2STR_POST
7304 : StSize == 2 ? ARM::t2STRH_POST
7305 : StSize == 1 ? ARM::t2STRB_POST : 0;
7306 return StSize == 4 ? ARM::STR_POST_IMM
7307 : StSize == 2 ? ARM::STRH_POST
7308 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7309}
7310
7311/// Emit a post-increment load operation with given size. The instructions
7312/// will be added to BB at Pos.
7313static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7314 const TargetInstrInfo *TII, DebugLoc dl,
7315 unsigned LdSize, unsigned Data, unsigned AddrIn,
7316 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7317 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7318 assert(LdOpc != 0 && "Should have a load opcode");
7319 if (LdSize >= 8) {
7320 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7321 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7322 .addImm(0));
7323 } else if (IsThumb1) {
7324 // load + update AddrIn
7325 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7326 .addReg(AddrIn).addImm(0));
7327 MachineInstrBuilder MIB =
7328 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7329 MIB = AddDefaultT1CC(MIB);
7330 MIB.addReg(AddrIn).addImm(LdSize);
7331 AddDefaultPred(MIB);
7332 } else if (IsThumb2) {
7333 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7334 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7335 .addImm(LdSize));
7336 } else { // arm
7337 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7338 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7339 .addReg(0).addImm(LdSize));
7340 }
7341}
7342
7343/// Emit a post-increment store operation with given size. The instructions
7344/// will be added to BB at Pos.
7345static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7346 const TargetInstrInfo *TII, DebugLoc dl,
7347 unsigned StSize, unsigned Data, unsigned AddrIn,
7348 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7349 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7350 assert(StOpc != 0 && "Should have a store opcode");
7351 if (StSize >= 8) {
7352 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7353 .addReg(AddrIn).addImm(0).addReg(Data));
7354 } else if (IsThumb1) {
7355 // store + update AddrIn
7356 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7357 .addReg(AddrIn).addImm(0));
7358 MachineInstrBuilder MIB =
7359 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7360 MIB = AddDefaultT1CC(MIB);
7361 MIB.addReg(AddrIn).addImm(StSize);
7362 AddDefaultPred(MIB);
7363 } else if (IsThumb2) {
7364 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7365 .addReg(Data).addReg(AddrIn).addImm(StSize));
7366 } else { // arm
7367 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7368 .addReg(Data).addReg(AddrIn).addReg(0)
7369 .addImm(StSize));
7370 }
7371}
7372
David Peixottoc32e24a2013-10-17 19:49:22 +00007373MachineBasicBlock *
7374ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7375 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007376 // This pseudo instruction has 3 operands: dst, src, size
7377 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7378 // Otherwise, we will generate unrolled scalar copies.
7379 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7380 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7381 MachineFunction::iterator It = BB;
7382 ++It;
7383
7384 unsigned dest = MI->getOperand(0).getReg();
7385 unsigned src = MI->getOperand(1).getReg();
7386 unsigned SizeVal = MI->getOperand(2).getImm();
7387 unsigned Align = MI->getOperand(3).getImm();
7388 DebugLoc dl = MI->getDebugLoc();
7389
Manman Rene8735522012-06-01 19:33:18 +00007390 MachineFunction *MF = BB->getParent();
7391 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007392 unsigned UnitSize = 0;
David Peixottob0653e532013-10-24 16:39:36 +00007393 const TargetRegisterClass *TRC = 0;
7394 const TargetRegisterClass *VecTRC = 0;
7395
7396 bool IsThumb1 = Subtarget->isThumb1Only();
7397 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007398
7399 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007400 UnitSize = 1;
7401 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007402 UnitSize = 2;
7403 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007404 // Check whether we can use NEON instructions.
Bill Wendling698e84f2012-12-30 10:32:01 +00007405 if (!MF->getFunction()->getAttributes().
7406 hasAttribute(AttributeSet::FunctionIndex,
7407 Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007408 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007409 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007410 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007411 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007412 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007413 }
7414 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007415 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007416 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007417 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007418
David Peixottob0653e532013-10-24 16:39:36 +00007419 // Select the correct opcode and register class for unit size load/store
7420 bool IsNeon = UnitSize >= 8;
7421 TRC = (IsThumb1 || IsThumb2) ? (const TargetRegisterClass *)&ARM::tGPRRegClass
7422 : (const TargetRegisterClass *)&ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007423 if (IsNeon)
David Peixottob0653e532013-10-24 16:39:36 +00007424 VecTRC = UnitSize == 16
7425 ? (const TargetRegisterClass *)&ARM::DPairRegClass
7426 : UnitSize == 8
7427 ? (const TargetRegisterClass *)&ARM::DPRRegClass
7428 : 0;
David Peixottob0653e532013-10-24 16:39:36 +00007429
Manman Rene8735522012-06-01 19:33:18 +00007430 unsigned BytesLeft = SizeVal % UnitSize;
7431 unsigned LoopSize = SizeVal - BytesLeft;
7432
7433 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7434 // Use LDR and STR to copy.
7435 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7436 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7437 unsigned srcIn = src;
7438 unsigned destIn = dest;
7439 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007440 unsigned srcOut = MRI.createVirtualRegister(TRC);
7441 unsigned destOut = MRI.createVirtualRegister(TRC);
7442 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007443 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7444 IsThumb1, IsThumb2);
7445 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7446 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007447 srcIn = srcOut;
7448 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007449 }
7450
7451 // Handle the leftover bytes with LDRB and STRB.
7452 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7453 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007454 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007455 unsigned srcOut = MRI.createVirtualRegister(TRC);
7456 unsigned destOut = MRI.createVirtualRegister(TRC);
7457 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007458 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7459 IsThumb1, IsThumb2);
7460 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7461 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007462 srcIn = srcOut;
7463 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007464 }
7465 MI->eraseFromParent(); // The instruction is gone now.
7466 return BB;
7467 }
7468
7469 // Expand the pseudo op to a loop.
7470 // thisMBB:
7471 // ...
7472 // movw varEnd, # --> with thumb2
7473 // movt varEnd, #
7474 // ldrcp varEnd, idx --> without thumb2
7475 // fallthrough --> loopMBB
7476 // loopMBB:
7477 // PHI varPhi, varEnd, varLoop
7478 // PHI srcPhi, src, srcLoop
7479 // PHI destPhi, dst, destLoop
7480 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7481 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7482 // subs varLoop, varPhi, #UnitSize
7483 // bne loopMBB
7484 // fallthrough --> exitMBB
7485 // exitMBB:
7486 // epilogue to handle left-over bytes
7487 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7488 // [destOut] = STRB_POST(scratch, destLoop, 1)
7489 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7490 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7491 MF->insert(It, loopMBB);
7492 MF->insert(It, exitMBB);
7493
7494 // Transfer the remainder of BB and its successor edges to exitMBB.
7495 exitMBB->splice(exitMBB->begin(), BB,
7496 llvm::next(MachineBasicBlock::iterator(MI)),
7497 BB->end());
7498 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7499
7500 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007501 unsigned varEnd = MRI.createVirtualRegister(TRC);
7502 if (IsThumb2) {
7503 unsigned Vtmp = varEnd;
7504 if ((LoopSize & 0xFFFF0000) != 0)
7505 Vtmp = MRI.createVirtualRegister(TRC);
7506 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), Vtmp)
7507 .addImm(LoopSize & 0xFFFF));
7508
7509 if ((LoopSize & 0xFFFF0000) != 0)
7510 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
7511 .addReg(Vtmp).addImm(LoopSize >> 16));
7512 } else {
7513 MachineConstantPool *ConstantPool = MF->getConstantPool();
7514 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7515 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7516
7517 // MachineConstantPool wants an explicit alignment.
7518 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
7519 if (Align == 0)
7520 Align = getDataLayout()->getTypeAllocSize(C->getType());
7521 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7522
7523 if (IsThumb1)
7524 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7525 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7526 else
7527 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7528 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7529 }
Manman Rene8735522012-06-01 19:33:18 +00007530 BB->addSuccessor(loopMBB);
7531
7532 // Generate the loop body:
7533 // varPhi = PHI(varLoop, varEnd)
7534 // srcPhi = PHI(srcLoop, src)
7535 // destPhi = PHI(destLoop, dst)
7536 MachineBasicBlock *entryBB = BB;
7537 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007538 unsigned varLoop = MRI.createVirtualRegister(TRC);
7539 unsigned varPhi = MRI.createVirtualRegister(TRC);
7540 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7541 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7542 unsigned destLoop = MRI.createVirtualRegister(TRC);
7543 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007544
7545 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7546 .addReg(varLoop).addMBB(loopMBB)
7547 .addReg(varEnd).addMBB(entryBB);
7548 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7549 .addReg(srcLoop).addMBB(loopMBB)
7550 .addReg(src).addMBB(entryBB);
7551 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7552 .addReg(destLoop).addMBB(loopMBB)
7553 .addReg(dest).addMBB(entryBB);
7554
7555 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7556 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007557 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007558 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7559 IsThumb1, IsThumb2);
7560 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7561 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007562
7563 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007564 if (IsThumb1) {
7565 MachineInstrBuilder MIB =
7566 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7567 MIB = AddDefaultT1CC(MIB);
7568 MIB.addReg(varPhi).addImm(UnitSize);
7569 AddDefaultPred(MIB);
7570 } else {
7571 MachineInstrBuilder MIB =
7572 BuildMI(*BB, BB->end(), dl,
7573 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7574 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7575 MIB->getOperand(5).setReg(ARM::CPSR);
7576 MIB->getOperand(5).setIsDef(true);
7577 }
7578 BuildMI(*BB, BB->end(), dl,
7579 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7580 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007581
7582 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7583 BB->addSuccessor(loopMBB);
7584 BB->addSuccessor(exitMBB);
7585
7586 // Add epilogue to handle BytesLeft.
7587 BB = exitMBB;
7588 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007589
7590 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7591 // [destOut] = STRB_POST(scratch, destLoop, 1)
7592 unsigned srcIn = srcLoop;
7593 unsigned destIn = destLoop;
7594 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007595 unsigned srcOut = MRI.createVirtualRegister(TRC);
7596 unsigned destOut = MRI.createVirtualRegister(TRC);
7597 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007598 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7599 IsThumb1, IsThumb2);
7600 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7601 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007602 srcIn = srcOut;
7603 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007604 }
7605
7606 MI->eraseFromParent(); // The instruction is gone now.
7607 return BB;
7608}
7609
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007610MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007611ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007612 MachineBasicBlock *BB) const {
Evan Cheng10043e22007-01-19 07:51:42 +00007613 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007614 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007615 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007616 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007617 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007618 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007619 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007620 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007621 // The Thumb2 pre-indexed stores have the same MI operands, they just
7622 // define them differently in the .td files from the isel patterns, so
7623 // they need pseudos.
7624 case ARM::t2STR_preidx:
7625 MI->setDesc(TII->get(ARM::t2STR_PRE));
7626 return BB;
7627 case ARM::t2STRB_preidx:
7628 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7629 return BB;
7630 case ARM::t2STRH_preidx:
7631 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7632 return BB;
7633
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007634 case ARM::STRi_preidx:
7635 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007636 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007637 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7638 // Decode the offset.
7639 unsigned Offset = MI->getOperand(4).getImm();
7640 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7641 Offset = ARM_AM::getAM2Offset(Offset);
7642 if (isSub)
7643 Offset = -Offset;
7644
Jim Grosbachf402f692011-08-12 21:02:34 +00007645 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007646 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007647 .addOperand(MI->getOperand(0)) // Rn_wb
7648 .addOperand(MI->getOperand(1)) // Rt
7649 .addOperand(MI->getOperand(2)) // Rn
7650 .addImm(Offset) // offset (skip GPR==zero_reg)
7651 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007652 .addOperand(MI->getOperand(6))
7653 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007654 MI->eraseFromParent();
7655 return BB;
7656 }
7657 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007658 case ARM::STRBr_preidx:
7659 case ARM::STRH_preidx: {
7660 unsigned NewOpc;
7661 switch (MI->getOpcode()) {
7662 default: llvm_unreachable("unexpected opcode!");
7663 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7664 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7665 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7666 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007667 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7668 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7669 MIB.addOperand(MI->getOperand(i));
7670 MI->eraseFromParent();
7671 return BB;
7672 }
Jim Grosbach57ccc192009-12-14 20:14:59 +00007673 case ARM::ATOMIC_LOAD_ADD_I8:
7674 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7675 case ARM::ATOMIC_LOAD_ADD_I16:
7676 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7677 case ARM::ATOMIC_LOAD_ADD_I32:
7678 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007679
Jim Grosbach57ccc192009-12-14 20:14:59 +00007680 case ARM::ATOMIC_LOAD_AND_I8:
7681 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7682 case ARM::ATOMIC_LOAD_AND_I16:
7683 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7684 case ARM::ATOMIC_LOAD_AND_I32:
7685 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007686
Jim Grosbach57ccc192009-12-14 20:14:59 +00007687 case ARM::ATOMIC_LOAD_OR_I8:
7688 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7689 case ARM::ATOMIC_LOAD_OR_I16:
7690 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7691 case ARM::ATOMIC_LOAD_OR_I32:
7692 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007693
Jim Grosbach57ccc192009-12-14 20:14:59 +00007694 case ARM::ATOMIC_LOAD_XOR_I8:
7695 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7696 case ARM::ATOMIC_LOAD_XOR_I16:
7697 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7698 case ARM::ATOMIC_LOAD_XOR_I32:
7699 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007700
Jim Grosbach57ccc192009-12-14 20:14:59 +00007701 case ARM::ATOMIC_LOAD_NAND_I8:
7702 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7703 case ARM::ATOMIC_LOAD_NAND_I16:
7704 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7705 case ARM::ATOMIC_LOAD_NAND_I32:
7706 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007707
Jim Grosbach57ccc192009-12-14 20:14:59 +00007708 case ARM::ATOMIC_LOAD_SUB_I8:
7709 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7710 case ARM::ATOMIC_LOAD_SUB_I16:
7711 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7712 case ARM::ATOMIC_LOAD_SUB_I32:
7713 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007714
Jim Grosbachd4b733e2011-04-26 19:44:18 +00007715 case ARM::ATOMIC_LOAD_MIN_I8:
7716 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
7717 case ARM::ATOMIC_LOAD_MIN_I16:
7718 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
7719 case ARM::ATOMIC_LOAD_MIN_I32:
7720 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
7721
7722 case ARM::ATOMIC_LOAD_MAX_I8:
7723 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
7724 case ARM::ATOMIC_LOAD_MAX_I16:
7725 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
7726 case ARM::ATOMIC_LOAD_MAX_I32:
7727 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
7728
7729 case ARM::ATOMIC_LOAD_UMIN_I8:
7730 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
7731 case ARM::ATOMIC_LOAD_UMIN_I16:
7732 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
7733 case ARM::ATOMIC_LOAD_UMIN_I32:
7734 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
7735
7736 case ARM::ATOMIC_LOAD_UMAX_I8:
7737 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
7738 case ARM::ATOMIC_LOAD_UMAX_I16:
7739 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
7740 case ARM::ATOMIC_LOAD_UMAX_I32:
7741 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
7742
Jim Grosbach57ccc192009-12-14 20:14:59 +00007743 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
7744 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
7745 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007746
7747 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
7748 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
7749 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007750
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007751 case ARM::ATOMIC_LOAD_I64:
7752 return EmitAtomicLoad64(MI, BB);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007753
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007754 case ARM::ATOMIC_LOAD_ADD_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007755 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007756 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
7757 /*NeedsCarry*/ true);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007758 case ARM::ATOMIC_LOAD_SUB_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007759 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007760 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7761 /*NeedsCarry*/ true);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007762 case ARM::ATOMIC_LOAD_OR_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007763 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007764 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007765 case ARM::ATOMIC_LOAD_XOR_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007766 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007767 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007768 case ARM::ATOMIC_LOAD_AND_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007769 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007770 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007771 case ARM::ATOMIC_STORE_I64:
7772 case ARM::ATOMIC_SWAP_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007773 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007774 case ARM::ATOMIC_CMP_SWAP_I64:
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007775 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7776 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7777 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007778 case ARM::ATOMIC_LOAD_MIN_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007779 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7780 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7781 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga3eb45a02013-01-25 10:39:49 +00007782 /*IsMinMax*/ true, ARMCC::LT);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007783 case ARM::ATOMIC_LOAD_MAX_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007784 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7785 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7786 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7787 /*IsMinMax*/ true, ARMCC::GE);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007788 case ARM::ATOMIC_LOAD_UMIN_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007789 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7790 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7791 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga3eb45a02013-01-25 10:39:49 +00007792 /*IsMinMax*/ true, ARMCC::LO);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007793 case ARM::ATOMIC_LOAD_UMAX_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007794 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7795 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7796 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7797 /*IsMinMax*/ true, ARMCC::HS);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007798
Evan Chengbb2af352009-08-12 05:17:19 +00007799 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007800 // To "insert" a SELECT_CC instruction, we actually have to insert the
7801 // diamond control-flow pattern. The incoming instruction knows the
7802 // destination vreg to set, the condition code register to branch on, the
7803 // true/false values to select between, and a branch opcode to use.
7804 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007805 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007806 ++It;
7807
7808 // thisMBB:
7809 // ...
7810 // TrueVal = ...
7811 // cmpTY ccX, r1, r2
7812 // bCC copy1MBB
7813 // fallthrough --> copy0MBB
7814 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007815 MachineFunction *F = BB->getParent();
7816 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7817 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007818 F->insert(It, copy0MBB);
7819 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007820
7821 // Transfer the remainder of BB and its successor edges to sinkMBB.
7822 sinkMBB->splice(sinkMBB->begin(), BB,
7823 llvm::next(MachineBasicBlock::iterator(MI)),
7824 BB->end());
7825 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7826
Dan Gohmanf4f04102010-07-06 15:49:48 +00007827 BB->addSuccessor(copy0MBB);
7828 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007829
Dan Gohman34396292010-07-06 20:24:04 +00007830 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7831 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7832
Evan Cheng10043e22007-01-19 07:51:42 +00007833 // copy0MBB:
7834 // %FalseValue = ...
7835 // # fallthrough to sinkMBB
7836 BB = copy0MBB;
7837
7838 // Update machine-CFG edges
7839 BB->addSuccessor(sinkMBB);
7840
7841 // sinkMBB:
7842 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7843 // ...
7844 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007845 BuildMI(*BB, BB->begin(), dl,
7846 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007847 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7848 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7849
Dan Gohman34396292010-07-06 20:24:04 +00007850 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007851 return BB;
7852 }
Evan Chengb972e562009-08-07 00:34:42 +00007853
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007854 case ARM::BCCi64:
7855 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007856 // If there is an unconditional branch to the other successor, remove it.
7857 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007858
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007859 // Compare both parts that make up the double comparison separately for
7860 // equality.
7861 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7862
7863 unsigned LHS1 = MI->getOperand(1).getReg();
7864 unsigned LHS2 = MI->getOperand(2).getReg();
7865 if (RHSisZero) {
7866 AddDefaultPred(BuildMI(BB, dl,
7867 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7868 .addReg(LHS1).addImm(0));
7869 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7870 .addReg(LHS2).addImm(0)
7871 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7872 } else {
7873 unsigned RHS1 = MI->getOperand(3).getReg();
7874 unsigned RHS2 = MI->getOperand(4).getReg();
7875 AddDefaultPred(BuildMI(BB, dl,
7876 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7877 .addReg(LHS1).addReg(RHS1));
7878 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7879 .addReg(LHS2).addReg(RHS2)
7880 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7881 }
7882
7883 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7884 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7885 if (MI->getOperand(0).getImm() == ARMCC::NE)
7886 std::swap(destMBB, exitMBB);
7887
7888 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7889 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007890 if (isThumb2)
7891 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7892 else
7893 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007894
7895 MI->eraseFromParent(); // The pseudo instruction is gone now.
7896 return BB;
7897 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007898
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007899 case ARM::Int_eh_sjlj_setjmp:
7900 case ARM::Int_eh_sjlj_setjmp_nofp:
7901 case ARM::tInt_eh_sjlj_setjmp:
7902 case ARM::t2Int_eh_sjlj_setjmp:
7903 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7904 EmitSjLjDispatchBlock(MI, BB);
7905 return BB;
7906
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007907 case ARM::ABS:
7908 case ARM::t2ABS: {
7909 // To insert an ABS instruction, we have to insert the
7910 // diamond control-flow pattern. The incoming instruction knows the
7911 // source vreg to test against 0, the destination vreg to set,
7912 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007913 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007914 // It transforms
7915 // V1 = ABS V0
7916 // into
7917 // V2 = MOVS V0
7918 // BCC (branch to SinkBB if V0 >= 0)
7919 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007920 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007921 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7922 MachineFunction::iterator BBI = BB;
7923 ++BBI;
7924 MachineFunction *Fn = BB->getParent();
7925 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7926 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7927 Fn->insert(BBI, RSBBB);
7928 Fn->insert(BBI, SinkBB);
7929
7930 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7931 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7932 bool isThumb2 = Subtarget->isThumb2();
7933 MachineRegisterInfo &MRI = Fn->getRegInfo();
7934 // In Thumb mode S must not be specified if source register is the SP or
7935 // PC and if destination register is the SP, so restrict register class
Craig Topperc7242e02012-04-20 07:30:17 +00007936 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7937 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7938 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007939
7940 // Transfer the remainder of BB and its successor edges to sinkMBB.
7941 SinkBB->splice(SinkBB->begin(), BB,
7942 llvm::next(MachineBasicBlock::iterator(MI)),
7943 BB->end());
7944 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7945
7946 BB->addSuccessor(RSBBB);
7947 BB->addSuccessor(SinkBB);
7948
7949 // fall through to SinkMBB
7950 RSBBB->addSuccessor(SinkBB);
7951
Manman Rene0763c72012-06-15 21:32:12 +00007952 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007953 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007954 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7955 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007956
7957 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007958 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007959 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7960 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7961
7962 // insert rsbri in RSBBB
7963 // Note: BCC and rsbri will be converted into predicated rsbmi
7964 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007965 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007966 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Rene0763c72012-06-15 21:32:12 +00007967 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007968 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7969
Andrew Trick3f07c422011-10-18 18:40:53 +00007970 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007971 // reuse ABSDstReg to not change uses of ABS instruction
7972 BuildMI(*SinkBB, SinkBB->begin(), dl,
7973 TII->get(ARM::PHI), ABSDstReg)
7974 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007975 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007976
7977 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007978 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007979
7980 // return last added BB
7981 return SinkBB;
7982 }
Manman Rene8735522012-06-01 19:33:18 +00007983 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007984 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007985 return EmitStructByval(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007986 }
7987}
7988
Evan Chenge6fba772011-08-30 19:09:48 +00007989void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7990 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007991 if (!MI->hasPostISelHook()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007992 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7993 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7994 return;
7995 }
7996
Evan Cheng7f8e5632011-12-07 07:15:52 +00007997 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007998 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7999 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
8000 // operand is still set to noreg. If needed, set the optional operand's
8001 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00008002 //
Andrew Trick88b24502011-10-18 19:18:52 +00008003 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00008004
Andrew Trick924123a2011-09-21 02:20:46 +00008005 // Rename pseudo opcodes.
8006 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
8007 if (NewOpc) {
8008 const ARMBaseInstrInfo *TII =
8009 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick88b24502011-10-18 19:18:52 +00008010 MCID = &TII->get(NewOpc);
8011
8012 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
8013 "converted opcode should be the same except for cc_out");
8014
8015 MI->setDesc(*MCID);
8016
8017 // Add the optional cc_out operand
8018 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00008019 }
Andrew Trick88b24502011-10-18 19:18:52 +00008020 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00008021
8022 // Any ARM instruction that sets the 's' bit should specify an optional
8023 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00008024 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00008025 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008026 return;
8027 }
Andrew Trick924123a2011-09-21 02:20:46 +00008028 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
8029 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008030 bool definesCPSR = false;
8031 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00008032 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00008033 i != e; ++i) {
8034 const MachineOperand &MO = MI->getOperand(i);
8035 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
8036 definesCPSR = true;
8037 if (MO.isDead())
8038 deadCPSR = true;
8039 MI->RemoveOperand(i);
8040 break;
Evan Chenge6fba772011-08-30 19:09:48 +00008041 }
8042 }
Andrew Trick8586e622011-09-20 03:17:40 +00008043 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00008044 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008045 return;
8046 }
8047 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00008048 if (deadCPSR) {
8049 assert(!MI->getOperand(ccOutIdx).getReg() &&
8050 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00008051 return;
Andrew Trick924123a2011-09-21 02:20:46 +00008052 }
Andrew Trick8586e622011-09-20 03:17:40 +00008053
Andrew Trick924123a2011-09-21 02:20:46 +00008054 // If this instruction was defined with an optional CPSR def and its dag node
8055 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008056 MachineOperand &MO = MI->getOperand(ccOutIdx);
8057 MO.setReg(ARM::CPSR);
8058 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00008059}
8060
Evan Cheng10043e22007-01-19 07:51:42 +00008061//===----------------------------------------------------------------------===//
8062// ARM Optimization Hooks
8063//===----------------------------------------------------------------------===//
8064
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008065// Helper function that checks if N is a null or all ones constant.
8066static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
8067 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
8068 if (!C)
8069 return false;
8070 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
8071}
8072
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008073// Return true if N is conditionally 0 or all ones.
8074// Detects these expressions where cc is an i1 value:
8075//
8076// (select cc 0, y) [AllOnes=0]
8077// (select cc y, 0) [AllOnes=0]
8078// (zext cc) [AllOnes=0]
8079// (sext cc) [AllOnes=0/1]
8080// (select cc -1, y) [AllOnes=1]
8081// (select cc y, -1) [AllOnes=1]
8082//
8083// Invert is set when N is the null/all ones constant when CC is false.
8084// OtherOp is set to the alternative value of N.
8085static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
8086 SDValue &CC, bool &Invert,
8087 SDValue &OtherOp,
8088 SelectionDAG &DAG) {
8089 switch (N->getOpcode()) {
8090 default: return false;
8091 case ISD::SELECT: {
8092 CC = N->getOperand(0);
8093 SDValue N1 = N->getOperand(1);
8094 SDValue N2 = N->getOperand(2);
8095 if (isZeroOrAllOnes(N1, AllOnes)) {
8096 Invert = false;
8097 OtherOp = N2;
8098 return true;
8099 }
8100 if (isZeroOrAllOnes(N2, AllOnes)) {
8101 Invert = true;
8102 OtherOp = N1;
8103 return true;
8104 }
8105 return false;
8106 }
8107 case ISD::ZERO_EXTEND:
8108 // (zext cc) can never be the all ones value.
8109 if (AllOnes)
8110 return false;
8111 // Fall through.
8112 case ISD::SIGN_EXTEND: {
8113 EVT VT = N->getValueType(0);
8114 CC = N->getOperand(0);
8115 if (CC.getValueType() != MVT::i1)
8116 return false;
8117 Invert = !AllOnes;
8118 if (AllOnes)
8119 // When looking for an AllOnes constant, N is an sext, and the 'other'
8120 // value is 0.
8121 OtherOp = DAG.getConstant(0, VT);
8122 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8123 // When looking for a 0 constant, N can be zext or sext.
8124 OtherOp = DAG.getConstant(1, VT);
8125 else
8126 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
8127 return true;
8128 }
8129 }
8130}
8131
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008132// Combine a constant select operand into its use:
8133//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008134// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
8135// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
8136// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
8137// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8138// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008139//
8140// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008141// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008142//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008143// Also recognize sext/zext from i1:
8144//
8145// (add (zext cc), x) -> (select cc (add x, 1), x)
8146// (add (sext cc), x) -> (select cc (add x, -1), x)
8147//
8148// These transformations eventually create predicated instructions.
8149//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008150// @param N The node to transform.
8151// @param Slct The N operand that is a select.
8152// @param OtherOp The other N operand (x above).
8153// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008154// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008155// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00008156static
8157SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008158 TargetLowering::DAGCombinerInfo &DCI,
8159 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00008160 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00008161 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008162 SDValue NonConstantVal;
8163 SDValue CCOp;
8164 bool SwapSelectOps;
8165 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
8166 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008167 return SDValue();
8168
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008169 // Slct is now know to be the desired identity constant when CC is true.
8170 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008171 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008172 OtherOp, NonConstantVal);
8173 // Unless SwapSelectOps says CC should be false.
8174 if (SwapSelectOps)
8175 std::swap(TrueVal, FalseVal);
8176
Andrew Trickef9de2a2013-05-25 02:42:55 +00008177 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008178 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00008179}
8180
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008181// Attempt combineSelectAndUse on each operand of a commutative operator N.
8182static
8183SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
8184 TargetLowering::DAGCombinerInfo &DCI) {
8185 SDValue N0 = N->getOperand(0);
8186 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008187 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008188 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
8189 if (Result.getNode())
8190 return Result;
8191 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008192 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008193 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
8194 if (Result.getNode())
8195 return Result;
8196 }
8197 return SDValue();
8198}
8199
Eric Christopher1b8b94192011-06-29 21:10:36 +00008200// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00008201// (only after legalization).
8202static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
8203 TargetLowering::DAGCombinerInfo &DCI,
8204 const ARMSubtarget *Subtarget) {
8205
8206 // Only perform optimization if after legalize, and if NEON is available. We
8207 // also expected both operands to be BUILD_VECTORs.
8208 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
8209 || N0.getOpcode() != ISD::BUILD_VECTOR
8210 || N1.getOpcode() != ISD::BUILD_VECTOR)
8211 return SDValue();
8212
8213 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
8214 EVT VT = N->getValueType(0);
8215 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
8216 return SDValue();
8217
8218 // Check that the vector operands are of the right form.
8219 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
8220 // operands, where N is the size of the formed vector.
8221 // Each EXTRACT_VECTOR should have the same input vector and odd or even
8222 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008223
8224 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00008225 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00008226 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00008227 SDValue Vec = N0->getOperand(0)->getOperand(0);
8228 SDNode *V = Vec.getNode();
8229 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00008230
Eric Christopher1b8b94192011-06-29 21:10:36 +00008231 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008232 // check to see if each of their operands are an EXTRACT_VECTOR with
8233 // the same vector and appropriate index.
8234 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
8235 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
8236 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00008237
Tanya Lattnere9e67052011-06-14 23:48:48 +00008238 SDValue ExtVec0 = N0->getOperand(i);
8239 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008240
Tanya Lattnere9e67052011-06-14 23:48:48 +00008241 // First operand is the vector, verify its the same.
8242 if (V != ExtVec0->getOperand(0).getNode() ||
8243 V != ExtVec1->getOperand(0).getNode())
8244 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00008245
Tanya Lattnere9e67052011-06-14 23:48:48 +00008246 // Second is the constant, verify its correct.
8247 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
8248 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00008249
Tanya Lattnere9e67052011-06-14 23:48:48 +00008250 // For the constant, we want to see all the even or all the odd.
8251 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
8252 || C1->getZExtValue() != nextIndex+1)
8253 return SDValue();
8254
8255 // Increment index.
8256 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008257 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00008258 return SDValue();
8259 }
8260
8261 // Create VPADDL node.
8262 SelectionDAG &DAG = DCI.DAG;
8263 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00008264
8265 // Build operand list.
8266 SmallVector<SDValue, 8> Ops;
8267 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
8268 TLI.getPointerTy()));
8269
8270 // Input is the vector.
8271 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008272
Tanya Lattnere9e67052011-06-14 23:48:48 +00008273 // Get widened type and narrowed type.
8274 MVT widenType;
8275 unsigned numElem = VT.getVectorNumElements();
8276 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
8277 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
8278 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
8279 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
8280 default:
Craig Toppere55c5562012-02-07 02:50:20 +00008281 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00008282 }
8283
Andrew Trickef9de2a2013-05-25 02:42:55 +00008284 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Tanya Lattnere9e67052011-06-14 23:48:48 +00008285 widenType, &Ops[0], Ops.size());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008286 return DAG.getNode(ISD::TRUNCATE, SDLoc(N), VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00008287}
8288
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008289static SDValue findMUL_LOHI(SDValue V) {
8290 if (V->getOpcode() == ISD::UMUL_LOHI ||
8291 V->getOpcode() == ISD::SMUL_LOHI)
8292 return V;
8293 return SDValue();
8294}
8295
8296static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
8297 TargetLowering::DAGCombinerInfo &DCI,
8298 const ARMSubtarget *Subtarget) {
8299
8300 if (Subtarget->isThumb1Only()) return SDValue();
8301
8302 // Only perform the checks after legalize when the pattern is available.
8303 if (DCI.isBeforeLegalize()) return SDValue();
8304
8305 // Look for multiply add opportunities.
8306 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
8307 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
8308 // a glue link from the first add to the second add.
8309 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
8310 // a S/UMLAL instruction.
8311 // loAdd UMUL_LOHI
8312 // \ / :lo \ :hi
8313 // \ / \ [no multiline comment]
8314 // ADDC | hiAdd
8315 // \ :glue / /
8316 // \ / /
8317 // ADDE
8318 //
8319 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
8320 SDValue AddcOp0 = AddcNode->getOperand(0);
8321 SDValue AddcOp1 = AddcNode->getOperand(1);
8322
8323 // Check if the two operands are from the same mul_lohi node.
8324 if (AddcOp0.getNode() == AddcOp1.getNode())
8325 return SDValue();
8326
8327 assert(AddcNode->getNumValues() == 2 &&
8328 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00008329 "Expect ADDC with two result values. First: i32");
8330
8331 // Check that we have a glued ADDC node.
8332 if (AddcNode->getValueType(1) != MVT::Glue)
8333 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008334
8335 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8336 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8337 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8338 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8339 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8340 return SDValue();
8341
8342 // Look for the glued ADDE.
8343 SDNode* AddeNode = AddcNode->getGluedUser();
8344 if (AddeNode == NULL)
8345 return SDValue();
8346
8347 // Make sure it is really an ADDE.
8348 if (AddeNode->getOpcode() != ISD::ADDE)
8349 return SDValue();
8350
8351 assert(AddeNode->getNumOperands() == 3 &&
8352 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8353 "ADDE node has the wrong inputs");
8354
8355 // Check for the triangle shape.
8356 SDValue AddeOp0 = AddeNode->getOperand(0);
8357 SDValue AddeOp1 = AddeNode->getOperand(1);
8358
8359 // Make sure that the ADDE operands are not coming from the same node.
8360 if (AddeOp0.getNode() == AddeOp1.getNode())
8361 return SDValue();
8362
8363 // Find the MUL_LOHI node walking up ADDE's operands.
8364 bool IsLeftOperandMUL = false;
8365 SDValue MULOp = findMUL_LOHI(AddeOp0);
8366 if (MULOp == SDValue())
8367 MULOp = findMUL_LOHI(AddeOp1);
8368 else
8369 IsLeftOperandMUL = true;
8370 if (MULOp == SDValue())
8371 return SDValue();
8372
8373 // Figure out the right opcode.
8374 unsigned Opc = MULOp->getOpcode();
8375 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8376
8377 // Figure out the high and low input values to the MLAL node.
8378 SDValue* HiMul = &MULOp;
8379 SDValue* HiAdd = NULL;
8380 SDValue* LoMul = NULL;
8381 SDValue* LowAdd = NULL;
8382
8383 if (IsLeftOperandMUL)
8384 HiAdd = &AddeOp1;
8385 else
8386 HiAdd = &AddeOp0;
8387
8388
8389 if (AddcOp0->getOpcode() == Opc) {
8390 LoMul = &AddcOp0;
8391 LowAdd = &AddcOp1;
8392 }
8393 if (AddcOp1->getOpcode() == Opc) {
8394 LoMul = &AddcOp1;
8395 LowAdd = &AddcOp0;
8396 }
8397
8398 if (LoMul == NULL)
8399 return SDValue();
8400
8401 if (LoMul->getNode() != HiMul->getNode())
8402 return SDValue();
8403
8404 // Create the merged node.
8405 SelectionDAG &DAG = DCI.DAG;
8406
8407 // Build operand list.
8408 SmallVector<SDValue, 8> Ops;
8409 Ops.push_back(LoMul->getOperand(0));
8410 Ops.push_back(LoMul->getOperand(1));
8411 Ops.push_back(*LowAdd);
8412 Ops.push_back(*HiAdd);
8413
Andrew Trickef9de2a2013-05-25 02:42:55 +00008414 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008415 DAG.getVTList(MVT::i32, MVT::i32),
8416 &Ops[0], Ops.size());
8417
8418 // Replace the ADDs' nodes uses by the MLA node's values.
8419 SDValue HiMLALResult(MLALNode.getNode(), 1);
8420 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8421
8422 SDValue LoMLALResult(MLALNode.getNode(), 0);
8423 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8424
8425 // Return original node to notify the driver to stop replacing.
8426 SDValue resNode(AddcNode, 0);
8427 return resNode;
8428}
8429
8430/// PerformADDCCombine - Target-specific dag combine transform from
8431/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8432static SDValue PerformADDCCombine(SDNode *N,
8433 TargetLowering::DAGCombinerInfo &DCI,
8434 const ARMSubtarget *Subtarget) {
8435
8436 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8437
8438}
8439
Bob Wilson728eb292010-07-29 20:34:14 +00008440/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8441/// operands N0 and N1. This is a helper for PerformADDCombine that is
8442/// called with the default operands, and if that fails, with commuted
8443/// operands.
8444static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008445 TargetLowering::DAGCombinerInfo &DCI,
8446 const ARMSubtarget *Subtarget){
8447
8448 // Attempt to create vpaddl for this add.
8449 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
8450 if (Result.getNode())
8451 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008452
Chris Lattner4147f082009-03-12 06:52:53 +00008453 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008454 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008455 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
8456 if (Result.getNode()) return Result;
8457 }
Chris Lattner4147f082009-03-12 06:52:53 +00008458 return SDValue();
8459}
8460
Bob Wilson728eb292010-07-29 20:34:14 +00008461/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8462///
8463static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008464 TargetLowering::DAGCombinerInfo &DCI,
8465 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008466 SDValue N0 = N->getOperand(0);
8467 SDValue N1 = N->getOperand(1);
8468
8469 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008470 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008471 if (Result.getNode())
8472 return Result;
8473
8474 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008475 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008476}
8477
Chris Lattner4147f082009-03-12 06:52:53 +00008478/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008479///
Chris Lattner4147f082009-03-12 06:52:53 +00008480static SDValue PerformSUBCombine(SDNode *N,
8481 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008482 SDValue N0 = N->getOperand(0);
8483 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008484
Chris Lattner4147f082009-03-12 06:52:53 +00008485 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008486 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008487 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8488 if (Result.getNode()) return Result;
8489 }
Bob Wilson7117a912009-03-20 22:42:55 +00008490
Chris Lattner4147f082009-03-12 06:52:53 +00008491 return SDValue();
8492}
8493
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008494/// PerformVMULCombine
8495/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8496/// special multiplier accumulator forwarding.
8497/// vmul d3, d0, d2
8498/// vmla d3, d1, d2
8499/// is faster than
8500/// vadd d3, d0, d1
8501/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008502// However, for (A + B) * (A + B),
8503// vadd d2, d0, d1
8504// vmul d3, d0, d2
8505// vmla d3, d1, d2
8506// is slower than
8507// vadd d2, d0, d1
8508// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008509static SDValue PerformVMULCombine(SDNode *N,
8510 TargetLowering::DAGCombinerInfo &DCI,
8511 const ARMSubtarget *Subtarget) {
8512 if (!Subtarget->hasVMLxForwarding())
8513 return SDValue();
8514
8515 SelectionDAG &DAG = DCI.DAG;
8516 SDValue N0 = N->getOperand(0);
8517 SDValue N1 = N->getOperand(1);
8518 unsigned Opcode = N0.getOpcode();
8519 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8520 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008521 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008522 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8523 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8524 return SDValue();
8525 std::swap(N0, N1);
8526 }
8527
Weiming Zhao2052f482013-09-25 23:12:06 +00008528 if (N0 == N1)
8529 return SDValue();
8530
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008531 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008532 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008533 SDValue N00 = N0->getOperand(0);
8534 SDValue N01 = N0->getOperand(1);
8535 return DAG.getNode(Opcode, DL, VT,
8536 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8537 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8538}
8539
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008540static SDValue PerformMULCombine(SDNode *N,
8541 TargetLowering::DAGCombinerInfo &DCI,
8542 const ARMSubtarget *Subtarget) {
8543 SelectionDAG &DAG = DCI.DAG;
8544
8545 if (Subtarget->isThumb1Only())
8546 return SDValue();
8547
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008548 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8549 return SDValue();
8550
8551 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008552 if (VT.is64BitVector() || VT.is128BitVector())
8553 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008554 if (VT != MVT::i32)
8555 return SDValue();
8556
8557 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8558 if (!C)
8559 return SDValue();
8560
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008561 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008562 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008563
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008564 ShiftAmt = ShiftAmt & (32 - 1);
8565 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008566 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008567
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008568 SDValue Res;
8569 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008570
8571 if (MulAmt >= 0) {
8572 if (isPowerOf2_32(MulAmt - 1)) {
8573 // (mul x, 2^N + 1) => (add (shl x, N), x)
8574 Res = DAG.getNode(ISD::ADD, DL, VT,
8575 V,
8576 DAG.getNode(ISD::SHL, DL, VT,
8577 V,
8578 DAG.getConstant(Log2_32(MulAmt - 1),
8579 MVT::i32)));
8580 } else if (isPowerOf2_32(MulAmt + 1)) {
8581 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8582 Res = DAG.getNode(ISD::SUB, DL, VT,
8583 DAG.getNode(ISD::SHL, DL, VT,
8584 V,
8585 DAG.getConstant(Log2_32(MulAmt + 1),
8586 MVT::i32)),
8587 V);
8588 } else
8589 return SDValue();
8590 } else {
8591 uint64_t MulAmtAbs = -MulAmt;
8592 if (isPowerOf2_32(MulAmtAbs + 1)) {
8593 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8594 Res = DAG.getNode(ISD::SUB, DL, VT,
8595 V,
8596 DAG.getNode(ISD::SHL, DL, VT,
8597 V,
8598 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8599 MVT::i32)));
8600 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8601 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8602 Res = DAG.getNode(ISD::ADD, DL, VT,
8603 V,
8604 DAG.getNode(ISD::SHL, DL, VT,
8605 V,
8606 DAG.getConstant(Log2_32(MulAmtAbs-1),
8607 MVT::i32)));
8608 Res = DAG.getNode(ISD::SUB, DL, VT,
8609 DAG.getConstant(0, MVT::i32),Res);
8610
8611 } else
8612 return SDValue();
8613 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008614
8615 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008616 Res = DAG.getNode(ISD::SHL, DL, VT,
8617 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008618
8619 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008620 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008621 return SDValue();
8622}
8623
Owen Anderson30c48922010-11-05 19:27:46 +00008624static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008625 TargetLowering::DAGCombinerInfo &DCI,
8626 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008627
Owen Anderson30c48922010-11-05 19:27:46 +00008628 // Attempt to use immediate-form VBIC
8629 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008630 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008631 EVT VT = N->getValueType(0);
8632 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008633
Tanya Lattner266792a2011-04-07 15:24:20 +00008634 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8635 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008636
Owen Anderson30c48922010-11-05 19:27:46 +00008637 APInt SplatBits, SplatUndef;
8638 unsigned SplatBitSize;
8639 bool HasAnyUndefs;
8640 if (BVN &&
8641 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8642 if (SplatBitSize <= 64) {
8643 EVT VbicVT;
8644 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8645 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00008646 DAG, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008647 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008648 if (Val.getNode()) {
8649 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008650 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008651 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008652 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008653 }
8654 }
8655 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008656
Evan Chenge87681c2012-02-23 01:19:06 +00008657 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008658 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8659 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8660 if (Result.getNode())
8661 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008662 }
8663
Owen Anderson30c48922010-11-05 19:27:46 +00008664 return SDValue();
8665}
8666
Jim Grosbach11013ed2010-07-16 23:05:05 +00008667/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8668static SDValue PerformORCombine(SDNode *N,
8669 TargetLowering::DAGCombinerInfo &DCI,
8670 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008671 // Attempt to use immediate-form VORR
8672 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008673 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008674 EVT VT = N->getValueType(0);
8675 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008676
Tanya Lattner266792a2011-04-07 15:24:20 +00008677 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8678 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008679
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008680 APInt SplatBits, SplatUndef;
8681 unsigned SplatBitSize;
8682 bool HasAnyUndefs;
8683 if (BVN && Subtarget->hasNEON() &&
8684 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8685 if (SplatBitSize <= 64) {
8686 EVT VorrVT;
8687 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8688 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00008689 DAG, VorrVT, VT.is128BitVector(),
8690 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008691 if (Val.getNode()) {
8692 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008693 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008694 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008695 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008696 }
8697 }
8698 }
8699
Evan Chenge87681c2012-02-23 01:19:06 +00008700 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008701 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8702 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8703 if (Result.getNode())
8704 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008705 }
8706
Nadav Rotem3a94c542012-08-13 18:52:44 +00008707 // The code below optimizes (or (and X, Y), Z).
8708 // The AND operand needs to have a single user to make these optimizations
8709 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008710 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008711 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008712 return SDValue();
8713 SDValue N1 = N->getOperand(1);
8714
8715 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8716 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8717 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8718 APInt SplatUndef;
8719 unsigned SplatBitSize;
8720 bool HasAnyUndefs;
8721
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008722 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008723 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008724 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8725 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008726 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008727 HasAnyUndefs) && !HasAnyUndefs) {
8728 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8729 HasAnyUndefs) && !HasAnyUndefs) {
8730 // Ensure that the bit width of the constants are the same and that
8731 // the splat arguments are logical inverses as per the pattern we
8732 // are trying to simplify.
8733 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8734 SplatBits0 == ~SplatBits1) {
8735 // Canonicalize the vector type to make instruction selection
8736 // simpler.
8737 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8738 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8739 N0->getOperand(1),
8740 N0->getOperand(0),
8741 N1->getOperand(0));
8742 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8743 }
8744 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008745 }
8746 }
8747
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008748 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8749 // reasonable.
8750
Jim Grosbach11013ed2010-07-16 23:05:05 +00008751 // BFI is only available on V6T2+
8752 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8753 return SDValue();
8754
Andrew Trickef9de2a2013-05-25 02:42:55 +00008755 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008756 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008757 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008758 //
8759 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008760 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008761 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008762 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008763 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008764 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008765
Jim Grosbach11013ed2010-07-16 23:05:05 +00008766 if (VT != MVT::i32)
8767 return SDValue();
8768
Evan Cheng2e51bb42010-12-13 20:32:54 +00008769 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008770
Jim Grosbach11013ed2010-07-16 23:05:05 +00008771 // The value and the mask need to be constants so we can verify this is
8772 // actually a bitfield set. If the mask is 0xffff, we can do better
8773 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008774 SDValue MaskOp = N0.getOperand(1);
8775 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8776 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008777 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008778 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008779 if (Mask == 0xffff)
8780 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008781 SDValue Res;
8782 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008783 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8784 if (N1C) {
8785 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008786 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008787 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008788
Evan Cheng34345752010-12-11 04:11:38 +00008789 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008790 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008791
Evan Cheng2e51bb42010-12-13 20:32:54 +00008792 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Cheng34345752010-12-11 04:11:38 +00008793 DAG.getConstant(Val, MVT::i32),
8794 DAG.getConstant(Mask, MVT::i32));
8795
8796 // Do not add new nodes to DAG combiner worklist.
8797 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008798 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008799 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008800 } else if (N1.getOpcode() == ISD::AND) {
8801 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008802 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8803 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008804 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008805 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008806
Eric Christopherd5530962011-03-26 01:21:03 +00008807 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8808 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008809 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008810 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008811 // The pack halfword instruction works better for masks that fit it,
8812 // so use that when it's available.
8813 if (Subtarget->hasT2ExtractPack() &&
8814 (Mask == 0xffff || Mask == 0xffff0000))
8815 return SDValue();
8816 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008817 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008818 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopherd5530962011-03-26 01:21:03 +00008819 DAG.getConstant(amt, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008820 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008821 DAG.getConstant(Mask, MVT::i32));
8822 // Do not add new nodes to DAG combiner worklist.
8823 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008824 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008825 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008826 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008827 // The pack halfword instruction works better for masks that fit it,
8828 // so use that when it's available.
8829 if (Subtarget->hasT2ExtractPack() &&
8830 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8831 return SDValue();
8832 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008833 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008834 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008835 DAG.getConstant(lsb, MVT::i32));
8836 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopherd5530962011-03-26 01:21:03 +00008837 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008838 // Do not add new nodes to DAG combiner worklist.
8839 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008840 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008841 }
8842 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008843
Evan Cheng2e51bb42010-12-13 20:32:54 +00008844 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8845 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8846 ARM::isBitFieldInvertedMask(~Mask)) {
8847 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8848 // where lsb(mask) == #shamt and masked bits of B are known zero.
8849 SDValue ShAmt = N00.getOperand(1);
8850 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008851 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008852 if (ShAmtC != LSB)
8853 return SDValue();
8854
8855 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8856 DAG.getConstant(~Mask, MVT::i32));
8857
8858 // Do not add new nodes to DAG combiner worklist.
8859 DCI.CombineTo(N, Res, false);
8860 }
8861
Jim Grosbach11013ed2010-07-16 23:05:05 +00008862 return SDValue();
8863}
8864
Evan Chenge87681c2012-02-23 01:19:06 +00008865static SDValue PerformXORCombine(SDNode *N,
8866 TargetLowering::DAGCombinerInfo &DCI,
8867 const ARMSubtarget *Subtarget) {
8868 EVT VT = N->getValueType(0);
8869 SelectionDAG &DAG = DCI.DAG;
8870
8871 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8872 return SDValue();
8873
8874 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008875 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8876 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8877 if (Result.getNode())
8878 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008879 }
8880
8881 return SDValue();
8882}
8883
Evan Cheng6d02d902011-06-15 01:12:31 +00008884/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8885/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008886static SDValue PerformBFICombine(SDNode *N,
8887 TargetLowering::DAGCombinerInfo &DCI) {
8888 SDValue N1 = N->getOperand(1);
8889 if (N1.getOpcode() == ISD::AND) {
8890 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8891 if (!N11C)
8892 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008893 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008894 unsigned LSB = countTrailingZeros(~InvMask);
8895 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Evan Cheng6d02d902011-06-15 01:12:31 +00008896 unsigned Mask = (1 << Width)-1;
Evan Chengc1778132010-12-14 03:22:07 +00008897 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008898 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008899 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008900 N->getOperand(0), N1.getOperand(0),
8901 N->getOperand(2));
8902 }
8903 return SDValue();
8904}
8905
Bob Wilson22806742010-09-22 22:09:21 +00008906/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8907/// ARMISD::VMOVRRD.
8908static SDValue PerformVMOVRRDCombine(SDNode *N,
8909 TargetLowering::DAGCombinerInfo &DCI) {
8910 // vmovrrd(vmovdrr x, y) -> x,y
8911 SDValue InDouble = N->getOperand(0);
8912 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8913 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008914
8915 // vmovrrd(load f64) -> (load i32), (load i32)
8916 SDNode *InNode = InDouble.getNode();
8917 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8918 InNode->getValueType(0) == MVT::f64 &&
8919 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8920 !cast<LoadSDNode>(InNode)->isVolatile()) {
8921 // TODO: Should this be done for non-FrameIndex operands?
8922 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8923
8924 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008925 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008926 SDValue BasePtr = LD->getBasePtr();
8927 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8928 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008929 LD->isNonTemporal(), LD->isInvariant(),
8930 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008931
8932 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8933 DAG.getConstant(4, MVT::i32));
8934 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8935 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008936 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008937 std::min(4U, LD->getAlignment() / 2));
8938
8939 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
8940 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
8941 DCI.RemoveFromWorklist(LD);
8942 DAG.DeleteNode(LD);
8943 return Result;
8944 }
8945
Bob Wilson22806742010-09-22 22:09:21 +00008946 return SDValue();
8947}
8948
8949/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8950/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8951static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8952 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8953 SDValue Op0 = N->getOperand(0);
8954 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008955 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008956 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008957 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008958 Op1 = Op1.getOperand(0);
8959 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8960 Op0.getNode() == Op1.getNode() &&
8961 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008962 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008963 N->getValueType(0), Op0.getOperand(0));
8964 return SDValue();
8965}
8966
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008967/// PerformSTORECombine - Target-specific dag combine xforms for
8968/// ISD::STORE.
8969static SDValue PerformSTORECombine(SDNode *N,
8970 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008971 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008972 if (St->isVolatile())
8973 return SDValue();
8974
Andrew Trickbc325162012-07-18 18:34:24 +00008975 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosiere0e38f62012-04-09 20:32:02 +00008976 // pack all of the elements in one place. Next, store to memory in fewer
8977 // chunks.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008978 SDValue StVal = St->getValue();
Chad Rosiere0e38f62012-04-09 20:32:02 +00008979 EVT VT = StVal.getValueType();
8980 if (St->isTruncatingStore() && VT.isVector()) {
8981 SelectionDAG &DAG = DCI.DAG;
8982 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8983 EVT StVT = St->getMemoryVT();
8984 unsigned NumElems = VT.getVectorNumElements();
8985 assert(StVT != VT && "Cannot truncate to the same type");
8986 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8987 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8988
8989 // From, To sizes and ElemCount must be pow of two
8990 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8991
8992 // We are going to use the original vector elt for storing.
8993 // Accumulated smaller vector elements must be a multiple of the store size.
8994 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8995
8996 unsigned SizeRatio = FromEltSz / ToEltSz;
8997 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8998
8999 // Create a type on which we perform the shuffle.
9000 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
9001 NumElems*SizeRatio);
9002 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
9003
Andrew Trickef9de2a2013-05-25 02:42:55 +00009004 SDLoc DL(St);
Chad Rosiere0e38f62012-04-09 20:32:02 +00009005 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
9006 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
9007 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
9008
9009 // Can't shuffle using an illegal type.
9010 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
9011
9012 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
9013 DAG.getUNDEF(WideVec.getValueType()),
9014 ShuffleVec.data());
9015 // At this point all of the data is stored at the bottom of the
9016 // register. We now need to save it to mem.
9017
9018 // Find the largest store unit
9019 MVT StoreType = MVT::i8;
9020 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
9021 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
9022 MVT Tp = (MVT::SimpleValueType)tp;
9023 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
9024 StoreType = Tp;
9025 }
9026 // Didn't find a legal store type.
9027 if (!TLI.isTypeLegal(StoreType))
9028 return SDValue();
9029
9030 // Bitcast the original vector into a vector of store-size units
9031 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
9032 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
9033 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
9034 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
9035 SmallVector<SDValue, 8> Chains;
9036 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
9037 TLI.getPointerTy());
9038 SDValue BasePtr = St->getBasePtr();
9039
9040 // Perform one or more big stores into memory.
9041 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
9042 for (unsigned I = 0; I < E; I++) {
9043 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
9044 StoreType, ShuffWide,
9045 DAG.getIntPtrConstant(I));
9046 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
9047 St->getPointerInfo(), St->isVolatile(),
9048 St->isNonTemporal(), St->getAlignment());
9049 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
9050 Increment);
9051 Chains.push_back(Ch);
9052 }
9053 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
9054 Chains.size());
9055 }
9056
9057 if (!ISD::isNormalStore(St))
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009058 return SDValue();
9059
Chad Rosier99cbde92012-04-09 19:38:15 +00009060 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
9061 // ARM stores of arguments in the same cache line.
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009062 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier99cbde92012-04-09 19:38:15 +00009063 StVal.getNode()->hasOneUse()) {
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009064 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009065 SDLoc DL(St);
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009066 SDValue BasePtr = St->getBasePtr();
9067 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
9068 StVal.getNode()->getOperand(0), BasePtr,
9069 St->getPointerInfo(), St->isVolatile(),
9070 St->isNonTemporal(), St->getAlignment());
9071
9072 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
9073 DAG.getConstant(4, MVT::i32));
9074 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
9075 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
9076 St->isNonTemporal(),
9077 std::min(4U, St->getAlignment() / 2));
9078 }
9079
9080 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009081 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9082 return SDValue();
9083
Chad Rosier99cbde92012-04-09 19:38:15 +00009084 // Bitcast an i64 store extracted from a vector to f64.
9085 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009086 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009087 SDLoc dl(StVal);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009088 SDValue IntVec = StVal.getOperand(0);
9089 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9090 IntVec.getValueType().getVectorNumElements());
9091 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
9092 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
9093 Vec, StVal.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00009094 dl = SDLoc(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009095 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
9096 // Make the DAGCombiner fold the bitcasts.
9097 DCI.AddToWorklist(Vec.getNode());
9098 DCI.AddToWorklist(ExtElt.getNode());
9099 DCI.AddToWorklist(V.getNode());
9100 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
9101 St->getPointerInfo(), St->isVolatile(),
9102 St->isNonTemporal(), St->getAlignment(),
9103 St->getTBAAInfo());
9104}
9105
9106/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
9107/// are normal, non-volatile loads. If so, it is profitable to bitcast an
9108/// i64 vector to have f64 elements, since the value can then be loaded
9109/// directly into a VFP register.
9110static bool hasNormalLoadOperand(SDNode *N) {
9111 unsigned NumElts = N->getValueType(0).getVectorNumElements();
9112 for (unsigned i = 0; i < NumElts; ++i) {
9113 SDNode *Elt = N->getOperand(i).getNode();
9114 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
9115 return true;
9116 }
9117 return false;
9118}
9119
Bob Wilsoncb6db982010-09-17 22:59:05 +00009120/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
9121/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009122static SDValue PerformBUILD_VECTORCombine(SDNode *N,
9123 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilsoncb6db982010-09-17 22:59:05 +00009124 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
9125 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
9126 // into a pair of GPRs, which is fine when the value is used as a scalar,
9127 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009128 SelectionDAG &DAG = DCI.DAG;
9129 if (N->getNumOperands() == 2) {
9130 SDValue RV = PerformVMOVDRRCombine(N, DAG);
9131 if (RV.getNode())
9132 return RV;
9133 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00009134
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009135 // Load i64 elements as f64 values so that type legalization does not split
9136 // them up into i32 values.
9137 EVT VT = N->getValueType(0);
9138 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
9139 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009140 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009141 SmallVector<SDValue, 8> Ops;
9142 unsigned NumElts = VT.getVectorNumElements();
9143 for (unsigned i = 0; i < NumElts; ++i) {
9144 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
9145 Ops.push_back(V);
9146 // Make the DAGCombiner fold the bitcast.
9147 DCI.AddToWorklist(V.getNode());
9148 }
9149 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
9150 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
9151 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
9152}
9153
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009154/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
9155static SDValue
9156PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9157 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
9158 // At that time, we may have inserted bitcasts from integer to float.
9159 // If these bitcasts have survived DAGCombine, change the lowering of this
9160 // BUILD_VECTOR in something more vector friendly, i.e., that does not
9161 // force to use floating point types.
9162
9163 // Make sure we can change the type of the vector.
9164 // This is possible iff:
9165 // 1. The vector is only used in a bitcast to a integer type. I.e.,
9166 // 1.1. Vector is used only once.
9167 // 1.2. Use is a bit convert to an integer type.
9168 // 2. The size of its operands are 32-bits (64-bits are not legal).
9169 EVT VT = N->getValueType(0);
9170 EVT EltVT = VT.getVectorElementType();
9171
9172 // Check 1.1. and 2.
9173 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
9174 return SDValue();
9175
9176 // By construction, the input type must be float.
9177 assert(EltVT == MVT::f32 && "Unexpected type!");
9178
9179 // Check 1.2.
9180 SDNode *Use = *N->use_begin();
9181 if (Use->getOpcode() != ISD::BITCAST ||
9182 Use->getValueType(0).isFloatingPoint())
9183 return SDValue();
9184
9185 // Check profitability.
9186 // Model is, if more than half of the relevant operands are bitcast from
9187 // i32, turn the build_vector into a sequence of insert_vector_elt.
9188 // Relevant operands are everything that is not statically
9189 // (i.e., at compile time) bitcasted.
9190 unsigned NumOfBitCastedElts = 0;
9191 unsigned NumElts = VT.getVectorNumElements();
9192 unsigned NumOfRelevantElts = NumElts;
9193 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
9194 SDValue Elt = N->getOperand(Idx);
9195 if (Elt->getOpcode() == ISD::BITCAST) {
9196 // Assume only bit cast to i32 will go away.
9197 if (Elt->getOperand(0).getValueType() == MVT::i32)
9198 ++NumOfBitCastedElts;
9199 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
9200 // Constants are statically casted, thus do not count them as
9201 // relevant operands.
9202 --NumOfRelevantElts;
9203 }
9204
9205 // Check if more than half of the elements require a non-free bitcast.
9206 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
9207 return SDValue();
9208
9209 SelectionDAG &DAG = DCI.DAG;
9210 // Create the new vector type.
9211 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
9212 // Check if the type is legal.
9213 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9214 if (!TLI.isTypeLegal(VecVT))
9215 return SDValue();
9216
9217 // Combine:
9218 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
9219 // => BITCAST INSERT_VECTOR_ELT
9220 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
9221 // (BITCAST EN), N.
9222 SDValue Vec = DAG.getUNDEF(VecVT);
9223 SDLoc dl(N);
9224 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
9225 SDValue V = N->getOperand(Idx);
9226 if (V.getOpcode() == ISD::UNDEF)
9227 continue;
9228 if (V.getOpcode() == ISD::BITCAST &&
9229 V->getOperand(0).getValueType() == MVT::i32)
9230 // Fold obvious case.
9231 V = V.getOperand(0);
9232 else {
9233 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
9234 // Make the DAGCombiner fold the bitcasts.
9235 DCI.AddToWorklist(V.getNode());
9236 }
9237 SDValue LaneIdx = DAG.getConstant(Idx, MVT::i32);
9238 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
9239 }
9240 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
9241 // Make the DAGCombiner fold the bitcasts.
9242 DCI.AddToWorklist(Vec.getNode());
9243 return Vec;
9244}
9245
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009246/// PerformInsertEltCombine - Target-specific dag combine xforms for
9247/// ISD::INSERT_VECTOR_ELT.
9248static SDValue PerformInsertEltCombine(SDNode *N,
9249 TargetLowering::DAGCombinerInfo &DCI) {
9250 // Bitcast an i64 load inserted into a vector to f64.
9251 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9252 EVT VT = N->getValueType(0);
9253 SDNode *Elt = N->getOperand(1).getNode();
9254 if (VT.getVectorElementType() != MVT::i64 ||
9255 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
9256 return SDValue();
9257
9258 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009259 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009260 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9261 VT.getVectorNumElements());
9262 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
9263 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
9264 // Make the DAGCombiner fold the bitcasts.
9265 DCI.AddToWorklist(Vec.getNode());
9266 DCI.AddToWorklist(V.getNode());
9267 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
9268 Vec, V, N->getOperand(2));
9269 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00009270}
9271
Bob Wilsonc7334a12010-10-27 20:38:28 +00009272/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
9273/// ISD::VECTOR_SHUFFLE.
9274static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
9275 // The LLVM shufflevector instruction does not require the shuffle mask
9276 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
9277 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
9278 // operands do not match the mask length, they are extended by concatenating
9279 // them with undef vectors. That is probably the right thing for other
9280 // targets, but for NEON it is better to concatenate two double-register
9281 // size vector operands into a single quad-register size vector. Do that
9282 // transformation here:
9283 // shuffle(concat(v1, undef), concat(v2, undef)) ->
9284 // shuffle(concat(v1, v2), undef)
9285 SDValue Op0 = N->getOperand(0);
9286 SDValue Op1 = N->getOperand(1);
9287 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
9288 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
9289 Op0.getNumOperands() != 2 ||
9290 Op1.getNumOperands() != 2)
9291 return SDValue();
9292 SDValue Concat0Op1 = Op0.getOperand(1);
9293 SDValue Concat1Op1 = Op1.getOperand(1);
9294 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
9295 Concat1Op1.getOpcode() != ISD::UNDEF)
9296 return SDValue();
9297 // Skip the transformation if any of the types are illegal.
9298 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9299 EVT VT = N->getValueType(0);
9300 if (!TLI.isTypeLegal(VT) ||
9301 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
9302 !TLI.isTypeLegal(Concat1Op1.getValueType()))
9303 return SDValue();
9304
Andrew Trickef9de2a2013-05-25 02:42:55 +00009305 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009306 Op0.getOperand(0), Op1.getOperand(0));
9307 // Translate the shuffle mask.
9308 SmallVector<int, 16> NewMask;
9309 unsigned NumElts = VT.getVectorNumElements();
9310 unsigned HalfElts = NumElts/2;
9311 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
9312 for (unsigned n = 0; n < NumElts; ++n) {
9313 int MaskElt = SVN->getMaskElt(n);
9314 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00009315 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00009316 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00009317 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00009318 NewElt = HalfElts + MaskElt - NumElts;
9319 NewMask.push_back(NewElt);
9320 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009321 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009322 DAG.getUNDEF(VT), NewMask.data());
9323}
9324
Bob Wilson06fce872011-02-07 17:43:21 +00009325/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
9326/// NEON load/store intrinsics to merge base address updates.
9327static SDValue CombineBaseUpdate(SDNode *N,
9328 TargetLowering::DAGCombinerInfo &DCI) {
9329 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9330 return SDValue();
9331
9332 SelectionDAG &DAG = DCI.DAG;
9333 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
9334 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
9335 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
9336 SDValue Addr = N->getOperand(AddrOpIdx);
9337
9338 // Search for a use of the address operand that is an increment.
9339 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
9340 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
9341 SDNode *User = *UI;
9342 if (User->getOpcode() != ISD::ADD ||
9343 UI.getUse().getResNo() != Addr.getResNo())
9344 continue;
9345
9346 // Check that the add is independent of the load/store. Otherwise, folding
9347 // it would create a cycle.
9348 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
9349 continue;
9350
9351 // Find the new opcode for the updating load/store.
9352 bool isLoad = true;
9353 bool isLaneOp = false;
9354 unsigned NewOpc = 0;
9355 unsigned NumVecs = 0;
9356 if (isIntrinsic) {
9357 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
9358 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00009359 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009360 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
9361 NumVecs = 1; break;
9362 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
9363 NumVecs = 2; break;
9364 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
9365 NumVecs = 3; break;
9366 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
9367 NumVecs = 4; break;
9368 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
9369 NumVecs = 2; isLaneOp = true; break;
9370 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
9371 NumVecs = 3; isLaneOp = true; break;
9372 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
9373 NumVecs = 4; isLaneOp = true; break;
9374 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
9375 NumVecs = 1; isLoad = false; break;
9376 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
9377 NumVecs = 2; isLoad = false; break;
9378 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
9379 NumVecs = 3; isLoad = false; break;
9380 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
9381 NumVecs = 4; isLoad = false; break;
9382 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
9383 NumVecs = 2; isLoad = false; isLaneOp = true; break;
9384 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
9385 NumVecs = 3; isLoad = false; isLaneOp = true; break;
9386 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
9387 NumVecs = 4; isLoad = false; isLaneOp = true; break;
9388 }
9389 } else {
9390 isLaneOp = true;
9391 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00009392 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009393 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
9394 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
9395 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
9396 }
9397 }
9398
9399 // Find the size of memory referenced by the load/store.
9400 EVT VecTy;
9401 if (isLoad)
9402 VecTy = N->getValueType(0);
Owen Anderson77aa2662011-04-05 21:48:57 +00009403 else
Bob Wilson06fce872011-02-07 17:43:21 +00009404 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
9405 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
9406 if (isLaneOp)
9407 NumBytes /= VecTy.getVectorNumElements();
9408
9409 // If the increment is a constant, it must match the memory ref size.
9410 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
9411 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
9412 uint64_t IncVal = CInc->getZExtValue();
9413 if (IncVal != NumBytes)
9414 continue;
9415 } else if (NumBytes >= 3 * 16) {
9416 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
9417 // separate instructions that make it harder to use a non-constant update.
9418 continue;
9419 }
9420
9421 // Create the new updating load/store node.
9422 EVT Tys[6];
9423 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
9424 unsigned n;
9425 for (n = 0; n < NumResultVecs; ++n)
9426 Tys[n] = VecTy;
9427 Tys[n++] = MVT::i32;
9428 Tys[n] = MVT::Other;
9429 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
9430 SmallVector<SDValue, 8> Ops;
9431 Ops.push_back(N->getOperand(0)); // incoming chain
9432 Ops.push_back(N->getOperand(AddrOpIdx));
9433 Ops.push_back(Inc);
9434 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
9435 Ops.push_back(N->getOperand(i));
9436 }
9437 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009438 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
Bob Wilson06fce872011-02-07 17:43:21 +00009439 Ops.data(), Ops.size(),
9440 MemInt->getMemoryVT(),
9441 MemInt->getMemOperand());
9442
9443 // Update the uses.
9444 std::vector<SDValue> NewResults;
9445 for (unsigned i = 0; i < NumResultVecs; ++i) {
9446 NewResults.push_back(SDValue(UpdN.getNode(), i));
9447 }
9448 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
9449 DCI.CombineTo(N, NewResults);
9450 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
9451
9452 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009453 }
Bob Wilson06fce872011-02-07 17:43:21 +00009454 return SDValue();
9455}
9456
Bob Wilson2d790df2010-11-28 06:51:26 +00009457/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9458/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9459/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9460/// return true.
9461static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9462 SelectionDAG &DAG = DCI.DAG;
9463 EVT VT = N->getValueType(0);
9464 // vldN-dup instructions only support 64-bit vectors for N > 1.
9465 if (!VT.is64BitVector())
9466 return false;
9467
9468 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9469 SDNode *VLD = N->getOperand(0).getNode();
9470 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9471 return false;
9472 unsigned NumVecs = 0;
9473 unsigned NewOpc = 0;
9474 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9475 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9476 NumVecs = 2;
9477 NewOpc = ARMISD::VLD2DUP;
9478 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9479 NumVecs = 3;
9480 NewOpc = ARMISD::VLD3DUP;
9481 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9482 NumVecs = 4;
9483 NewOpc = ARMISD::VLD4DUP;
9484 } else {
9485 return false;
9486 }
9487
9488 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9489 // numbers match the load.
9490 unsigned VLDLaneNo =
9491 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9492 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9493 UI != UE; ++UI) {
9494 // Ignore uses of the chain result.
9495 if (UI.getUse().getResNo() == NumVecs)
9496 continue;
9497 SDNode *User = *UI;
9498 if (User->getOpcode() != ARMISD::VDUPLANE ||
9499 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9500 return false;
9501 }
9502
9503 // Create the vldN-dup node.
9504 EVT Tys[5];
9505 unsigned n;
9506 for (n = 0; n < NumVecs; ++n)
9507 Tys[n] = VT;
9508 Tys[n] = MVT::Other;
9509 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
9510 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9511 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009512 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Bob Wilson2d790df2010-11-28 06:51:26 +00009513 Ops, 2, VLDMemInt->getMemoryVT(),
9514 VLDMemInt->getMemOperand());
9515
9516 // Update the uses.
9517 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9518 UI != UE; ++UI) {
9519 unsigned ResNo = UI.getUse().getResNo();
9520 // Ignore uses of the chain result.
9521 if (ResNo == NumVecs)
9522 continue;
9523 SDNode *User = *UI;
9524 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9525 }
9526
9527 // Now the vldN-lane intrinsic is dead except for its chain result.
9528 // Update uses of the chain.
9529 std::vector<SDValue> VLDDupResults;
9530 for (unsigned n = 0; n < NumVecs; ++n)
9531 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9532 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9533 DCI.CombineTo(VLD, VLDDupResults);
9534
9535 return true;
9536}
9537
Bob Wilson103a0dc2010-07-14 01:22:12 +00009538/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9539/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009540static SDValue PerformVDUPLANECombine(SDNode *N,
9541 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009542 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009543
Bob Wilson2d790df2010-11-28 06:51:26 +00009544 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9545 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9546 if (CombineVLDDUP(N, DCI))
9547 return SDValue(N, 0);
9548
9549 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9550 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009551 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009552 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009553 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009554 return SDValue();
9555
9556 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9557 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9558 // The canonical VMOV for a zero vector uses a 32-bit element size.
9559 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9560 unsigned EltBits;
9561 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9562 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009563 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009564 if (EltSize > VT.getVectorElementType().getSizeInBits())
9565 return SDValue();
9566
Andrew Trickef9de2a2013-05-25 02:42:55 +00009567 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009568}
9569
Eric Christopher1b8b94192011-06-29 21:10:36 +00009570// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009571// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9572static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9573{
Chad Rosier6b610b32011-06-28 17:26:57 +00009574 integerPart cN;
9575 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009576 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9577 I != E; I++) {
9578 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9579 if (!C)
9580 return false;
9581
Eric Christopher1b8b94192011-06-29 21:10:36 +00009582 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009583 APFloat APF = C->getValueAPF();
9584 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9585 != APFloat::opOK || !isExact)
9586 return false;
9587
9588 c0 = (I == 0) ? cN : c0;
9589 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9590 return false;
9591 }
9592 C = c0;
9593 return true;
9594}
9595
9596/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9597/// can replace combinations of VMUL and VCVT (floating-point to integer)
9598/// when the VMUL has a constant operand that is a power of 2.
9599///
9600/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9601/// vmul.f32 d16, d17, d16
9602/// vcvt.s32.f32 d16, d16
9603/// becomes:
9604/// vcvt.s32.f32 d16, d16, #3
9605static SDValue PerformVCVTCombine(SDNode *N,
9606 TargetLowering::DAGCombinerInfo &DCI,
9607 const ARMSubtarget *Subtarget) {
9608 SelectionDAG &DAG = DCI.DAG;
9609 SDValue Op = N->getOperand(0);
9610
9611 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9612 Op.getOpcode() != ISD::FMUL)
9613 return SDValue();
9614
9615 uint64_t C;
9616 SDValue N0 = Op->getOperand(0);
9617 SDValue ConstVec = Op->getOperand(1);
9618 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9619
Eric Christopher1b8b94192011-06-29 21:10:36 +00009620 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009621 !isConstVecPow2(ConstVec, isSigned, C))
9622 return SDValue();
9623
Tim Northover7cbc2152013-06-28 15:29:25 +00009624 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9625 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
9626 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9627 // These instructions only exist converting from f32 to i32. We can handle
9628 // smaller integers by generating an extra truncate, but larger ones would
9629 // be lossy.
9630 return SDValue();
9631 }
9632
Chad Rosierfa8d8932011-06-24 19:23:04 +00009633 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9634 Intrinsic::arm_neon_vcvtfp2fxu;
Tim Northover7cbc2152013-06-28 15:29:25 +00009635 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9636 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
9637 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9638 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
9639 DAG.getConstant(Log2_64(C), MVT::i32));
9640
9641 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9642 FixConv = DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0), FixConv);
9643
9644 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009645}
9646
9647/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9648/// can replace combinations of VCVT (integer to floating-point) and VDIV
9649/// when the VDIV has a constant operand that is a power of 2.
9650///
9651/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9652/// vcvt.f32.s32 d16, d16
9653/// vdiv.f32 d16, d17, d16
9654/// becomes:
9655/// vcvt.f32.s32 d16, d16, #3
9656static SDValue PerformVDIVCombine(SDNode *N,
9657 TargetLowering::DAGCombinerInfo &DCI,
9658 const ARMSubtarget *Subtarget) {
9659 SelectionDAG &DAG = DCI.DAG;
9660 SDValue Op = N->getOperand(0);
9661 unsigned OpOpcode = Op.getNode()->getOpcode();
9662
9663 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9664 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9665 return SDValue();
9666
9667 uint64_t C;
9668 SDValue ConstVec = N->getOperand(1);
9669 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9670
9671 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9672 !isConstVecPow2(ConstVec, isSigned, C))
9673 return SDValue();
9674
Tim Northover7cbc2152013-06-28 15:29:25 +00009675 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9676 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9677 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9678 // These instructions only exist converting from i32 to f32. We can handle
9679 // smaller integers by generating an extra extend, but larger ones would
9680 // be lossy.
9681 return SDValue();
9682 }
9683
9684 SDValue ConvInput = Op.getOperand(0);
9685 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9686 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9687 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
9688 SDLoc(N), NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9689 ConvInput);
9690
Eric Christopher1b8b94192011-06-29 21:10:36 +00009691 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009692 Intrinsic::arm_neon_vcvtfxu2fp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009693 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Chad Rosierfa8d8932011-06-24 19:23:04 +00009694 Op.getValueType(),
Eric Christopher1b8b94192011-06-29 21:10:36 +00009695 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Tim Northover7cbc2152013-06-28 15:29:25 +00009696 ConvInput, DAG.getConstant(Log2_64(C), MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009697}
9698
9699/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009700/// operand of a vector shift operation, where all the elements of the
9701/// build_vector must have the same constant integer value.
9702static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9703 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009704 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009705 Op = Op.getOperand(0);
9706 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9707 APInt SplatBits, SplatUndef;
9708 unsigned SplatBitSize;
9709 bool HasAnyUndefs;
9710 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9711 HasAnyUndefs, ElementBits) ||
9712 SplatBitSize > ElementBits)
9713 return false;
9714 Cnt = SplatBits.getSExtValue();
9715 return true;
9716}
9717
9718/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9719/// operand of a vector shift left operation. That value must be in the range:
9720/// 0 <= Value < ElementBits for a left shift; or
9721/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009722static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009723 assert(VT.isVector() && "vector shift count is not a vector type");
9724 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9725 if (! getVShiftImm(Op, ElementBits, Cnt))
9726 return false;
9727 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9728}
9729
9730/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9731/// operand of a vector shift right operation. For a shift opcode, the value
9732/// is positive, but for an intrinsic the value count must be negative. The
9733/// absolute value must be in the range:
9734/// 1 <= |Value| <= ElementBits for a right shift; or
9735/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009736static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009737 int64_t &Cnt) {
9738 assert(VT.isVector() && "vector shift count is not a vector type");
9739 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9740 if (! getVShiftImm(Op, ElementBits, Cnt))
9741 return false;
9742 if (isIntrinsic)
9743 Cnt = -Cnt;
9744 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9745}
9746
9747/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9748static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9749 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9750 switch (IntNo) {
9751 default:
9752 // Don't do anything for most intrinsics.
9753 break;
9754
9755 // Vector shifts: check for immediate versions and lower them.
9756 // Note: This is done during DAG combining instead of DAG legalizing because
9757 // the build_vectors for 64-bit vector element shift counts are generally
9758 // not legal, and it is hard to see their values after they get legalized to
9759 // loads from a constant pool.
9760 case Intrinsic::arm_neon_vshifts:
9761 case Intrinsic::arm_neon_vshiftu:
9762 case Intrinsic::arm_neon_vshiftls:
9763 case Intrinsic::arm_neon_vshiftlu:
9764 case Intrinsic::arm_neon_vshiftn:
9765 case Intrinsic::arm_neon_vrshifts:
9766 case Intrinsic::arm_neon_vrshiftu:
9767 case Intrinsic::arm_neon_vrshiftn:
9768 case Intrinsic::arm_neon_vqshifts:
9769 case Intrinsic::arm_neon_vqshiftu:
9770 case Intrinsic::arm_neon_vqshiftsu:
9771 case Intrinsic::arm_neon_vqshiftns:
9772 case Intrinsic::arm_neon_vqshiftnu:
9773 case Intrinsic::arm_neon_vqshiftnsu:
9774 case Intrinsic::arm_neon_vqrshiftns:
9775 case Intrinsic::arm_neon_vqrshiftnu:
9776 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009777 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009778 int64_t Cnt;
9779 unsigned VShiftOpc = 0;
9780
9781 switch (IntNo) {
9782 case Intrinsic::arm_neon_vshifts:
9783 case Intrinsic::arm_neon_vshiftu:
9784 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9785 VShiftOpc = ARMISD::VSHL;
9786 break;
9787 }
9788 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9789 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9790 ARMISD::VSHRs : ARMISD::VSHRu);
9791 break;
9792 }
9793 return SDValue();
9794
9795 case Intrinsic::arm_neon_vshiftls:
9796 case Intrinsic::arm_neon_vshiftlu:
9797 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
9798 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009799 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009800
9801 case Intrinsic::arm_neon_vrshifts:
9802 case Intrinsic::arm_neon_vrshiftu:
9803 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9804 break;
9805 return SDValue();
9806
9807 case Intrinsic::arm_neon_vqshifts:
9808 case Intrinsic::arm_neon_vqshiftu:
9809 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9810 break;
9811 return SDValue();
9812
9813 case Intrinsic::arm_neon_vqshiftsu:
9814 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9815 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009816 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009817
9818 case Intrinsic::arm_neon_vshiftn:
9819 case Intrinsic::arm_neon_vrshiftn:
9820 case Intrinsic::arm_neon_vqshiftns:
9821 case Intrinsic::arm_neon_vqshiftnu:
9822 case Intrinsic::arm_neon_vqshiftnsu:
9823 case Intrinsic::arm_neon_vqrshiftns:
9824 case Intrinsic::arm_neon_vqrshiftnu:
9825 case Intrinsic::arm_neon_vqrshiftnsu:
9826 // Narrowing shifts require an immediate right shift.
9827 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9828 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009829 llvm_unreachable("invalid shift count for narrowing vector shift "
9830 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009831
9832 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009833 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009834 }
9835
9836 switch (IntNo) {
9837 case Intrinsic::arm_neon_vshifts:
9838 case Intrinsic::arm_neon_vshiftu:
9839 // Opcode already set above.
9840 break;
9841 case Intrinsic::arm_neon_vshiftls:
9842 case Intrinsic::arm_neon_vshiftlu:
9843 if (Cnt == VT.getVectorElementType().getSizeInBits())
9844 VShiftOpc = ARMISD::VSHLLi;
9845 else
9846 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
9847 ARMISD::VSHLLs : ARMISD::VSHLLu);
9848 break;
9849 case Intrinsic::arm_neon_vshiftn:
9850 VShiftOpc = ARMISD::VSHRN; break;
9851 case Intrinsic::arm_neon_vrshifts:
9852 VShiftOpc = ARMISD::VRSHRs; break;
9853 case Intrinsic::arm_neon_vrshiftu:
9854 VShiftOpc = ARMISD::VRSHRu; break;
9855 case Intrinsic::arm_neon_vrshiftn:
9856 VShiftOpc = ARMISD::VRSHRN; break;
9857 case Intrinsic::arm_neon_vqshifts:
9858 VShiftOpc = ARMISD::VQSHLs; break;
9859 case Intrinsic::arm_neon_vqshiftu:
9860 VShiftOpc = ARMISD::VQSHLu; break;
9861 case Intrinsic::arm_neon_vqshiftsu:
9862 VShiftOpc = ARMISD::VQSHLsu; break;
9863 case Intrinsic::arm_neon_vqshiftns:
9864 VShiftOpc = ARMISD::VQSHRNs; break;
9865 case Intrinsic::arm_neon_vqshiftnu:
9866 VShiftOpc = ARMISD::VQSHRNu; break;
9867 case Intrinsic::arm_neon_vqshiftnsu:
9868 VShiftOpc = ARMISD::VQSHRNsu; break;
9869 case Intrinsic::arm_neon_vqrshiftns:
9870 VShiftOpc = ARMISD::VQRSHRNs; break;
9871 case Intrinsic::arm_neon_vqrshiftnu:
9872 VShiftOpc = ARMISD::VQRSHRNu; break;
9873 case Intrinsic::arm_neon_vqrshiftnsu:
9874 VShiftOpc = ARMISD::VQRSHRNsu; break;
9875 }
9876
Andrew Trickef9de2a2013-05-25 02:42:55 +00009877 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009878 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009879 }
9880
9881 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009882 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009883 int64_t Cnt;
9884 unsigned VShiftOpc = 0;
9885
9886 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9887 VShiftOpc = ARMISD::VSLI;
9888 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9889 VShiftOpc = ARMISD::VSRI;
9890 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009891 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009892 }
9893
Andrew Trickef9de2a2013-05-25 02:42:55 +00009894 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009895 N->getOperand(1), N->getOperand(2),
Owen Anderson9f944592009-08-11 20:47:22 +00009896 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009897 }
9898
9899 case Intrinsic::arm_neon_vqrshifts:
9900 case Intrinsic::arm_neon_vqrshiftu:
9901 // No immediate versions of these to check for.
9902 break;
9903 }
9904
9905 return SDValue();
9906}
9907
9908/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9909/// lowers them. As with the vector shift intrinsics, this is done during DAG
9910/// combining instead of DAG legalizing because the build_vectors for 64-bit
9911/// vector element shift counts are generally not legal, and it is hard to see
9912/// their values after they get legalized to loads from a constant pool.
9913static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9914 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009915 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009916 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9917 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9918 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9919 SDValue N1 = N->getOperand(1);
9920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9921 SDValue N0 = N->getOperand(0);
9922 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9923 DAG.MaskedValueIsZero(N0.getOperand(0),
9924 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009925 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009926 }
9927 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009928
9929 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009930 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9931 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009932 return SDValue();
9933
9934 assert(ST->hasNEON() && "unexpected vector shift");
9935 int64_t Cnt;
9936
9937 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009938 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009939
9940 case ISD::SHL:
9941 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009942 return DAG.getNode(ARMISD::VSHL, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009943 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009944 break;
9945
9946 case ISD::SRA:
9947 case ISD::SRL:
9948 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9949 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9950 ARMISD::VSHRs : ARMISD::VSHRu);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009951 return DAG.getNode(VShiftOpc, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009952 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009953 }
9954 }
9955 return SDValue();
9956}
9957
9958/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9959/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9960static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9961 const ARMSubtarget *ST) {
9962 SDValue N0 = N->getOperand(0);
9963
9964 // Check for sign- and zero-extensions of vector extract operations of 8-
9965 // and 16-bit vector elements. NEON supports these directly. They are
9966 // handled during DAG combining because type legalization will promote them
9967 // to 32-bit types and it is messy to recognize the operations after that.
9968 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9969 SDValue Vec = N0.getOperand(0);
9970 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +00009971 EVT VT = N->getValueType(0);
9972 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009973 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9974
Owen Anderson9f944592009-08-11 20:47:22 +00009975 if (VT == MVT::i32 &&
9976 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +00009977 TLI.isTypeLegal(Vec.getValueType()) &&
9978 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009979
9980 unsigned Opc = 0;
9981 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009982 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009983 case ISD::SIGN_EXTEND:
9984 Opc = ARMISD::VGETLANEs;
9985 break;
9986 case ISD::ZERO_EXTEND:
9987 case ISD::ANY_EXTEND:
9988 Opc = ARMISD::VGETLANEu;
9989 break;
9990 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009991 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +00009992 }
9993 }
9994
9995 return SDValue();
9996}
9997
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009998/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9999/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
10000static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
10001 const ARMSubtarget *ST) {
10002 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +000010003 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010004 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
10005 // a NaN; only do the transformation when it matches that behavior.
10006
10007 // For now only do this when using NEON for FP operations; if using VFP, it
10008 // is not obvious that the benefit outweighs the cost of switching to the
10009 // NEON pipeline.
10010 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
10011 N->getValueType(0) != MVT::f32)
10012 return SDValue();
10013
10014 SDValue CondLHS = N->getOperand(0);
10015 SDValue CondRHS = N->getOperand(1);
10016 SDValue LHS = N->getOperand(2);
10017 SDValue RHS = N->getOperand(3);
10018 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
10019
10020 unsigned Opcode = 0;
10021 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +000010022 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010023 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +000010024 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010025 IsReversed = true ; // x CC y ? y : x
10026 } else {
10027 return SDValue();
10028 }
10029
Bob Wilsonba8ac742010-02-24 22:15:53 +000010030 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010031 switch (CC) {
10032 default: break;
10033 case ISD::SETOLT:
10034 case ISD::SETOLE:
10035 case ISD::SETLT:
10036 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010037 case ISD::SETULT:
10038 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +000010039 // If LHS is NaN, an ordered comparison will be false and the result will
10040 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
10041 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
10042 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
10043 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
10044 break;
10045 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
10046 // will return -0, so vmin can only be used for unsafe math or if one of
10047 // the operands is known to be nonzero.
10048 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +000010049 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +000010050 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10051 break;
10052 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010053 break;
10054
10055 case ISD::SETOGT:
10056 case ISD::SETOGE:
10057 case ISD::SETGT:
10058 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010059 case ISD::SETUGT:
10060 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +000010061 // If LHS is NaN, an ordered comparison will be false and the result will
10062 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
10063 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
10064 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
10065 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
10066 break;
10067 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
10068 // will return +0, so vmax can only be used for unsafe math or if one of
10069 // the operands is known to be nonzero.
10070 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +000010071 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +000010072 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10073 break;
10074 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010075 break;
10076 }
10077
10078 if (!Opcode)
10079 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +000010080 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010081}
10082
Evan Chengf863e3f2011-07-13 00:42:17 +000010083/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
10084SDValue
10085ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
10086 SDValue Cmp = N->getOperand(4);
10087 if (Cmp.getOpcode() != ARMISD::CMPZ)
10088 // Only looking at EQ and NE cases.
10089 return SDValue();
10090
10091 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +000010092 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +000010093 SDValue LHS = Cmp.getOperand(0);
10094 SDValue RHS = Cmp.getOperand(1);
10095 SDValue FalseVal = N->getOperand(0);
10096 SDValue TrueVal = N->getOperand(1);
10097 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +000010098 ARMCC::CondCodes CC =
10099 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +000010100
10101 // Simplify
10102 // mov r1, r0
10103 // cmp r1, x
10104 // mov r0, y
10105 // moveq r0, x
10106 // to
10107 // cmp r0, x
10108 // movne r0, y
10109 //
10110 // mov r1, r0
10111 // cmp r1, x
10112 // mov r0, x
10113 // movne r0, y
10114 // to
10115 // cmp r0, x
10116 // movne r0, y
10117 /// FIXME: Turn this into a target neutral optimization?
10118 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +000010119 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +000010120 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
10121 N->getOperand(3), Cmp);
10122 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
10123 SDValue ARMcc;
10124 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
10125 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
10126 N->getOperand(3), NewCmp);
10127 }
10128
10129 if (Res.getNode()) {
10130 APInt KnownZero, KnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010131 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +000010132 // Capture demanded bits information that would be otherwise lost.
10133 if (KnownZero == 0xfffffffe)
10134 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10135 DAG.getValueType(MVT::i1));
10136 else if (KnownZero == 0xffffff00)
10137 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10138 DAG.getValueType(MVT::i8));
10139 else if (KnownZero == 0xffff0000)
10140 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10141 DAG.getValueType(MVT::i16));
10142 }
10143
10144 return Res;
10145}
10146
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010147SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +000010148 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010149 switch (N->getOpcode()) {
10150 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +000010151 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +000010152 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010153 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +000010154 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +000010155 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +000010156 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
10157 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +000010158 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010159 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson22806742010-09-22 22:09:21 +000010160 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010161 case ISD::STORE: return PerformSTORECombine(N, DCI);
10162 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
10163 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +000010164 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +000010165 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +000010166 case ISD::FP_TO_SINT:
10167 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
10168 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010169 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +000010170 case ISD::SHL:
10171 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010172 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +000010173 case ISD::SIGN_EXTEND:
10174 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010175 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
10176 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +000010177 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson06fce872011-02-07 17:43:21 +000010178 case ARMISD::VLD2DUP:
10179 case ARMISD::VLD3DUP:
10180 case ARMISD::VLD4DUP:
10181 return CombineBaseUpdate(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +000010182 case ARMISD::BUILD_VECTOR:
10183 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010184 case ISD::INTRINSIC_VOID:
10185 case ISD::INTRINSIC_W_CHAIN:
10186 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10187 case Intrinsic::arm_neon_vld1:
10188 case Intrinsic::arm_neon_vld2:
10189 case Intrinsic::arm_neon_vld3:
10190 case Intrinsic::arm_neon_vld4:
10191 case Intrinsic::arm_neon_vld2lane:
10192 case Intrinsic::arm_neon_vld3lane:
10193 case Intrinsic::arm_neon_vld4lane:
10194 case Intrinsic::arm_neon_vst1:
10195 case Intrinsic::arm_neon_vst2:
10196 case Intrinsic::arm_neon_vst3:
10197 case Intrinsic::arm_neon_vst4:
10198 case Intrinsic::arm_neon_vst2lane:
10199 case Intrinsic::arm_neon_vst3lane:
10200 case Intrinsic::arm_neon_vst4lane:
10201 return CombineBaseUpdate(N, DCI);
10202 default: break;
10203 }
10204 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010205 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010206 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010207}
10208
Evan Chengd42641c2011-02-02 01:06:55 +000010209bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
10210 EVT VT) const {
10211 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
10212}
10213
Evan Cheng79e2ca92012-12-10 23:21:26 +000010214bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010215 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +000010216 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010217
10218 switch (VT.getSimpleVT().SimpleTy) {
10219 default:
10220 return false;
10221 case MVT::i8:
10222 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010223 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010224 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +000010225 if (AllowsUnaligned) {
10226 if (Fast)
10227 *Fast = Subtarget->hasV7Ops();
10228 return true;
10229 }
10230 return false;
10231 }
Evan Chengeec6bc62012-08-15 17:44:53 +000010232 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010233 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010234 // For any little-endian targets with neon, we can support unaligned ld/st
10235 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
10236 // A big-endian target may also explictly support unaligned accesses
Evan Cheng79e2ca92012-12-10 23:21:26 +000010237 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
10238 if (Fast)
10239 *Fast = true;
10240 return true;
10241 }
10242 return false;
10243 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010244 }
10245}
10246
Lang Hames9929c422011-11-02 22:52:45 +000010247static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
10248 unsigned AlignCheck) {
10249 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
10250 (DstAlign == 0 || DstAlign % AlignCheck == 0));
10251}
10252
10253EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
10254 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000010255 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +000010256 bool MemcpyStrSrc,
10257 MachineFunction &MF) const {
10258 const Function *F = MF.getFunction();
10259
10260 // See if we can use NEON instructions for this...
Evan Cheng962711e2012-12-12 02:34:41 +000010261 if ((!IsMemset || ZeroMemset) &&
Evan Cheng79e2ca92012-12-10 23:21:26 +000010262 Subtarget->hasNEON() &&
Bill Wendling698e84f2012-12-30 10:32:01 +000010263 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
10264 Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010265 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +000010266 if (Size >= 16 &&
10267 (memOpAlign(SrcAlign, DstAlign, 16) ||
10268 (allowsUnalignedMemoryAccesses(MVT::v2f64, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010269 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +000010270 } else if (Size >= 8 &&
10271 (memOpAlign(SrcAlign, DstAlign, 8) ||
10272 (allowsUnalignedMemoryAccesses(MVT::f64, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010273 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +000010274 }
10275 }
10276
Lang Hamesb85fcd02011-11-08 18:56:23 +000010277 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +000010278 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010279 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +000010280 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010281 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +000010282
Lang Hames9929c422011-11-02 22:52:45 +000010283 // Let the target-independent logic figure it out.
10284 return MVT::Other;
10285}
10286
Evan Cheng9ec512d2012-12-06 19:13:27 +000010287bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
10288 if (Val.getOpcode() != ISD::LOAD)
10289 return false;
10290
10291 EVT VT1 = Val.getValueType();
10292 if (!VT1.isSimple() || !VT1.isInteger() ||
10293 !VT2.isSimple() || !VT2.isInteger())
10294 return false;
10295
10296 switch (VT1.getSimpleVT().SimpleTy) {
10297 default: break;
10298 case MVT::i1:
10299 case MVT::i8:
10300 case MVT::i16:
10301 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
10302 return true;
10303 }
10304
10305 return false;
10306}
10307
Tim Northovercc2e9032013-08-06 13:58:03 +000010308bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
10309 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
10310 return false;
10311
10312 if (!isTypeLegal(EVT::getEVT(Ty1)))
10313 return false;
10314
10315 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
10316
10317 // Assuming the caller doesn't have a zeroext or signext return parameter,
10318 // truncation all the way down to i1 is valid.
10319 return true;
10320}
10321
10322
Evan Chengdc49a8d2009-08-14 20:09:37 +000010323static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
10324 if (V < 0)
10325 return false;
10326
10327 unsigned Scale = 1;
10328 switch (VT.getSimpleVT().SimpleTy) {
10329 default: return false;
10330 case MVT::i1:
10331 case MVT::i8:
10332 // Scale == 1;
10333 break;
10334 case MVT::i16:
10335 // Scale == 2;
10336 Scale = 2;
10337 break;
10338 case MVT::i32:
10339 // Scale == 4;
10340 Scale = 4;
10341 break;
10342 }
10343
10344 if ((V & (Scale - 1)) != 0)
10345 return false;
10346 V /= Scale;
10347 return V == (V & ((1LL << 5) - 1));
10348}
10349
10350static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10351 const ARMSubtarget *Subtarget) {
10352 bool isNeg = false;
10353 if (V < 0) {
10354 isNeg = true;
10355 V = - V;
10356 }
10357
10358 switch (VT.getSimpleVT().SimpleTy) {
10359 default: return false;
10360 case MVT::i1:
10361 case MVT::i8:
10362 case MVT::i16:
10363 case MVT::i32:
10364 // + imm12 or - imm8
10365 if (isNeg)
10366 return V == (V & ((1LL << 8) - 1));
10367 return V == (V & ((1LL << 12) - 1));
10368 case MVT::f32:
10369 case MVT::f64:
10370 // Same as ARM mode. FIXME: NEON?
10371 if (!Subtarget->hasVFP2())
10372 return false;
10373 if ((V & 3) != 0)
10374 return false;
10375 V >>= 2;
10376 return V == (V & ((1LL << 8) - 1));
10377 }
10378}
10379
Evan Cheng2150b922007-03-12 23:30:29 +000010380/// isLegalAddressImmediate - Return true if the integer value can be used
10381/// as the offset of the target addressing mode for load / store of the
10382/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010383static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010384 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010385 if (V == 0)
10386 return true;
10387
Evan Chengce5dfb62009-03-09 19:15:00 +000010388 if (!VT.isSimple())
10389 return false;
10390
Evan Chengdc49a8d2009-08-14 20:09:37 +000010391 if (Subtarget->isThumb1Only())
10392 return isLegalT1AddressImmediate(V, VT);
10393 else if (Subtarget->isThumb2())
10394 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010395
Evan Chengdc49a8d2009-08-14 20:09:37 +000010396 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010397 if (V < 0)
10398 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010399 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010400 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010401 case MVT::i1:
10402 case MVT::i8:
10403 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010404 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010405 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010406 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010407 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010408 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010409 case MVT::f32:
10410 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010411 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010412 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010413 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010414 return false;
10415 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010416 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010417 }
Evan Cheng10043e22007-01-19 07:51:42 +000010418}
10419
Evan Chengdc49a8d2009-08-14 20:09:37 +000010420bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10421 EVT VT) const {
10422 int Scale = AM.Scale;
10423 if (Scale < 0)
10424 return false;
10425
10426 switch (VT.getSimpleVT().SimpleTy) {
10427 default: return false;
10428 case MVT::i1:
10429 case MVT::i8:
10430 case MVT::i16:
10431 case MVT::i32:
10432 if (Scale == 1)
10433 return true;
10434 // r + r << imm
10435 Scale = Scale & ~1;
10436 return Scale == 2 || Scale == 4 || Scale == 8;
10437 case MVT::i64:
10438 // r + r
10439 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
10440 return true;
10441 return false;
10442 case MVT::isVoid:
10443 // Note, we allow "void" uses (basically, uses that aren't loads or
10444 // stores), because arm allows folding a scale into many arithmetic
10445 // operations. This should be made more precise and revisited later.
10446
10447 // Allow r << imm, but the imm has to be a multiple of two.
10448 if (Scale & 1) return false;
10449 return isPowerOf2_32(Scale);
10450 }
10451}
10452
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010453/// isLegalAddressingMode - Return true if the addressing mode represented
10454/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson7117a912009-03-20 22:42:55 +000010455bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +000010456 Type *Ty) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010457 EVT VT = getValueType(Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000010458 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000010459 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010460
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010461 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000010462 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010463 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010464
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010465 switch (AM.Scale) {
10466 case 0: // no scale reg, must be "r+i" or "r", or "i".
10467 break;
10468 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010469 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010470 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000010471 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010472 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000010473 // ARM doesn't support any R+R*scale+imm addr modes.
10474 if (AM.BaseOffs)
10475 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010476
Bob Wilson866c1742009-04-08 17:55:28 +000010477 if (!VT.isSimple())
10478 return false;
10479
Evan Chengdc49a8d2009-08-14 20:09:37 +000010480 if (Subtarget->isThumb2())
10481 return isLegalT2ScaledAddressingMode(AM, VT);
10482
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010483 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000010484 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010485 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010486 case MVT::i1:
10487 case MVT::i8:
10488 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010489 if (Scale < 0) Scale = -Scale;
10490 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010491 return true;
10492 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000010493 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000010494 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010495 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010496 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010497 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010498 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010499 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010500
Owen Anderson9f944592009-08-11 20:47:22 +000010501 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010502 // Note, we allow "void" uses (basically, uses that aren't loads or
10503 // stores), because arm allows folding a scale into many arithmetic
10504 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010505
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010506 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010507 if (Scale & 1) return false;
10508 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010509 }
Evan Cheng2150b922007-03-12 23:30:29 +000010510 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010511 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010512}
10513
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010514/// isLegalICmpImmediate - Return true if the specified immediate is legal
10515/// icmp immediate, that is the target has icmp instructions which can compare
10516/// a register against the immediate without having to materialize the
10517/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010518bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010519 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010520 if (!Subtarget->isThumb())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010521 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010522 if (Subtarget->isThumb2())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010523 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010524 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010525 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010526}
10527
Andrew Tricka22cdb72012-07-18 18:34:27 +000010528/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10529/// *or sub* immediate, that is the target has add or sub instructions which can
10530/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010531/// immediate into a register.
10532bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010533 // Same encoding for add/sub, just flip the sign.
10534 int64_t AbsImm = llvm::abs64(Imm);
10535 if (!Subtarget->isThumb())
10536 return ARM_AM::getSOImmVal(AbsImm) != -1;
10537 if (Subtarget->isThumb2())
10538 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10539 // Thumb1 only has 8-bit unsigned immediate.
10540 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010541}
10542
Owen Anderson53aa7a92009-08-10 22:56:29 +000010543static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010544 bool isSEXTLoad, SDValue &Base,
10545 SDValue &Offset, bool &isInc,
10546 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010547 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10548 return false;
10549
Owen Anderson9f944592009-08-11 20:47:22 +000010550 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010551 // AddressingMode 3
10552 Base = Ptr->getOperand(0);
10553 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010554 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010555 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010556 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010557 isInc = false;
10558 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10559 return true;
10560 }
10561 }
10562 isInc = (Ptr->getOpcode() == ISD::ADD);
10563 Offset = Ptr->getOperand(1);
10564 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010565 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010566 // AddressingMode 2
10567 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010568 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010569 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010570 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010571 isInc = false;
10572 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10573 Base = Ptr->getOperand(0);
10574 return true;
10575 }
10576 }
10577
10578 if (Ptr->getOpcode() == ISD::ADD) {
10579 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010580 ARM_AM::ShiftOpc ShOpcVal=
10581 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010582 if (ShOpcVal != ARM_AM::no_shift) {
10583 Base = Ptr->getOperand(1);
10584 Offset = Ptr->getOperand(0);
10585 } else {
10586 Base = Ptr->getOperand(0);
10587 Offset = Ptr->getOperand(1);
10588 }
10589 return true;
10590 }
10591
10592 isInc = (Ptr->getOpcode() == ISD::ADD);
10593 Base = Ptr->getOperand(0);
10594 Offset = Ptr->getOperand(1);
10595 return true;
10596 }
10597
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010598 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010599 return false;
10600}
10601
Owen Anderson53aa7a92009-08-10 22:56:29 +000010602static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010603 bool isSEXTLoad, SDValue &Base,
10604 SDValue &Offset, bool &isInc,
10605 SelectionDAG &DAG) {
10606 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10607 return false;
10608
10609 Base = Ptr->getOperand(0);
10610 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10611 int RHSC = (int)RHS->getZExtValue();
10612 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10613 assert(Ptr->getOpcode() == ISD::ADD);
10614 isInc = false;
10615 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10616 return true;
10617 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10618 isInc = Ptr->getOpcode() == ISD::ADD;
10619 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
10620 return true;
10621 }
10622 }
10623
10624 return false;
10625}
10626
Evan Cheng10043e22007-01-19 07:51:42 +000010627/// getPreIndexedAddressParts - returns true by value, base pointer and
10628/// offset pointer and addressing mode by reference if the node's address
10629/// can be legally represented as pre-indexed load / store address.
10630bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010631ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10632 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010633 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010634 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010635 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010636 return false;
10637
Owen Anderson53aa7a92009-08-10 22:56:29 +000010638 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010639 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010640 bool isSEXTLoad = false;
10641 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10642 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010643 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010644 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10645 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10646 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010647 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010648 } else
10649 return false;
10650
10651 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010652 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010653 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010654 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10655 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010656 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010657 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010658 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010659 if (!isLegal)
10660 return false;
10661
10662 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10663 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010664}
10665
10666/// getPostIndexedAddressParts - returns true by value, base pointer and
10667/// offset pointer and addressing mode by reference if this node can be
10668/// combined with a load / store to form a post-indexed load / store.
10669bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010670 SDValue &Base,
10671 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010672 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010673 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010674 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010675 return false;
10676
Owen Anderson53aa7a92009-08-10 22:56:29 +000010677 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010678 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010679 bool isSEXTLoad = false;
10680 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010681 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010682 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010683 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10684 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010685 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010686 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010687 } else
10688 return false;
10689
10690 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010691 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010692 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010693 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010694 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010695 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010696 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10697 isInc, DAG);
10698 if (!isLegal)
10699 return false;
10700
Evan Chengf19384d2010-05-18 21:31:17 +000010701 if (Ptr != Base) {
10702 // Swap base ptr and offset to catch more post-index load / store when
10703 // it's legal. In Thumb2 mode, offset must be an immediate.
10704 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10705 !Subtarget->isThumb2())
10706 std::swap(Base, Offset);
10707
10708 // Post-indexed load / store update the base pointer.
10709 if (Ptr != Base)
10710 return false;
10711 }
10712
Evan Cheng84c6cda2009-07-02 07:28:31 +000010713 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10714 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010715}
10716
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010717void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson7117a912009-03-20 22:42:55 +000010718 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +000010719 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +000010720 const SelectionDAG &DAG,
Evan Cheng10043e22007-01-19 07:51:42 +000010721 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010722 unsigned BitWidth = KnownOne.getBitWidth();
10723 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010724 switch (Op.getOpcode()) {
10725 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010726 case ARMISD::ADDC:
10727 case ARMISD::ADDE:
10728 case ARMISD::SUBC:
10729 case ARMISD::SUBE:
10730 // These nodes' second result is a boolean
10731 if (Op.getResNo() == 0)
10732 break;
10733 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10734 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010735 case ARMISD::CMOV: {
10736 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010737 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010738 if (KnownZero == 0 && KnownOne == 0) return;
10739
Dan Gohmanf990faf2008-02-13 00:35:47 +000010740 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010741 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010742 KnownZero &= KnownZeroRHS;
10743 KnownOne &= KnownOneRHS;
10744 return;
10745 }
10746 }
10747}
10748
10749//===----------------------------------------------------------------------===//
10750// ARM Inline Assembly Support
10751//===----------------------------------------------------------------------===//
10752
Evan Cheng078b0b02011-01-08 01:24:27 +000010753bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10754 // Looking for "rev" which is V6+.
10755 if (!Subtarget->hasV6Ops())
10756 return false;
10757
10758 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10759 std::string AsmStr = IA->getAsmString();
10760 SmallVector<StringRef, 4> AsmPieces;
10761 SplitString(AsmStr, AsmPieces, ";\n");
10762
10763 switch (AsmPieces.size()) {
10764 default: return false;
10765 case 1:
10766 AsmStr = AsmPieces[0];
10767 AsmPieces.clear();
10768 SplitString(AsmStr, AsmPieces, " \t,");
10769
10770 // rev $0, $1
10771 if (AsmPieces.size() == 3 &&
10772 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10773 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010774 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010775 if (Ty && Ty->getBitWidth() == 32)
10776 return IntrinsicLowering::LowerToByteSwap(CI);
10777 }
10778 break;
10779 }
10780
10781 return false;
10782}
10783
Evan Cheng10043e22007-01-19 07:51:42 +000010784/// getConstraintType - Given a constraint letter, return the type of
10785/// constraint it is for this target.
10786ARMTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010787ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10788 if (Constraint.size() == 1) {
10789 switch (Constraint[0]) {
10790 default: break;
10791 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010792 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010793 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010794 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010795 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010796 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010797 // An address with a single base register. Due to the way we
10798 // currently handle addresses it is the same as an 'r' memory constraint.
10799 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010800 }
Eric Christophere256cd02011-06-21 22:10:57 +000010801 } else if (Constraint.size() == 2) {
10802 switch (Constraint[0]) {
10803 default: break;
10804 // All 'U+' constraints are addresses.
10805 case 'U': return C_Memory;
10806 }
Evan Cheng10043e22007-01-19 07:51:42 +000010807 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010808 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010809}
10810
John Thompsone8360b72010-10-29 17:29:13 +000010811/// Examine constraint type and operand type and determine a weight value.
10812/// This object must already have been set up with the operand type
10813/// and the current alternative constraint selected.
10814TargetLowering::ConstraintWeight
10815ARMTargetLowering::getSingleConstraintMatchWeight(
10816 AsmOperandInfo &info, const char *constraint) const {
10817 ConstraintWeight weight = CW_Invalid;
10818 Value *CallOperandVal = info.CallOperandVal;
10819 // If we don't have a value, we can't do a match,
10820 // but allow it at the lowest weight.
10821 if (CallOperandVal == NULL)
10822 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010823 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010824 // Look at the constraint type.
10825 switch (*constraint) {
10826 default:
10827 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10828 break;
10829 case 'l':
10830 if (type->isIntegerTy()) {
10831 if (Subtarget->isThumb())
10832 weight = CW_SpecificReg;
10833 else
10834 weight = CW_Register;
10835 }
10836 break;
10837 case 'w':
10838 if (type->isFloatingPointTy())
10839 weight = CW_Register;
10840 break;
10841 }
10842 return weight;
10843}
10844
Eric Christophercf2007c2011-06-30 23:50:52 +000010845typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10846RCPair
Evan Cheng10043e22007-01-19 07:51:42 +000010847ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010848 MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010849 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010850 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010851 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010852 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010853 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010854 return RCPair(0U, &ARM::tGPRRegClass);
10855 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010856 case 'h': // High regs or no regs.
10857 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010858 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010859 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010860 case 'r':
Craig Topperc7242e02012-04-20 07:30:17 +000010861 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010862 case 'w':
Owen Anderson9f944592009-08-11 20:47:22 +000010863 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010864 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010865 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010866 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010867 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010868 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010869 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010870 case 'x':
10871 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010872 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010873 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010874 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010875 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010876 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010877 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010878 case 't':
10879 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010880 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010881 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010882 }
10883 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010884 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010885 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010886
Evan Cheng10043e22007-01-19 07:51:42 +000010887 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10888}
10889
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010890/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10891/// vector. If it is invalid, don't add anything to Ops.
10892void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010893 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010894 std::vector<SDValue>&Ops,
10895 SelectionDAG &DAG) const {
10896 SDValue Result(0, 0);
10897
Eric Christopherde9399b2011-06-02 23:16:42 +000010898 // Currently only support length 1 constraints.
10899 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010900
Eric Christopherde9399b2011-06-02 23:16:42 +000010901 char ConstraintLetter = Constraint[0];
10902 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010903 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010904 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010905 case 'I': case 'J': case 'K': case 'L':
10906 case 'M': case 'N': case 'O':
10907 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10908 if (!C)
10909 return;
10910
10911 int64_t CVal64 = C->getSExtValue();
10912 int CVal = (int) CVal64;
10913 // None of these constraints allow values larger than 32 bits. Check
10914 // that the value fits in an int.
10915 if (CVal != CVal64)
10916 return;
10917
Eric Christopherde9399b2011-06-02 23:16:42 +000010918 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010919 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010920 // Constant suitable for movw, must be between 0 and
10921 // 65535.
10922 if (Subtarget->hasV6T2Ops())
10923 if (CVal >= 0 && CVal <= 65535)
10924 break;
10925 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010926 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010927 if (Subtarget->isThumb1Only()) {
10928 // This must be a constant between 0 and 255, for ADD
10929 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010930 if (CVal >= 0 && CVal <= 255)
10931 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010932 } else if (Subtarget->isThumb2()) {
10933 // A constant that can be used as an immediate value in a
10934 // data-processing instruction.
10935 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10936 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010937 } else {
10938 // A constant that can be used as an immediate value in a
10939 // data-processing instruction.
10940 if (ARM_AM::getSOImmVal(CVal) != -1)
10941 break;
10942 }
10943 return;
10944
10945 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000010946 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010947 // This must be a constant between -255 and -1, for negated ADD
10948 // immediates. This can be used in GCC with an "n" modifier that
10949 // prints the negated value, for use with SUB instructions. It is
10950 // not useful otherwise but is implemented for compatibility.
10951 if (CVal >= -255 && CVal <= -1)
10952 break;
10953 } else {
10954 // This must be a constant between -4095 and 4095. It is not clear
10955 // what this constraint is intended for. Implemented for
10956 // compatibility with GCC.
10957 if (CVal >= -4095 && CVal <= 4095)
10958 break;
10959 }
10960 return;
10961
10962 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000010963 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010964 // A 32-bit value where only one byte has a nonzero value. Exclude
10965 // zero to match GCC. This constraint is used by GCC internally for
10966 // constants that can be loaded with a move/shift combination.
10967 // It is not useful otherwise but is implemented for compatibility.
10968 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10969 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010970 } else if (Subtarget->isThumb2()) {
10971 // A constant whose bitwise inverse can be used as an immediate
10972 // value in a data-processing instruction. This can be used in GCC
10973 // with a "B" modifier that prints the inverted value, for use with
10974 // BIC and MVN instructions. It is not useful otherwise but is
10975 // implemented for compatibility.
10976 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10977 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010978 } else {
10979 // A constant whose bitwise inverse can be used as an immediate
10980 // value in a data-processing instruction. This can be used in GCC
10981 // with a "B" modifier that prints the inverted value, for use with
10982 // BIC and MVN instructions. It is not useful otherwise but is
10983 // implemented for compatibility.
10984 if (ARM_AM::getSOImmVal(~CVal) != -1)
10985 break;
10986 }
10987 return;
10988
10989 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000010990 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010991 // This must be a constant between -7 and 7,
10992 // for 3-operand ADD/SUB immediate instructions.
10993 if (CVal >= -7 && CVal < 7)
10994 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010995 } else if (Subtarget->isThumb2()) {
10996 // A constant whose negation can be used as an immediate value in a
10997 // data-processing instruction. This can be used in GCC with an "n"
10998 // modifier that prints the negated value, for use with SUB
10999 // instructions. It is not useful otherwise but is implemented for
11000 // compatibility.
11001 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
11002 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011003 } else {
11004 // A constant whose negation can be used as an immediate value in a
11005 // data-processing instruction. This can be used in GCC with an "n"
11006 // modifier that prints the negated value, for use with SUB
11007 // instructions. It is not useful otherwise but is implemented for
11008 // compatibility.
11009 if (ARM_AM::getSOImmVal(-CVal) != -1)
11010 break;
11011 }
11012 return;
11013
11014 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000011015 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011016 // This must be a multiple of 4 between 0 and 1020, for
11017 // ADD sp + immediate.
11018 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
11019 break;
11020 } else {
11021 // A power of two or a constant between 0 and 32. This is used in
11022 // GCC for the shift amount on shifted register operands, but it is
11023 // useful in general for any shift amounts.
11024 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
11025 break;
11026 }
11027 return;
11028
11029 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000011030 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011031 // This must be a constant between 0 and 31, for shift amounts.
11032 if (CVal >= 0 && CVal <= 31)
11033 break;
11034 }
11035 return;
11036
11037 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000011038 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011039 // This must be a multiple of 4 between -508 and 508, for
11040 // ADD/SUB sp = sp + immediate.
11041 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
11042 break;
11043 }
11044 return;
11045 }
11046 Result = DAG.getTargetConstant(CVal, Op.getValueType());
11047 break;
11048 }
11049
11050 if (Result.getNode()) {
11051 Ops.push_back(Result);
11052 return;
11053 }
Dale Johannesence97d552010-06-25 21:55:36 +000011054 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011055}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011056
Renato Golin87610692013-07-16 09:32:17 +000011057SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
11058 assert(Subtarget->isTargetAEABI() && "Register-based DivRem lowering only");
11059 unsigned Opcode = Op->getOpcode();
11060 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
11061 "Invalid opcode for Div/Rem lowering");
11062 bool isSigned = (Opcode == ISD::SDIVREM);
11063 EVT VT = Op->getValueType(0);
11064 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11065
11066 RTLIB::Libcall LC;
11067 switch (VT.getSimpleVT().SimpleTy) {
11068 default: llvm_unreachable("Unexpected request for libcall!");
11069 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
11070 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
11071 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
11072 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
11073 }
11074
11075 SDValue InChain = DAG.getEntryNode();
11076
11077 TargetLowering::ArgListTy Args;
11078 TargetLowering::ArgListEntry Entry;
11079 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
11080 EVT ArgVT = Op->getOperand(i).getValueType();
11081 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
11082 Entry.Node = Op->getOperand(i);
11083 Entry.Ty = ArgTy;
11084 Entry.isSExt = isSigned;
11085 Entry.isZExt = !isSigned;
11086 Args.push_back(Entry);
11087 }
11088
11089 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
11090 getPointerTy());
11091
11092 Type *RetTy = (Type*)StructType::get(Ty, Ty, NULL);
11093
11094 SDLoc dl(Op);
11095 TargetLowering::
11096 CallLoweringInfo CLI(InChain, RetTy, isSigned, !isSigned, false, true,
11097 0, getLibcallCallingConv(LC), /*isTailCall=*/false,
11098 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
11099 Callee, Args, DAG, dl);
11100 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
11101
11102 return CallInfo.first;
11103}
11104
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011105bool
11106ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11107 // The ARM target isn't yet aware of offsets.
11108 return false;
11109}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011110
Jim Grosbach11013ed2010-07-16 23:05:05 +000011111bool ARM::isBitFieldInvertedMask(unsigned v) {
11112 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011113 return false;
11114
Jim Grosbach11013ed2010-07-16 23:05:05 +000011115 // there can be 1's on either or both "outsides", all the "inside"
11116 // bits must be 0's
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011117 unsigned TO = CountTrailingOnes_32(v);
11118 unsigned LO = CountLeadingOnes_32(v);
11119 v = (v >> TO) << TO;
11120 v = (v << LO) >> LO;
11121 return v == 0;
Jim Grosbach11013ed2010-07-16 23:05:05 +000011122}
11123
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011124/// isFPImmLegal - Returns true if the target can instruction select the
11125/// specified FP immediate natively. If false, the legalizer will
11126/// materialize the FP immediate as a load from a constant pool.
11127bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
11128 if (!Subtarget->hasVFP3())
11129 return false;
11130 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011131 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011132 if (VT == MVT::f64)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011133 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011134 return false;
11135}
Bob Wilson5549d492010-09-21 17:56:22 +000011136
Wesley Peck527da1b2010-11-23 03:31:01 +000011137/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000011138/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
11139/// specified in the intrinsic calls.
11140bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11141 const CallInst &I,
11142 unsigned Intrinsic) const {
11143 switch (Intrinsic) {
11144 case Intrinsic::arm_neon_vld1:
11145 case Intrinsic::arm_neon_vld2:
11146 case Intrinsic::arm_neon_vld3:
11147 case Intrinsic::arm_neon_vld4:
11148 case Intrinsic::arm_neon_vld2lane:
11149 case Intrinsic::arm_neon_vld3lane:
11150 case Intrinsic::arm_neon_vld4lane: {
11151 Info.opc = ISD::INTRINSIC_W_CHAIN;
11152 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmowcdfe20b2012-10-08 16:38:25 +000011153 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011154 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11155 Info.ptrVal = I.getArgOperand(0);
11156 Info.offset = 0;
11157 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11158 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11159 Info.vol = false; // volatile loads with NEON intrinsics not supported
11160 Info.readMem = true;
11161 Info.writeMem = false;
11162 return true;
11163 }
11164 case Intrinsic::arm_neon_vst1:
11165 case Intrinsic::arm_neon_vst2:
11166 case Intrinsic::arm_neon_vst3:
11167 case Intrinsic::arm_neon_vst4:
11168 case Intrinsic::arm_neon_vst2lane:
11169 case Intrinsic::arm_neon_vst3lane:
11170 case Intrinsic::arm_neon_vst4lane: {
11171 Info.opc = ISD::INTRINSIC_VOID;
11172 // Conservatively set memVT to the entire set of vectors stored.
11173 unsigned NumElts = 0;
11174 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000011175 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000011176 if (!ArgTy->isVectorTy())
11177 break;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000011178 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011179 }
11180 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11181 Info.ptrVal = I.getArgOperand(0);
11182 Info.offset = 0;
11183 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11184 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11185 Info.vol = false; // volatile stores with NEON intrinsics not supported
11186 Info.readMem = false;
11187 Info.writeMem = true;
11188 return true;
11189 }
Tim Northovera7ecd242013-07-16 09:46:55 +000011190 case Intrinsic::arm_ldrex: {
11191 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
11192 Info.opc = ISD::INTRINSIC_W_CHAIN;
11193 Info.memVT = MVT::getVT(PtrTy->getElementType());
11194 Info.ptrVal = I.getArgOperand(0);
11195 Info.offset = 0;
11196 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
11197 Info.vol = true;
11198 Info.readMem = true;
11199 Info.writeMem = false;
11200 return true;
11201 }
11202 case Intrinsic::arm_strex: {
11203 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
11204 Info.opc = ISD::INTRINSIC_W_CHAIN;
11205 Info.memVT = MVT::getVT(PtrTy->getElementType());
11206 Info.ptrVal = I.getArgOperand(1);
11207 Info.offset = 0;
11208 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
11209 Info.vol = true;
11210 Info.readMem = false;
11211 Info.writeMem = true;
11212 return true;
11213 }
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011214 case Intrinsic::arm_strexd: {
11215 Info.opc = ISD::INTRINSIC_W_CHAIN;
11216 Info.memVT = MVT::i64;
11217 Info.ptrVal = I.getArgOperand(2);
11218 Info.offset = 0;
11219 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011220 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011221 Info.readMem = false;
11222 Info.writeMem = true;
11223 return true;
11224 }
11225 case Intrinsic::arm_ldrexd: {
11226 Info.opc = ISD::INTRINSIC_W_CHAIN;
11227 Info.memVT = MVT::i64;
11228 Info.ptrVal = I.getArgOperand(0);
11229 Info.offset = 0;
11230 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011231 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011232 Info.readMem = true;
11233 Info.writeMem = false;
11234 return true;
11235 }
Bob Wilson5549d492010-09-21 17:56:22 +000011236 default:
11237 break;
11238 }
11239
11240 return false;
11241}