blob: d7c52b0b1d2ac80aa081e8fc1d97084188c63bda [file] [log] [blame]
Evan Chengbc153d42011-07-14 20:59:42 +00001//===-- PPCMCTargetDesc.h - PowerPC Target Descriptions ---------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Evan Chengbc153d42011-07-14 20:59:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file provides PowerPC specific target descriptions.
10//
11//===----------------------------------------------------------------------===//
12
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000013#ifndef LLVM_LIB_TARGET_POWERPC_MCTARGETDESC_PPCMCTARGETDESC_H
14#define LLVM_LIB_TARGET_POWERPC_MCTARGETDESC_PPCMCTARGETDESC_H
Evan Chengbc153d42011-07-14 20:59:42 +000015
Rafael Espindolafb8ac2d2012-12-20 05:13:09 +000016// GCC #defines PPC on Linux but we use it as our namespace name
17#undef PPC
18
Nemanja Ivanovic0dad9942018-12-29 16:13:11 +000019#include "llvm/MC/MCRegisterInfo.h"
Hal Finkel6e9110a2015-03-28 19:42:41 +000020#include "llvm/Support/MathExtras.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000021#include <cstdint>
Lang Hames3a670752017-10-10 16:58:26 +000022#include <memory>
Rafael Espindola38a400d2011-12-22 01:57:09 +000023
Evan Chengbc153d42011-07-14 20:59:42 +000024namespace llvm {
Eugene Zelenko8187c192017-01-13 00:58:58 +000025
Evan Cheng5928e692011-07-25 23:24:55 +000026class MCAsmBackend;
Evan Cheng61d4a202011-07-25 19:53:23 +000027class MCCodeEmitter;
28class MCContext;
29class MCInstrInfo;
Peter Collingbournedcd7d6c2018-05-21 19:20:29 +000030class MCObjectTargetWriter;
Jim Grosbachc3b04272012-05-15 17:35:52 +000031class MCRegisterInfo;
Alex Bradburyb22f7512018-01-03 08:53:05 +000032class MCSubtargetInfo;
Joel Jones373d7d32016-07-25 17:18:28 +000033class MCTargetOptions;
Evan Chengbc153d42011-07-14 20:59:42 +000034class Target;
Daniel Sanders50f17232015-09-15 16:17:27 +000035class Triple;
Evan Chengbc153d42011-07-14 20:59:42 +000036class StringRef;
Rafael Espindola5560a4c2015-04-14 22:14:34 +000037class raw_pwrite_stream;
Evan Chengbc153d42011-07-14 20:59:42 +000038
Mehdi Aminif42454b2016-10-09 23:00:34 +000039Target &getThePPC32Target();
40Target &getThePPC64Target();
41Target &getThePPC64LETarget();
Eric Christopher0169e422015-03-10 22:03:14 +000042
Evan Cheng61d4a202011-07-25 19:53:23 +000043MCCodeEmitter *createPPCMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +000044 const MCRegisterInfo &MRI,
Evan Cheng61d4a202011-07-25 19:53:23 +000045 MCContext &Ctx);
46
Alex Bradburyb22f7512018-01-03 08:53:05 +000047MCAsmBackend *createPPCAsmBackend(const Target &T, const MCSubtargetInfo &STI,
48 const MCRegisterInfo &MRI,
Joel Jones373d7d32016-07-25 17:18:28 +000049 const MCTargetOptions &Options);
Rafael Espindola38a400d2011-12-22 01:57:09 +000050
Rafael Espindoladf7305a2015-04-09 17:10:57 +000051/// Construct an PPC ELF object writer.
Peter Collingbournedcd7d6c2018-05-21 19:20:29 +000052std::unique_ptr<MCObjectTargetWriter> createPPCELFObjectWriter(bool Is64Bit,
53 uint8_t OSABI);
Rafael Espindoladf7305a2015-04-09 17:10:57 +000054/// Construct a PPC Mach-O object writer.
Peter Collingbournedcd7d6c2018-05-21 19:20:29 +000055std::unique_ptr<MCObjectTargetWriter>
56createPPCMachObjectWriter(bool Is64Bit, uint32_t CPUType, uint32_t CPUSubtype);
Hal Finkel6e9110a2015-03-28 19:42:41 +000057
Rafael Espindoladf7305a2015-04-09 17:10:57 +000058/// Returns true iff Val consists of one contiguous run of 1s with any number of
59/// 0s on either side. The 1s are allowed to wrap from LSB to MSB, so
60/// 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is not,
61/// since all 1s are not contiguous.
Hal Finkel6e9110a2015-03-28 19:42:41 +000062static inline bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
63 if (!Val)
64 return false;
65
66 if (isShiftedMask_32(Val)) {
67 // look for the first non-zero bit
68 MB = countLeadingZeros(Val);
69 // look for the first zero bit after the run of ones
70 ME = countLeadingZeros((Val - 1) ^ Val);
71 return true;
72 } else {
73 Val = ~Val; // invert mask
74 if (isShiftedMask_32(Val)) {
75 // effectively look for the first zero bit
76 ME = countLeadingZeros(Val) - 1;
77 // effectively look for the first one bit after the run of zeros
78 MB = countLeadingZeros((Val - 1) ^ Val) + 1;
79 return true;
80 }
81 }
82 // no run present
83 return false;
84}
85
Eugene Zelenko8187c192017-01-13 00:58:58 +000086} // end namespace llvm
Evan Chengbc153d42011-07-14 20:59:42 +000087
Sylvestre Ledru37ef20d2013-03-17 12:40:42 +000088// Generated files will use "namespace PPC". To avoid symbol clash,
89// undefine PPC here. PPC may be predefined on some hosts.
90#undef PPC
91
Evan Chengbc153d42011-07-14 20:59:42 +000092// Defines symbolic names for PowerPC registers. This defines a mapping from
93// register name to register number.
94//
95#define GET_REGINFO_ENUM
96#include "PPCGenRegisterInfo.inc"
97
98// Defines symbolic names for the PowerPC instructions.
99//
100#define GET_INSTRINFO_ENUM
Craig Topperac59db22017-12-13 07:26:17 +0000101#define GET_INSTRINFO_SCHED_ENUM
Evan Chengbc153d42011-07-14 20:59:42 +0000102#include "PPCGenInstrInfo.inc"
103
104#define GET_SUBTARGETINFO_ENUM
105#include "PPCGenSubtargetInfo.inc"
106
Nemanja Ivanovic0dad9942018-12-29 16:13:11 +0000107#define PPC_REGS0_31(X) \
108 { \
109 X##0, X##1, X##2, X##3, X##4, X##5, X##6, X##7, X##8, X##9, X##10, X##11, \
110 X##12, X##13, X##14, X##15, X##16, X##17, X##18, X##19, X##20, X##21, \
111 X##22, X##23, X##24, X##25, X##26, X##27, X##28, X##29, X##30, X##31 \
112 }
113
114#define PPC_REGS_NO0_31(Z, X) \
115 { \
116 Z, X##1, X##2, X##3, X##4, X##5, X##6, X##7, X##8, X##9, X##10, X##11, \
117 X##12, X##13, X##14, X##15, X##16, X##17, X##18, X##19, X##20, X##21, \
118 X##22, X##23, X##24, X##25, X##26, X##27, X##28, X##29, X##30, X##31 \
119 }
120
121#define PPC_REGS_LO_HI(LO, HI) \
122 { \
123 LO##0, LO##1, LO##2, LO##3, LO##4, LO##5, LO##6, LO##7, LO##8, LO##9, \
124 LO##10, LO##11, LO##12, LO##13, LO##14, LO##15, LO##16, LO##17, \
125 LO##18, LO##19, LO##20, LO##21, LO##22, LO##23, LO##24, LO##25, \
126 LO##26, LO##27, LO##28, LO##29, LO##30, LO##31, HI##0, HI##1, HI##2, \
127 HI##3, HI##4, HI##5, HI##6, HI##7, HI##8, HI##9, HI##10, HI##11, \
128 HI##12, HI##13, HI##14, HI##15, HI##16, HI##17, HI##18, HI##19, \
129 HI##20, HI##21, HI##22, HI##23, HI##24, HI##25, HI##26, HI##27, \
130 HI##28, HI##29, HI##30, HI##31 \
131 }
132
133using llvm::MCPhysReg;
134
135#define DEFINE_PPC_REGCLASSES \
136 static const MCPhysReg RRegs[32] = PPC_REGS0_31(PPC::R); \
137 static const MCPhysReg XRegs[32] = PPC_REGS0_31(PPC::X); \
138 static const MCPhysReg FRegs[32] = PPC_REGS0_31(PPC::F); \
139 static const MCPhysReg SPERegs[32] = PPC_REGS0_31(PPC::S); \
140 static const MCPhysReg VFRegs[32] = PPC_REGS0_31(PPC::VF); \
141 static const MCPhysReg VRegs[32] = PPC_REGS0_31(PPC::V); \
142 static const MCPhysReg QFRegs[32] = PPC_REGS0_31(PPC::QF); \
143 static const MCPhysReg RRegsNoR0[32] = \
144 PPC_REGS_NO0_31(PPC::ZERO, PPC::R); \
145 static const MCPhysReg XRegsNoX0[32] = \
146 PPC_REGS_NO0_31(PPC::ZERO8, PPC::X); \
147 static const MCPhysReg VSRegs[64] = \
148 PPC_REGS_LO_HI(PPC::VSL, PPC::V); \
149 static const MCPhysReg VSFRegs[64] = \
150 PPC_REGS_LO_HI(PPC::F, PPC::VF); \
151 static const MCPhysReg VSSRegs[64] = \
152 PPC_REGS_LO_HI(PPC::F, PPC::VF); \
153 static const MCPhysReg CRBITRegs[32] = { \
154 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN, \
155 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN, \
156 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN, \
157 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN, \
158 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN, \
159 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN, \
160 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN, \
161 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN}; \
162 static const MCPhysReg CRRegs[8] = { \
163 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3, \
164 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7}
165
Eugene Zelenko8187c192017-01-13 00:58:58 +0000166#endif // LLVM_LIB_TARGET_POWERPC_MCTARGETDESC_PPCMCTARGETDESC_H