blob: f6f9016e7edf2ed7e46a81602ccc70ab8403445e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
52#include "SIInstrInfo.h"
53#include "SIMachineFunctionInfo.h"
54#include "llvm/CodeGen/MachineFunction.h"
55#include "llvm/CodeGen/MachineFunctionPass.h"
56#include "llvm/CodeGen/MachineInstrBuilder.h"
57#include "llvm/CodeGen/MachineRegisterInfo.h"
58
59using namespace llvm;
60
61namespace {
62
63class SILowerControlFlowPass : public MachineFunctionPass {
64
65private:
Tom Stellarde7b907d2012-12-19 22:10:33 +000066 static const unsigned SkipThreshold = 12;
67
Tom Stellard75aadc22012-12-11 21:25:42 +000068 static char ID;
Christian Konig2989ffc2013-03-18 11:34:16 +000069 const TargetRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000070 const SIInstrInfo *TII;
Tom Stellard75aadc22012-12-11 21:25:42 +000071
Tom Stellardbe8ebee2013-01-18 21:15:50 +000072 bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
73
74 void Skip(MachineInstr &From, MachineOperand &To);
75 void SkipIfDead(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000076
Tom Stellardf8794352012-12-19 22:10:31 +000077 void If(MachineInstr &MI);
78 void Else(MachineInstr &MI);
79 void Break(MachineInstr &MI);
80 void IfBreak(MachineInstr &MI);
81 void ElseBreak(MachineInstr &MI);
82 void Loop(MachineInstr &MI);
83 void EndCf(MachineInstr &MI);
Tom Stellard75aadc22012-12-11 21:25:42 +000084
Tom Stellardbe8ebee2013-01-18 21:15:50 +000085 void Kill(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000086 void Branch(MachineInstr &MI);
87
Christian Konig2989ffc2013-03-18 11:34:16 +000088 void LoadM0(MachineInstr &MI, MachineInstr *MovRel);
89 void IndirectSrc(MachineInstr &MI);
90 void IndirectDst(MachineInstr &MI);
91
Tom Stellard75aadc22012-12-11 21:25:42 +000092public:
93 SILowerControlFlowPass(TargetMachine &tm) :
Bill Wendling37e9adb2013-06-07 20:28:55 +000094 MachineFunctionPass(ID), TRI(0), TII(0) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000095
96 virtual bool runOnMachineFunction(MachineFunction &MF);
97
98 const char *getPassName() const {
99 return "SI Lower control flow instructions";
100 }
101
102};
103
104} // End anonymous namespace
105
106char SILowerControlFlowPass::ID = 0;
107
108FunctionPass *llvm::createSILowerControlFlowPass(TargetMachine &tm) {
109 return new SILowerControlFlowPass(tm);
110}
111
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000112bool SILowerControlFlowPass::shouldSkip(MachineBasicBlock *From,
113 MachineBasicBlock *To) {
114
Tom Stellarde7b907d2012-12-19 22:10:33 +0000115 unsigned NumInstr = 0;
116
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000117 for (MachineBasicBlock *MBB = From; MBB != To && !MBB->succ_empty();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000118 MBB = *MBB->succ_begin()) {
119
120 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
121 NumInstr < SkipThreshold && I != E; ++I) {
122
123 if (I->isBundle() || !I->isBundled())
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000124 if (++NumInstr >= SkipThreshold)
125 return true;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000126 }
127 }
128
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000129 return false;
130}
131
132void SILowerControlFlowPass::Skip(MachineInstr &From, MachineOperand &To) {
133
134 if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
Tom Stellarde7b907d2012-12-19 22:10:33 +0000135 return;
136
137 DebugLoc DL = From.getDebugLoc();
138 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
139 .addOperand(To)
140 .addReg(AMDGPU::EXEC);
141}
142
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000143void SILowerControlFlowPass::SkipIfDead(MachineInstr &MI) {
144
145 MachineBasicBlock &MBB = *MI.getParent();
146 DebugLoc DL = MI.getDebugLoc();
147
148 if (!shouldSkip(&MBB, &MBB.getParent()->back()))
149 return;
150
151 MachineBasicBlock::iterator Insert = &MI;
152 ++Insert;
153
154 // If the exec mask is non-zero, skip the next two instructions
155 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
156 .addImm(3)
157 .addReg(AMDGPU::EXEC);
158
159 // Exec mask is zero: Export to NULL target...
160 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
161 .addImm(0)
162 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
163 .addImm(0)
164 .addImm(1)
165 .addImm(1)
Christian Konigc756cb992013-02-16 11:28:22 +0000166 .addReg(AMDGPU::VGPR0)
167 .addReg(AMDGPU::VGPR0)
168 .addReg(AMDGPU::VGPR0)
169 .addReg(AMDGPU::VGPR0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000170
171 // ... and terminate wavefront
172 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
173}
174
Tom Stellardf8794352012-12-19 22:10:31 +0000175void SILowerControlFlowPass::If(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000176 MachineBasicBlock &MBB = *MI.getParent();
177 DebugLoc DL = MI.getDebugLoc();
178 unsigned Reg = MI.getOperand(0).getReg();
179 unsigned Vcc = MI.getOperand(1).getReg();
180
181 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
182 .addReg(Vcc);
183
184 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
185 .addReg(AMDGPU::EXEC)
186 .addReg(Reg);
187
Tom Stellarde7b907d2012-12-19 22:10:33 +0000188 Skip(MI, MI.getOperand(2));
189
Tom Stellardf8794352012-12-19 22:10:31 +0000190 MI.eraseFromParent();
191}
192
193void SILowerControlFlowPass::Else(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000194 MachineBasicBlock &MBB = *MI.getParent();
195 DebugLoc DL = MI.getDebugLoc();
196 unsigned Dst = MI.getOperand(0).getReg();
197 unsigned Src = MI.getOperand(1).getReg();
198
Christian Konig6a9d3902013-03-26 14:03:44 +0000199 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
200 TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
Tom Stellardf8794352012-12-19 22:10:31 +0000201 .addReg(Src); // Saved EXEC
202
203 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
204 .addReg(AMDGPU::EXEC)
205 .addReg(Dst);
206
Tom Stellarde7b907d2012-12-19 22:10:33 +0000207 Skip(MI, MI.getOperand(2));
208
Tom Stellardf8794352012-12-19 22:10:31 +0000209 MI.eraseFromParent();
210}
211
212void SILowerControlFlowPass::Break(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000213 MachineBasicBlock &MBB = *MI.getParent();
214 DebugLoc DL = MI.getDebugLoc();
215
216 unsigned Dst = MI.getOperand(0).getReg();
217 unsigned Src = MI.getOperand(1).getReg();
218
219 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
220 .addReg(AMDGPU::EXEC)
221 .addReg(Src);
222
223 MI.eraseFromParent();
224}
225
226void SILowerControlFlowPass::IfBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000227 MachineBasicBlock &MBB = *MI.getParent();
228 DebugLoc DL = MI.getDebugLoc();
229
230 unsigned Dst = MI.getOperand(0).getReg();
231 unsigned Vcc = MI.getOperand(1).getReg();
232 unsigned Src = MI.getOperand(2).getReg();
233
234 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
235 .addReg(Vcc)
236 .addReg(Src);
237
238 MI.eraseFromParent();
239}
240
241void SILowerControlFlowPass::ElseBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000242 MachineBasicBlock &MBB = *MI.getParent();
243 DebugLoc DL = MI.getDebugLoc();
244
245 unsigned Dst = MI.getOperand(0).getReg();
246 unsigned Saved = MI.getOperand(1).getReg();
247 unsigned Src = MI.getOperand(2).getReg();
248
249 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
250 .addReg(Saved)
251 .addReg(Src);
252
253 MI.eraseFromParent();
254}
255
256void SILowerControlFlowPass::Loop(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000257 MachineBasicBlock &MBB = *MI.getParent();
258 DebugLoc DL = MI.getDebugLoc();
259 unsigned Src = MI.getOperand(0).getReg();
260
261 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
262 .addReg(AMDGPU::EXEC)
263 .addReg(Src);
264
265 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
266 .addOperand(MI.getOperand(1))
267 .addReg(AMDGPU::EXEC);
268
269 MI.eraseFromParent();
270}
271
272void SILowerControlFlowPass::EndCf(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000273 MachineBasicBlock &MBB = *MI.getParent();
274 DebugLoc DL = MI.getDebugLoc();
275 unsigned Reg = MI.getOperand(0).getReg();
276
277 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
278 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
279 .addReg(AMDGPU::EXEC)
280 .addReg(Reg);
281
282 MI.eraseFromParent();
283}
284
Tom Stellarde7b907d2012-12-19 22:10:33 +0000285void SILowerControlFlowPass::Branch(MachineInstr &MI) {
Matt Arsenault71b71d22014-02-11 21:12:38 +0000286 if (MI.getOperand(0).getMBB() == MI.getParent()->getNextNode())
287 MI.eraseFromParent();
288
289 // If these aren't equal, this is probably an infinite loop.
Tom Stellarde7b907d2012-12-19 22:10:33 +0000290}
291
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000292void SILowerControlFlowPass::Kill(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000293 MachineBasicBlock &MBB = *MI.getParent();
294 DebugLoc DL = MI.getDebugLoc();
295
296 // Kill is only allowed in pixel shaders
NAKAMURA Takumic96fb1b2013-01-21 14:06:48 +0000297 assert(MBB.getParent()->getInfo<SIMachineFunctionInfo>()->ShaderType ==
298 ShaderType::PIXEL);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000299
300 // Clear this pixel from the exec mask if the operand is negative
301 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32), AMDGPU::VCC)
Christian Konigc756cb992013-02-16 11:28:22 +0000302 .addImm(0)
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000303 .addOperand(MI.getOperand(0));
304
305 MI.eraseFromParent();
306}
307
Christian Konig2989ffc2013-03-18 11:34:16 +0000308void SILowerControlFlowPass::LoadM0(MachineInstr &MI, MachineInstr *MovRel) {
309
310 MachineBasicBlock &MBB = *MI.getParent();
311 DebugLoc DL = MI.getDebugLoc();
312 MachineBasicBlock::iterator I = MI;
313
314 unsigned Save = MI.getOperand(1).getReg();
315 unsigned Idx = MI.getOperand(3).getReg();
316
317 if (AMDGPU::SReg_32RegClass.contains(Idx)) {
318 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
319 .addReg(Idx);
320 MBB.insert(I, MovRel);
321 MI.eraseFromParent();
322 return;
323 }
324
325 assert(AMDGPU::SReg_64RegClass.contains(Save));
326 assert(AMDGPU::VReg_32RegClass.contains(Idx));
327
328 // Save the EXEC mask
329 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save)
330 .addReg(AMDGPU::EXEC);
331
332 // Read the next variant into VCC (lower 32 bits) <- also loop target
333 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32_e32), AMDGPU::VCC)
334 .addReg(Idx);
335
336 // Move index from VCC into M0
337 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
338 .addReg(AMDGPU::VCC);
339
340 // Compare the just read M0 value to all possible Idx values
341 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32), AMDGPU::VCC)
342 .addReg(AMDGPU::M0)
343 .addReg(Idx);
344
345 // Update EXEC, save the original EXEC value to VCC
346 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
347 .addReg(AMDGPU::VCC);
348
349 // Do the actual move
350 MBB.insert(I, MovRel);
351
352 // Update EXEC, switch all done bits to 0 and all todo bits to 1
353 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
354 .addReg(AMDGPU::EXEC)
355 .addReg(AMDGPU::VCC);
356
357 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
358 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
359 .addImm(-7)
360 .addReg(AMDGPU::EXEC);
361
362 // Restore EXEC
363 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
364 .addReg(Save);
365
366 MI.eraseFromParent();
367}
368
369void SILowerControlFlowPass::IndirectSrc(MachineInstr &MI) {
370
371 MachineBasicBlock &MBB = *MI.getParent();
372 DebugLoc DL = MI.getDebugLoc();
373
374 unsigned Dst = MI.getOperand(0).getReg();
375 unsigned Vec = MI.getOperand(2).getReg();
376 unsigned Off = MI.getOperand(4).getImm();
Tom Stellard81d871d2013-11-13 23:36:50 +0000377 unsigned SubReg = TRI->getSubReg(Vec, AMDGPU::sub0);
378 if (!SubReg)
379 SubReg = Vec;
Christian Konig2989ffc2013-03-18 11:34:16 +0000380
Tom Stellard81d871d2013-11-13 23:36:50 +0000381 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000382 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Tom Stellard81d871d2013-11-13 23:36:50 +0000383 .addReg(SubReg + Off)
Christian Konig2989ffc2013-03-18 11:34:16 +0000384 .addReg(AMDGPU::M0, RegState::Implicit)
385 .addReg(Vec, RegState::Implicit);
386
387 LoadM0(MI, MovRel);
388}
389
390void SILowerControlFlowPass::IndirectDst(MachineInstr &MI) {
391
392 MachineBasicBlock &MBB = *MI.getParent();
393 DebugLoc DL = MI.getDebugLoc();
394
395 unsigned Dst = MI.getOperand(0).getReg();
396 unsigned Off = MI.getOperand(4).getImm();
397 unsigned Val = MI.getOperand(5).getReg();
Tom Stellard81d871d2013-11-13 23:36:50 +0000398 unsigned SubReg = TRI->getSubReg(Dst, AMDGPU::sub0);
399 if (!SubReg)
400 SubReg = Dst;
Christian Konig2989ffc2013-03-18 11:34:16 +0000401
402 MachineInstr *MovRel =
403 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
Tom Stellard81d871d2013-11-13 23:36:50 +0000404 .addReg(SubReg + Off, RegState::Define)
Christian Konig2989ffc2013-03-18 11:34:16 +0000405 .addReg(Val)
406 .addReg(AMDGPU::M0, RegState::Implicit)
407 .addReg(Dst, RegState::Implicit);
408
409 LoadM0(MI, MovRel);
410}
411
Tom Stellard75aadc22012-12-11 21:25:42 +0000412bool SILowerControlFlowPass::runOnMachineFunction(MachineFunction &MF) {
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000413 TII = static_cast<const SIInstrInfo*>(MF.getTarget().getInstrInfo());
Bill Wendling37e9adb2013-06-07 20:28:55 +0000414 TRI = MF.getTarget().getRegisterInfo();
Tom Stellardd50bb3c2013-09-05 18:37:52 +0000415 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000416
417 bool HaveKill = false;
Michel Danzer1c454302013-07-10 16:36:43 +0000418 bool NeedM0 = false;
Christian Konig737d4a12013-03-26 14:03:50 +0000419 bool NeedWQM = false;
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000420 unsigned Depth = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000421
Tom Stellardf8794352012-12-19 22:10:31 +0000422 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
423 BI != BE; ++BI) {
424
425 MachineBasicBlock &MBB = *BI;
Tom Stellard75aadc22012-12-11 21:25:42 +0000426 for (MachineBasicBlock::iterator I = MBB.begin(), Next = llvm::next(I);
Tom Stellardf8794352012-12-19 22:10:31 +0000427 I != MBB.end(); I = Next) {
428
Tom Stellard75aadc22012-12-11 21:25:42 +0000429 Next = llvm::next(I);
430 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000431 if (TII->isDS(MI.getOpcode())) {
432 NeedM0 = true;
433 NeedWQM = true;
434 }
435
Tom Stellard75aadc22012-12-11 21:25:42 +0000436 switch (MI.getOpcode()) {
437 default: break;
Tom Stellardf8794352012-12-19 22:10:31 +0000438 case AMDGPU::SI_IF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000439 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000440 If(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000441 break;
442
Tom Stellardf8794352012-12-19 22:10:31 +0000443 case AMDGPU::SI_ELSE:
444 Else(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000445 break;
446
Tom Stellardf8794352012-12-19 22:10:31 +0000447 case AMDGPU::SI_BREAK:
448 Break(MI);
449 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000450
Tom Stellardf8794352012-12-19 22:10:31 +0000451 case AMDGPU::SI_IF_BREAK:
452 IfBreak(MI);
453 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000454
Tom Stellardf8794352012-12-19 22:10:31 +0000455 case AMDGPU::SI_ELSE_BREAK:
456 ElseBreak(MI);
457 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000458
Tom Stellardf8794352012-12-19 22:10:31 +0000459 case AMDGPU::SI_LOOP:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000460 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000461 Loop(MI);
462 break;
463
464 case AMDGPU::SI_END_CF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000465 if (--Depth == 0 && HaveKill) {
466 SkipIfDead(MI);
467 HaveKill = false;
468 }
Tom Stellardf8794352012-12-19 22:10:31 +0000469 EndCf(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000470 break;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000471
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000472 case AMDGPU::SI_KILL:
473 if (Depth == 0)
474 SkipIfDead(MI);
475 else
476 HaveKill = true;
477 Kill(MI);
478 break;
479
Tom Stellarde7b907d2012-12-19 22:10:33 +0000480 case AMDGPU::S_BRANCH:
481 Branch(MI);
482 break;
Christian Konig2989ffc2013-03-18 11:34:16 +0000483
484 case AMDGPU::SI_INDIRECT_SRC:
485 IndirectSrc(MI);
486 break;
487
Tom Stellard81d871d2013-11-13 23:36:50 +0000488 case AMDGPU::SI_INDIRECT_DST_V1:
Christian Konig2989ffc2013-03-18 11:34:16 +0000489 case AMDGPU::SI_INDIRECT_DST_V2:
490 case AMDGPU::SI_INDIRECT_DST_V4:
491 case AMDGPU::SI_INDIRECT_DST_V8:
492 case AMDGPU::SI_INDIRECT_DST_V16:
493 IndirectDst(MI);
494 break;
Christian Konig737d4a12013-03-26 14:03:50 +0000495
496 case AMDGPU::V_INTERP_P1_F32:
497 case AMDGPU::V_INTERP_P2_F32:
498 case AMDGPU::V_INTERP_MOV_F32:
499 NeedWQM = true;
500 break;
501
Tom Stellard75aadc22012-12-11 21:25:42 +0000502 }
503 }
504 }
Tom Stellardf8794352012-12-19 22:10:31 +0000505
Michel Danzer1c454302013-07-10 16:36:43 +0000506 if (NeedM0) {
507 MachineBasicBlock &MBB = MF.front();
508 // Initialize M0 to a value that won't cause LDS access to be discarded
509 // due to offset clamping
510 BuildMI(MBB, MBB.getFirstNonPHI(), DebugLoc(), TII->get(AMDGPU::S_MOV_B32),
511 AMDGPU::M0).addImm(0xffffffff);
512 }
513
Tom Stellard9a32e5f2014-02-10 16:58:27 +0000514 if (NeedWQM && MFI->ShaderType == ShaderType::PIXEL) {
Christian Konig737d4a12013-03-26 14:03:50 +0000515 MachineBasicBlock &MBB = MF.front();
516 BuildMI(MBB, MBB.getFirstNonPHI(), DebugLoc(), TII->get(AMDGPU::S_WQM_B64),
517 AMDGPU::EXEC).addReg(AMDGPU::EXEC);
518 }
519
Tom Stellard75aadc22012-12-11 21:25:42 +0000520 return true;
521}