blob: 49ff437ba0a01279b7831b85d6916822b93bcfdd [file] [log] [blame]
Gil Rapaport550148b2016-08-24 11:37:57 +00001; RUN: opt -S -force-vector-width=2 -force-vector-interleave=1 -loop-vectorize -verify-loop-info -simplifycfg < %s | FileCheck %s
2
3target datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
4target triple = "x86_64-unknown-linux-gnu"
5
6; Test predication of non-void instructions, specifically (i) that these
7; instructions permit vectorization and (ii) the creation of an insertelement
8; and a Phi node. We check the full 2-element sequence for the first
9; instruction; For the rest we'll just make sure they get predicated based
10; on the code generated for the first element.
11define void @test(i32* nocapture %asd, i32* nocapture %aud,
12 i32* nocapture %asr, i32* nocapture %aur) {
13entry:
14 br label %for.body
15
16for.cond.cleanup: ; preds = %if.end
17 ret void
18
19; CHECK-LABEL: test
20; CHECK: vector.body:
21; CHECK: %[[SDEE:[a-zA-Z0-9]+]] = extractelement <2 x i1> %{{.*}}, i32 0
22; CHECK: %[[SDCC:[a-zA-Z0-9]+]] = icmp eq i1 %[[SDEE]], true
23; CHECK: br i1 %[[SDCC]], label %[[CSD:[a-zA-Z0-9.]+]], label %[[ESD:[a-zA-Z0-9.]+]]
24; CHECK: [[CSD]]:
25; CHECK: %[[SDA0:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
26; CHECK: %[[SDA1:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
27; CHECK: %[[SD0:[a-zA-Z0-9]+]] = sdiv i32 %[[SDA0]], %[[SDA1]]
28; CHECK: %[[SD1:[a-zA-Z0-9]+]] = insertelement <2 x i32> undef, i32 %[[SD0]], i32 0
29; CHECK: br label %[[ESD]]
30; CHECK: [[ESD]]:
31; CHECK: %[[SDR:[a-zA-Z0-9]+]] = phi <2 x i32> [ undef, %vector.body ], [ %[[SD1]], %[[CSD]] ]
32; CHECK: %[[SDEEH:[a-zA-Z0-9]+]] = extractelement <2 x i1> %{{.*}}, i32 1
33; CHECK: %[[SDCCH:[a-zA-Z0-9]+]] = icmp eq i1 %[[SDEEH]], true
34; CHECK: br i1 %[[SDCCH]], label %[[CSDH:[a-zA-Z0-9.]+]], label %[[ESDH:[a-zA-Z0-9.]+]]
35; CHECK: [[CSDH]]:
36; CHECK: %[[SDA0H:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 1
37; CHECK: %[[SDA1H:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 1
38; CHECK: %[[SD0H:[a-zA-Z0-9]+]] = sdiv i32 %[[SDA0H]], %[[SDA1H]]
39; CHECK: %[[SD1H:[a-zA-Z0-9]+]] = insertelement <2 x i32> %[[SDR]], i32 %[[SD0H]], i32 1
40; CHECK: br label %[[ESDH]]
41; CHECK: [[ESDH]]:
42; CHECK: %{{.*}} = phi <2 x i32> [ %[[SDR]], %[[ESD]] ], [ %[[SD1H]], %[[CSDH]] ]
43
44; CHECK: %[[UDEE:[a-zA-Z0-9]+]] = extractelement <2 x i1> %{{.*}}, i32 0
45; CHECK: %[[UDCC:[a-zA-Z0-9]+]] = icmp eq i1 %[[UDEE]], true
46; CHECK: br i1 %[[UDCC]], label %[[CUD:[a-zA-Z0-9.]+]], label %[[EUD:[a-zA-Z0-9.]+]]
47; CHECK: [[CUD]]:
48; CHECK: %[[UDA0:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
49; CHECK: %[[UDA1:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
50; CHECK: %[[UD0:[a-zA-Z0-9]+]] = udiv i32 %[[UDA0]], %[[UDA1]]
51; CHECK: %[[UD1:[a-zA-Z0-9]+]] = insertelement <2 x i32> undef, i32 %[[UD0]], i32 0
52; CHECK: br label %[[EUD]]
53; CHECK: [[EUD]]:
54; CHECK: %{{.*}} = phi <2 x i32> [ undef, %{{.*}} ], [ %[[UD1]], %[[CUD]] ]
55
56; CHECK: %[[SREE:[a-zA-Z0-9]+]] = extractelement <2 x i1> %{{.*}}, i32 0
57; CHECK: %[[SRCC:[a-zA-Z0-9]+]] = icmp eq i1 %[[SREE]], true
58; CHECK: br i1 %[[SRCC]], label %[[CSR:[a-zA-Z0-9.]+]], label %[[ESR:[a-zA-Z0-9.]+]]
59; CHECK: [[CSR]]:
60; CHECK: %[[SRA0:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
61; CHECK: %[[SRA1:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
62; CHECK: %[[SR0:[a-zA-Z0-9]+]] = srem i32 %[[SRA0]], %[[SRA1]]
63; CHECK: %[[SR1:[a-zA-Z0-9]+]] = insertelement <2 x i32> undef, i32 %[[SR0]], i32 0
64; CHECK: br label %[[ESR]]
65; CHECK: [[ESR]]:
66; CHECK: %{{.*}} = phi <2 x i32> [ undef, %{{.*}} ], [ %[[SR1]], %[[CSR]] ]
67
68; CHECK: %[[UREE:[a-zA-Z0-9]+]] = extractelement <2 x i1> %{{.*}}, i32 0
69; CHECK: %[[URCC:[a-zA-Z0-9]+]] = icmp eq i1 %[[UREE]], true
70; CHECK: br i1 %[[URCC]], label %[[CUR:[a-zA-Z0-9.]+]], label %[[EUR:[a-zA-Z0-9.]+]]
71; CHECK: [[CUR]]:
72; CHECK: %[[URA0:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
73; CHECK: %[[URA1:[a-zA-Z0-9]+]] = extractelement <2 x i32> %{{.*}}, i32 0
74; CHECK: %[[UR0:[a-zA-Z0-9]+]] = urem i32 %[[URA0]], %[[URA1]]
75; CHECK: %[[UR1:[a-zA-Z0-9]+]] = insertelement <2 x i32> undef, i32 %[[UR0]], i32 0
76; CHECK: br label %[[EUR]]
77; CHECK: [[EUR]]:
78; CHECK: %{{.*}} = phi <2 x i32> [ undef, %{{.*}} ], [ %[[UR1]], %[[CUR]] ]
79
80for.body: ; preds = %if.end, %entry
81 %indvars.iv = phi i64 [ 0, %entry ], [ %indvars.iv.next, %if.end ]
82 %isd = getelementptr inbounds i32, i32* %asd, i64 %indvars.iv
83 %iud = getelementptr inbounds i32, i32* %aud, i64 %indvars.iv
84 %isr = getelementptr inbounds i32, i32* %asr, i64 %indvars.iv
85 %iur = getelementptr inbounds i32, i32* %aur, i64 %indvars.iv
86 %lsd = load i32, i32* %isd, align 4
87 %lud = load i32, i32* %iud, align 4
88 %lsr = load i32, i32* %isr, align 4
89 %lur = load i32, i32* %iur, align 4
90 %psd = add nsw i32 %lsd, 23
91 %pud = add nsw i32 %lud, 24
92 %psr = add nsw i32 %lsr, 25
93 %pur = add nsw i32 %lur, 26
94 %cmp1 = icmp slt i32 %lsd, 100
95 br i1 %cmp1, label %if.then, label %if.end
96
97if.then: ; preds = %for.body
98 %rsd = sdiv i32 %psd, %lsd
99 %rud = udiv i32 %pud, %lud
100 %rsr = srem i32 %psr, %lsr
101 %rur = urem i32 %pur, %lur
102 br label %if.end
103
104if.end: ; preds = %if.then, %for.body
105 %ysd.0 = phi i32 [ %rsd, %if.then ], [ %psd, %for.body ]
106 %yud.0 = phi i32 [ %rud, %if.then ], [ %pud, %for.body ]
107 %ysr.0 = phi i32 [ %rsr, %if.then ], [ %psr, %for.body ]
108 %yur.0 = phi i32 [ %rur, %if.then ], [ %pur, %for.body ]
109 store i32 %ysd.0, i32* %isd, align 4
110 store i32 %yud.0, i32* %iud, align 4
111 store i32 %ysr.0, i32* %isr, align 4
112 store i32 %yur.0, i32* %iur, align 4
113 %indvars.iv.next = add nuw nsw i64 %indvars.iv, 1
114 %exitcond = icmp eq i64 %indvars.iv.next, 128
115 br i1 %exitcond, label %for.cond.cleanup, label %for.body
116}
117
Gil Rapaport550148b2016-08-24 11:37:57 +0000118define void @test_scalar2scalar(i32* nocapture %asd, i32* nocapture %bsd) {
119entry:
120 br label %for.body
121
122for.cond.cleanup: ; preds = %if.end
123 ret void
124
125; CHECK-LABEL: test_scalar2scalar
126; CHECK: vector.body:
127; CHECK: br i1 %{{.*}}, label %[[THEN:[a-zA-Z0-9.]+]], label %[[FI:[a-zA-Z0-9.]+]]
128; CHECK: [[THEN]]:
129; CHECK: %[[PD:[a-zA-Z0-9]+]] = sdiv i32 %{{.*}}, %{{.*}}
Gil Rapaport550148b2016-08-24 11:37:57 +0000130; CHECK: br label %[[FI]]
131; CHECK: [[FI]]:
Matthew Simpsonabd2be12016-08-24 18:23:17 +0000132; CHECK: %{{.*}} = phi i32 [ undef, %vector.body ], [ %[[PD]], %[[THEN]] ]
Gil Rapaport550148b2016-08-24 11:37:57 +0000133
134for.body: ; preds = %if.end, %entry
135 %indvars.iv = phi i64 [ 0, %entry ], [ %indvars.iv.next, %if.end ]
136 %isd = getelementptr inbounds i32, i32* %asd, i64 %indvars.iv
137 %lsd = load i32, i32* %isd, align 4
138 %isd.b = getelementptr inbounds i32, i32* %bsd, i64 %indvars.iv
139 %lsd.b = load i32, i32* %isd.b, align 4
140 %psd = add nsw i32 %lsd, 23
141 %cmp1 = icmp slt i32 %lsd, 100
142 br i1 %cmp1, label %if.then, label %if.end
143
144if.then: ; preds = %for.body
145 %sd1 = sdiv i32 %psd, %lsd
146 %rsd = sdiv i32 %lsd.b, %sd1
147 br label %if.end
148
149if.end: ; preds = %if.then, %for.body
150 %ysd.0 = phi i32 [ %rsd, %if.then ], [ %psd, %for.body ]
151 store i32 %ysd.0, i32* %isd, align 4
152 %indvars.iv.next = add nuw nsw i64 %indvars.iv, 1
153 %exitcond = icmp eq i64 %indvars.iv.next, 128
154 br i1 %exitcond, label %for.cond.cleanup, label %for.body
155}
Michael Kuperstein2954d1d2016-08-30 20:22:21 +0000156
157define void @pr30172(i32* nocapture %asd, i32* nocapture %bsd) {
158entry:
159 br label %for.body
160
161for.cond.cleanup: ; preds = %if.end
162 ret void
163
164; CHECK-LABEL: pr30172
165; CHECK: vector.body:
166; CHECK: %[[CMP1:.+]] = icmp slt <2 x i32> %[[VAL:.+]], <i32 100, i32 100>
167; CHECK: %[[CMP2:.+]] = icmp sge <2 x i32> %[[VAL]], <i32 200, i32 200>
168; CHECK: %[[XOR:.+]] = xor <2 x i1> %[[CMP1]], <i1 true, i1 true>
169; CHECK: %[[AND1:.+]] = and <2 x i1> %[[XOR]], <i1 true, i1 true>
170; CHECK: %[[OR1:.+]] = or <2 x i1> zeroinitializer, %[[AND1]]
171; CHECK: %[[AND2:.+]] = and <2 x i1> %[[CMP2]], %[[OR1]]
172; CHECK: %[[OR2:.+]] = or <2 x i1> zeroinitializer, %[[AND2]]
173; CHECK: %[[AND3:.+]] = and <2 x i1> %[[CMP1]], <i1 true, i1 true>
174; CHECK: %[[OR3:.+]] = or <2 x i1> %[[OR2]], %[[AND3]]
175; CHECK: %[[EXTRACT:.+]] = extractelement <2 x i1> %[[OR3]], i32 0
176; CHECK: %[[MASK:.+]] = icmp eq i1 %[[EXTRACT]], true
177; CHECK: br i1 %[[MASK]], label %[[THEN:[a-zA-Z0-9.]+]], label %[[FI:[a-zA-Z0-9.]+]]
178; CHECK: [[THEN]]:
179; CHECK: %[[PD:[a-zA-Z0-9]+]] = sdiv i32 %{{.*}}, %{{.*}}
180; CHECK: br label %[[FI]]
181; CHECK: [[FI]]:
182; CHECK: %{{.*}} = phi i32 [ undef, %vector.body ], [ %[[PD]], %[[THEN]] ]
183
184
185for.body: ; preds = %if.end, %entry
186 %indvars.iv = phi i64 [ 0, %entry ], [ %indvars.iv.next, %if.end ]
187 %isd = getelementptr inbounds i32, i32* %asd, i64 %indvars.iv
188 %lsd = load i32, i32* %isd, align 4
189 %isd.b = getelementptr inbounds i32, i32* %bsd, i64 %indvars.iv
190 %lsd.b = load i32, i32* %isd.b, align 4
191 %psd = add nsw i32 %lsd, 23
192 %cmp1 = icmp slt i32 %lsd, 100
193 br i1 %cmp1, label %if.then, label %check
194
195check: ; preds = %for.body
196 %cmp2 = icmp sge i32 %lsd, 200
197 br i1 %cmp2, label %if.then, label %if.end
198
199if.then: ; preds = %check, %for.body
200 %sd1 = sdiv i32 %psd, %lsd
201 %rsd = sdiv i32 %lsd.b, %sd1
202 br label %if.end
203
204if.end: ; preds = %if.then, %check
205 %ysd.0 = phi i32 [ %rsd, %if.then ], [ %psd, %check ]
206 store i32 %ysd.0, i32* %isd, align 4
207 %indvars.iv.next = add nuw nsw i64 %indvars.iv, 1
208 %exitcond = icmp eq i64 %indvars.iv.next, 128
209 br i1 %exitcond, label %for.cond.cleanup, label %for.body
210}