| Chris Lattner | 833c3c2 | 2003-12-20 01:22:19 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===// |
| Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
| John Criswell | 29265fe | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
| John Criswell | 29265fe | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 9 | // |
| Chris Lattner | b4d58d7 | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 10 | // This file contains the X86 implementation of the TargetInstrInfo class. |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef X86INSTRUCTIONINFO_H |
| 15 | #define X86INSTRUCTIONINFO_H |
| 16 | |
| Chris Lattner | b4d58d7 | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 17 | #include "llvm/Target/TargetInstrInfo.h" |
| Nicolas Geoffray | ae84bbd | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 18 | #include "X86.h" |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
| Dan Gohman | 906152a | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/DenseMap.h" |
| Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetRegisterInfo.h" |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 22 | |
| Brian Gaeke | 960707c | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 23 | namespace llvm { |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 24 | class X86RegisterInfo; |
| Evan Cheng | c8c172e | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 25 | class X86TargetMachine; |
| Brian Gaeke | 960707c | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 26 | |
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 27 | namespace X86 { |
| 28 | // X86 specific condition code. These correspond to X86_*_COND in |
| 29 | // X86InstrInfo.td. They must be kept in synch. |
| 30 | enum CondCode { |
| 31 | COND_A = 0, |
| 32 | COND_AE = 1, |
| 33 | COND_B = 2, |
| 34 | COND_BE = 3, |
| 35 | COND_E = 4, |
| 36 | COND_G = 5, |
| 37 | COND_GE = 6, |
| 38 | COND_L = 7, |
| 39 | COND_LE = 8, |
| 40 | COND_NE = 9, |
| 41 | COND_NO = 10, |
| 42 | COND_NP = 11, |
| 43 | COND_NS = 12, |
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 44 | COND_O = 13, |
| 45 | COND_P = 14, |
| 46 | COND_S = 15, |
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 47 | |
| 48 | // Artificial condition codes. These are used by AnalyzeBranch |
| 49 | // to indicate a block terminated with two conditional branches to |
| 50 | // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE, |
| 51 | // which can't be represented on x86 with a single condition. These |
| 52 | // are never used in MachineInstrs. |
| 53 | COND_NE_OR_P, |
| 54 | COND_NP_OR_E, |
| 55 | |
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 56 | COND_INVALID |
| 57 | }; |
| Christopher Lamb | dd55d3f | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 58 | |
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 59 | // Turn condition code into conditional branch opcode. |
| 60 | unsigned GetCondBranchFromCond(CondCode CC); |
| Chris Lattner | 3a897f3 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 61 | |
| 62 | /// GetOppositeBranchCondition - Return the inverse of the specified cond, |
| 63 | /// e.g. turning COND_E to COND_NE. |
| 64 | CondCode GetOppositeBranchCondition(X86::CondCode CC); |
| 65 | |
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 66 | } |
| 67 | |
| Chris Lattner | 60c59d5 | 2002-10-30 01:09:34 +0000 | [diff] [blame] | 68 | /// X86II - This namespace holds all of the target specific flags that |
| 69 | /// instruction info tracks. |
| 70 | /// |
| 71 | namespace X86II { |
| 72 | enum { |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 73 | //===------------------------------------------------------------------===// |
| Chris Lattner | 852739b | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 74 | // X86 Specific MachineOperand flags. |
| 75 | |
| 76 | MO_NO_FLAG = 0, |
| 77 | |
| 78 | /// MO_GOT_ABSOLUTE_ADDRESS - On a symbol operand, this represents a |
| 79 | /// relocation of: |
| 80 | /// $SYMBOL_LABEL + [. - PICBASELABEL] |
| 81 | MO_GOT_ABSOLUTE_ADDRESS = 1, |
| 82 | |
| 83 | |
| 84 | //===------------------------------------------------------------------===// |
| 85 | // Instruction encodings. These are the standard/most common forms for X86 |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 86 | // instructions. |
| 87 | // |
| 88 | |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 89 | // PseudoFrm - This represents an instruction that is a pseudo instruction |
| 90 | // or one that has not been implemented yet. It is illegal to code generate |
| 91 | // it, but tolerated for intermediate implementation stages. |
| 92 | Pseudo = 0, |
| 93 | |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 94 | /// Raw - This form is for instructions that don't have any operands, so |
| 95 | /// they are just a fixed opcode value, like 'leave'. |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 96 | RawFrm = 1, |
| Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 97 | |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 98 | /// AddRegFrm - This form is used for instructions like 'push r32' that have |
| 99 | /// their one register operand added to their opcode. |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 100 | AddRegFrm = 2, |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 101 | |
| 102 | /// MRMDestReg - This form is used for instructions that use the Mod/RM byte |
| 103 | /// to specify a destination, which in this case is a register. |
| 104 | /// |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 105 | MRMDestReg = 3, |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 106 | |
| 107 | /// MRMDestMem - This form is used for instructions that use the Mod/RM byte |
| 108 | /// to specify a destination, which in this case is memory. |
| 109 | /// |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 110 | MRMDestMem = 4, |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 111 | |
| 112 | /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte |
| 113 | /// to specify a source, which in this case is a register. |
| 114 | /// |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 115 | MRMSrcReg = 5, |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 116 | |
| 117 | /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte |
| 118 | /// to specify a source, which in this case is memory. |
| 119 | /// |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 120 | MRMSrcMem = 6, |
| Misha Brukman | c88330a | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 121 | |
| Alkis Evlogimenos | 58270fc | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 122 | /// MRM[0-7][rm] - These forms are used to represent instructions that use |
| Chris Lattner | a6eb52f | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 123 | /// a Mod/RM byte, and use the middle field to hold extended opcode |
| 124 | /// information. In the intel manual these are represented as /0, /1, ... |
| 125 | /// |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 126 | |
| Chris Lattner | a6eb52f | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 127 | // First, instructions that operate on a register r/m operand... |
| Alkis Evlogimenos | 58270fc | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 128 | MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3 |
| 129 | MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7 |
| Chris Lattner | a6eb52f | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 130 | |
| 131 | // Next, instructions that operate on a memory r/m operand... |
| Alkis Evlogimenos | 58270fc | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 132 | MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3 |
| 133 | MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7 |
| Chris Lattner | a6eb52f | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 134 | |
| Evan Cheng | 9e350cd | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 135 | // MRMInitReg - This form is used for instructions whose source and |
| 136 | // destinations are the same register. |
| 137 | MRMInitReg = 32, |
| 138 | |
| 139 | FormMask = 63, |
| Chris Lattner | 0018e8d | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 140 | |
| 141 | //===------------------------------------------------------------------===// |
| 142 | // Actual flags... |
| 143 | |
| Chris Lattner | c48d0fa | 2002-11-21 01:32:55 +0000 | [diff] [blame] | 144 | // OpSize - Set if this instruction requires an operand size prefix (0x66), |
| 145 | // which most often indicates that the instruction operates on 16 bit data |
| 146 | // instead of 32 bit data. |
| Evan Cheng | 9e350cd | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 147 | OpSize = 1 << 6, |
| Brian Gaeke | a4a10fe | 2002-12-05 08:30:40 +0000 | [diff] [blame] | 148 | |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 149 | // AsSize - Set if this instruction requires an operand size prefix (0x67), |
| 150 | // which most often indicates that the instruction address 16 bit address |
| 151 | // instead of 32 bit address (or 32 bit address in 64 bit mode). |
| 152 | AdSize = 1 << 7, |
| 153 | |
| 154 | //===------------------------------------------------------------------===// |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 155 | // Op0Mask - There are several prefix bytes that are used to form two byte |
| Chris Lattner | 8dc99fe | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 156 | // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is |
| 157 | // used to obtain the setting of this field. If no bits in this field is |
| 158 | // set, there is no prefix byte for obtaining a multibyte opcode. |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 159 | // |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 160 | Op0Shift = 8, |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 161 | Op0Mask = 0xF << Op0Shift, |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 162 | |
| 163 | // TB - TwoByte - Set if this instruction has a two byte opcode, which |
| 164 | // starts with a 0x0F byte before the real opcode. |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 165 | TB = 1 << Op0Shift, |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 166 | |
| Chris Lattner | 8dc99fe | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 167 | // REP - The 0xF3 prefix byte indicating repetition of the following |
| 168 | // instruction. |
| 169 | REP = 2 << Op0Shift, |
| 170 | |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 171 | // D8-DF - These escape opcodes are used by the floating point unit. These |
| 172 | // values must remain sequential. |
| Chris Lattner | 8dc99fe | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 173 | D8 = 3 << Op0Shift, D9 = 4 << Op0Shift, |
| 174 | DA = 5 << Op0Shift, DB = 6 << Op0Shift, |
| 175 | DC = 7 << Op0Shift, DD = 8 << Op0Shift, |
| 176 | DE = 9 << Op0Shift, DF = 10 << Op0Shift, |
| Jeff Cohen | 33a030e | 2005-07-27 05:53:44 +0000 | [diff] [blame] | 177 | |
| Nate Begeman | 8a09336 | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 178 | // XS, XD - These prefix codes are for single and double precision scalar |
| 179 | // floating point operations performed in the SSE registers. |
| Bill Wendling | f099841 | 2007-04-10 22:10:25 +0000 | [diff] [blame] | 180 | XD = 11 << Op0Shift, XS = 12 << Op0Shift, |
| 181 | |
| 182 | // T8, TA - Prefix after the 0x0F prefix. |
| 183 | T8 = 13 << Op0Shift, TA = 14 << Op0Shift, |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 184 | |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 185 | //===------------------------------------------------------------------===// |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 186 | // REX_W - REX prefixes are instruction prefixes used in 64-bit mode. |
| 187 | // They are used to specify GPRs and SSE registers, 64-bit operand size, |
| 188 | // etc. We only cares about REX.W and REX.R bits and only the former is |
| 189 | // statically determined. |
| 190 | // |
| 191 | REXShift = 12, |
| 192 | REX_W = 1 << REXShift, |
| 193 | |
| 194 | //===------------------------------------------------------------------===// |
| 195 | // This three-bit field describes the size of an immediate operand. Zero is |
| Alkis Evlogimenos | 1949390 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 196 | // unused so that we can tell if we forgot to set a value. |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 197 | ImmShift = 13, |
| 198 | ImmMask = 7 << ImmShift, |
| Alkis Evlogimenos | 1949390 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 199 | Imm8 = 1 << ImmShift, |
| 200 | Imm16 = 2 << ImmShift, |
| 201 | Imm32 = 3 << ImmShift, |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 202 | Imm64 = 4 << ImmShift, |
| Chris Lattner | e98ca19 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 203 | |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 204 | //===------------------------------------------------------------------===// |
| 205 | // FP Instruction Classification... Zero is non-fp instruction. |
| 206 | |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 207 | // FPTypeMask - Mask for all of the FP types... |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 208 | FPTypeShift = 16, |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 209 | FPTypeMask = 7 << FPTypeShift, |
| 210 | |
| Chris Lattner | 201c487 | 2004-01-30 22:24:18 +0000 | [diff] [blame] | 211 | // NotFP - The default, set for instructions that do not use FP registers. |
| 212 | NotFP = 0 << FPTypeShift, |
| 213 | |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 214 | // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0 |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 215 | ZeroArgFP = 1 << FPTypeShift, |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 216 | |
| 217 | // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 218 | OneArgFP = 2 << FPTypeShift, |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 219 | |
| 220 | // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a |
| 221 | // result back to ST(0). For example, fcos, fsqrt, etc. |
| 222 | // |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 223 | OneArgFPRW = 3 << FPTypeShift, |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 224 | |
| 225 | // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an |
| 226 | // explicit argument, storing the result to either ST(0) or the implicit |
| 227 | // argument. For example: fadd, fsub, fmul, etc... |
| Chris Lattner | fb2054c | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 228 | TwoArgFP = 4 << FPTypeShift, |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 229 | |
| Chris Lattner | 0876edf | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 230 | // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an |
| 231 | // explicit argument, but have no destination. Example: fucom, fucomi, ... |
| 232 | CompareFP = 5 << FPTypeShift, |
| 233 | |
| Chris Lattner | 9fe1646 | 2004-03-31 22:02:13 +0000 | [diff] [blame] | 234 | // CondMovFP - "2 operand" floating point conditional move instructions. |
| Chris Lattner | 0876edf | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 235 | CondMovFP = 6 << FPTypeShift, |
| Chris Lattner | 9fe1646 | 2004-03-31 22:02:13 +0000 | [diff] [blame] | 236 | |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 237 | // SpecialFP - Special instruction forms. Dispatch by opcode explicitly. |
| Chris Lattner | 0876edf | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 238 | SpecialFP = 7 << FPTypeShift, |
| Chris Lattner | 9fe3518 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 239 | |
| Andrew Lenharth | 0070dd1 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 240 | // Lock prefix |
| 241 | LOCKShift = 19, |
| 242 | LOCK = 1 << LOCKShift, |
| 243 | |
| Anton Korobeynikov | 2589777 | 2008-10-11 19:09:15 +0000 | [diff] [blame] | 244 | // Segment override prefixes. Currently we just need ability to address |
| 245 | // stuff in gs and fs segments. |
| 246 | SegOvrShift = 20, |
| 247 | SegOvrMask = 3 << SegOvrShift, |
| 248 | FS = 1 << SegOvrShift, |
| 249 | GS = 2 << SegOvrShift, |
| 250 | |
| 251 | // Bits 22 -> 23 are unused |
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 252 | OpcodeShift = 24, |
| Chris Lattner | aa237256 | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 253 | OpcodeMask = 0xFF << OpcodeShift |
| Chris Lattner | 60c59d5 | 2002-10-30 01:09:34 +0000 | [diff] [blame] | 254 | }; |
| 255 | } |
| 256 | |
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 257 | const int X86AddrNumOperands = 5; |
| Rafael Espindola | 6ff3dab | 2009-03-28 18:55:31 +0000 | [diff] [blame] | 258 | |
| Anton Korobeynikov | 4e9dfe8 | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 259 | inline static bool isScale(const MachineOperand &MO) { |
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 260 | return MO.isImm() && |
| Anton Korobeynikov | 4e9dfe8 | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 261 | (MO.getImm() == 1 || MO.getImm() == 2 || |
| 262 | MO.getImm() == 4 || MO.getImm() == 8); |
| 263 | } |
| 264 | |
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 265 | inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) { |
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 266 | if (MI->getOperand(Op).isFI()) return true; |
| Anton Korobeynikov | 4e9dfe8 | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 267 | return Op+4 <= MI->getNumOperands() && |
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 268 | MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) && |
| 269 | MI->getOperand(Op+2).isReg() && |
| 270 | (MI->getOperand(Op+3).isImm() || |
| 271 | MI->getOperand(Op+3).isGlobal() || |
| 272 | MI->getOperand(Op+3).isCPI() || |
| 273 | MI->getOperand(Op+3).isJTI()); |
| Anton Korobeynikov | 4e9dfe8 | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 274 | } |
| 275 | |
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 276 | inline static bool isMem(const MachineInstr *MI, unsigned Op) { |
| 277 | if (MI->getOperand(Op).isFI()) return true; |
| 278 | return Op+5 <= MI->getNumOperands() && |
| 279 | MI->getOperand(Op+4).isReg() && |
| 280 | isLeaMem(MI, Op); |
| 281 | } |
| 282 | |
| Chris Lattner | 25568e4 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 283 | class X86InstrInfo : public TargetInstrInfoImpl { |
| Evan Cheng | c8c172e | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 284 | X86TargetMachine &TM; |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 285 | const X86RegisterInfo RI; |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 286 | |
| 287 | /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1, |
| 288 | /// RegOp2MemOpTable2 - Load / store folding opcode maps. |
| 289 | /// |
| 290 | DenseMap<unsigned*, unsigned> RegOp2MemOpTable2Addr; |
| 291 | DenseMap<unsigned*, unsigned> RegOp2MemOpTable0; |
| 292 | DenseMap<unsigned*, unsigned> RegOp2MemOpTable1; |
| 293 | DenseMap<unsigned*, unsigned> RegOp2MemOpTable2; |
| 294 | |
| 295 | /// MemOp2RegOpTable - Load / store unfolding opcode map. |
| 296 | /// |
| 297 | DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable; |
| 298 | |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 299 | public: |
| Dan Gohman | c60c67f | 2008-03-25 22:06:05 +0000 | [diff] [blame] | 300 | explicit X86InstrInfo(X86TargetMachine &tm); |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 301 | |
| Chris Lattner | b4d58d7 | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 302 | /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 303 | /// such, whenever a client has an instance of instruction info, it should |
| 304 | /// always be able to get register info as well (through this method). |
| 305 | /// |
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 306 | virtual const X86RegisterInfo &getRegisterInfo() const { return RI; } |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 307 | |
| Evan Cheng | c544cb0 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 308 | /// Return true if the instruction is a register to register move and return |
| 309 | /// the source and dest operands and their sub-register indices by reference. |
| 310 | virtual bool isMoveInstr(const MachineInstr &MI, |
| 311 | unsigned &SrcReg, unsigned &DstReg, |
| 312 | unsigned &SrcSubIdx, unsigned &DstSubIdx) const; |
| 313 | |
| Dan Gohman | 0b27325 | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 314 | unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const; |
| 315 | unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const; |
| Evan Cheng | ed6e34f | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 316 | |
| Bill Wendling | 1e11768 | 2008-05-12 20:54:26 +0000 | [diff] [blame] | 317 | bool isReallyTriviallyReMaterializable(const MachineInstr *MI) const; |
| Evan Cheng | ed6e34f | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 318 | void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, |
| 319 | unsigned DestReg, const MachineInstr *Orig) const; |
| 320 | |
| Dan Gohman | 0b27325 | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 321 | bool isInvariantLoad(const MachineInstr *MI) const; |
| Bill Wendling | b3d85a5 | 2007-12-17 23:07:56 +0000 | [diff] [blame] | 322 | |
| Chris Lattner | b7782d7 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 323 | /// convertToThreeAddress - This method must be implemented by targets that |
| 324 | /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target |
| 325 | /// may be able to convert a two-address instruction into a true |
| 326 | /// three-address instruction on demand. This allows the X86 target (for |
| 327 | /// example) to convert ADD and SHL instructions into LEA instructions if they |
| 328 | /// would require register copies due to two-addressness. |
| 329 | /// |
| 330 | /// This method returns a null pointer if the transformation cannot be |
| 331 | /// performed, otherwise it returns the new instruction. |
| 332 | /// |
| Evan Cheng | 67fc141 | 2006-12-01 21:52:58 +0000 | [diff] [blame] | 333 | virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI, |
| 334 | MachineBasicBlock::iterator &MBBI, |
| Owen Anderson | 30cc028 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 335 | LiveVariables *LV) const; |
| Chris Lattner | b7782d7 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 336 | |
| Chris Lattner | 2947801 | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 337 | /// commuteInstruction - We have a few instructions that must be hacked on to |
| 338 | /// commute them. |
| 339 | /// |
| Evan Cheng | 03553bb | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 340 | virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const; |
| Chris Lattner | 2947801 | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 341 | |
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 342 | // Branch analysis. |
| Dale Johannesen | 616627b | 2007-06-14 22:03:45 +0000 | [diff] [blame] | 343 | virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const; |
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 344 | virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, |
| 345 | MachineBasicBlock *&FBB, |
| Evan Cheng | 64dfcac | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 346 | SmallVectorImpl<MachineOperand> &Cond, |
| 347 | bool AllowModify) const; |
| Evan Cheng | e20dd92 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 348 | virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const; |
| 349 | virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 350 | MachineBasicBlock *FBB, |
| Owen Anderson | 4f6bf04 | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 351 | const SmallVectorImpl<MachineOperand> &Cond) const; |
| Owen Anderson | 27fb3dc | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 352 | virtual bool copyRegToReg(MachineBasicBlock &MBB, |
| Owen Anderson | 7a73ae9 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 353 | MachineBasicBlock::iterator MI, |
| 354 | unsigned DestReg, unsigned SrcReg, |
| 355 | const TargetRegisterClass *DestRC, |
| 356 | const TargetRegisterClass *SrcRC) const; |
| Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 357 | virtual void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 358 | MachineBasicBlock::iterator MI, |
| 359 | unsigned SrcReg, bool isKill, int FrameIndex, |
| 360 | const TargetRegisterClass *RC) const; |
| 361 | |
| 362 | virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill, |
| 363 | SmallVectorImpl<MachineOperand> &Addr, |
| 364 | const TargetRegisterClass *RC, |
| 365 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| 366 | |
| 367 | virtual void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 368 | MachineBasicBlock::iterator MI, |
| 369 | unsigned DestReg, int FrameIndex, |
| 370 | const TargetRegisterClass *RC) const; |
| 371 | |
| 372 | virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 373 | SmallVectorImpl<MachineOperand> &Addr, |
| 374 | const TargetRegisterClass *RC, |
| 375 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| Owen Anderson | 6bb0c52 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 376 | |
| 377 | virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 378 | MachineBasicBlock::iterator MI, |
| 379 | const std::vector<CalleeSavedInfo> &CSI) const; |
| 380 | |
| 381 | virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 382 | MachineBasicBlock::iterator MI, |
| 383 | const std::vector<CalleeSavedInfo> &CSI) const; |
| 384 | |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 385 | /// foldMemoryOperand - If this target supports it, fold a load or store of |
| 386 | /// the specified stack slot into the specified machine instruction for the |
| 387 | /// specified operand(s). If this is possible, the target should perform the |
| 388 | /// folding and return true, otherwise it should return false. If it folds |
| 389 | /// the instruction, it is likely that the MachineInstruction the iterator |
| 390 | /// references has been changed. |
| Dan Gohman | 3f86b51 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 391 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 392 | MachineInstr* MI, |
| 393 | const SmallVectorImpl<unsigned> &Ops, |
| 394 | int FrameIndex) const; |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 395 | |
| 396 | /// foldMemoryOperand - Same as the previous version except it allows folding |
| 397 | /// of any load and store from / to any address, not just from a specific |
| 398 | /// stack slot. |
| Dan Gohman | 3f86b51 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 399 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 400 | MachineInstr* MI, |
| 401 | const SmallVectorImpl<unsigned> &Ops, |
| 402 | MachineInstr* LoadMI) const; |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 403 | |
| 404 | /// canFoldMemoryOperand - Returns true if the specified load / store is |
| 405 | /// folding is possible. |
| Dan Gohman | 33332bc | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 406 | virtual bool canFoldMemoryOperand(const MachineInstr*, |
| 407 | const SmallVectorImpl<unsigned> &) const; |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 408 | |
| 409 | /// unfoldMemoryOperand - Separate a single instruction which folded a load or |
| 410 | /// a store or a load and a store into two or more instruction. If this is |
| 411 | /// possible, returns true as well as the new instructions by reference. |
| 412 | virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI, |
| 413 | unsigned Reg, bool UnfoldLoad, bool UnfoldStore, |
| 414 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| 415 | |
| 416 | virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, |
| 417 | SmallVectorImpl<SDNode*> &NewNodes) const; |
| 418 | |
| 419 | /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new |
| 420 | /// instruction after load / store are unfolded from an instruction of the |
| 421 | /// specified opcode. It returns zero if the specified unfolding is not |
| 422 | /// possible. |
| 423 | virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc, |
| 424 | bool UnfoldLoad, bool UnfoldStore) const; |
| 425 | |
| Dan Gohman | 33332bc | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 426 | virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const; |
| Owen Anderson | 4f6bf04 | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 427 | virtual |
| 428 | bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const; |
| Chris Lattner | 2947801 | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 429 | |
| Evan Cheng | b5f0ec3 | 2009-02-06 17:17:30 +0000 | [diff] [blame] | 430 | /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine |
| 431 | /// instruction that defines the specified register class. |
| 432 | bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const; |
| Evan Cheng | f713722 | 2008-10-27 07:14:50 +0000 | [diff] [blame] | 433 | |
| Chris Lattner | cf72e52 | 2002-11-18 06:56:24 +0000 | [diff] [blame] | 434 | // getBaseOpcodeFor - This function returns the "base" X86 opcode for the |
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 435 | // specified machine instruction. |
| Chris Lattner | cf72e52 | 2002-11-18 06:56:24 +0000 | [diff] [blame] | 436 | // |
| Chris Lattner | 03ad885 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 437 | unsigned char getBaseOpcodeFor(const TargetInstrDesc *TID) const { |
| Evan Cheng | 62cdc3f | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 438 | return TID->TSFlags >> X86II::OpcodeShift; |
| Chris Lattner | df14300 | 2003-08-03 21:56:22 +0000 | [diff] [blame] | 439 | } |
| Chris Lattner | f0f438a | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 440 | unsigned char getBaseOpcodeFor(unsigned Opcode) const { |
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 441 | return getBaseOpcodeFor(&get(Opcode)); |
| 442 | } |
| Nicolas Geoffray | ae84bbd | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 443 | |
| 444 | static bool isX86_64NonExtLowByteReg(unsigned reg) { |
| 445 | return (reg == X86::SPL || reg == X86::BPL || |
| 446 | reg == X86::SIL || reg == X86::DIL); |
| 447 | } |
| 448 | |
| 449 | static unsigned sizeOfImm(const TargetInstrDesc *Desc); |
| Nicolas Geoffray | ae84bbd | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 450 | static bool isX86_64ExtendedReg(const MachineOperand &MO); |
| 451 | static unsigned determineREX(const MachineInstr &MI); |
| 452 | |
| 453 | /// GetInstSize - Returns the size of the specified MachineInstr. |
| 454 | /// |
| 455 | virtual unsigned GetInstSizeInBytes(const MachineInstr *MI) const; |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 456 | |
| Dan Gohman | 6ebe734 | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 457 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 458 | /// the global base register value. Output instructions required to |
| 459 | /// initialize the register in the function entry block, if necessary. |
| Dan Gohman | 2430073 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 460 | /// |
| Dan Gohman | 6ebe734 | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 461 | unsigned getGlobalBaseReg(MachineFunction *MF) const; |
| Dan Gohman | 2430073 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 462 | |
| Owen Anderson | 2a3be7b | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 463 | private: |
| Dan Gohman | 3f86b51 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 464 | MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 465 | MachineInstr* MI, |
| 466 | unsigned OpNum, |
| Dan Gohman | 906152a | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 467 | const SmallVectorImpl<MachineOperand> &MOs) const; |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 468 | }; |
| 469 | |
| Brian Gaeke | 960707c | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 470 | } // End llvm namespace |
| 471 | |
| Chris Lattner | d92fb00 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 472 | #endif |