blob: 2e6f756d522c8c0a44e611c70e8743c2e2deb222 [file] [log] [blame]
Jia Liu608dc6e2012-02-19 02:04:03 +00001//===-- ARM.h - Top-level interface for ARM representation ------*- C++ -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the entry points for global functions defined in the LLVM
10// ARM back-end.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARM_H
15#define LLVM_LIB_TARGET_ARM_ARM_H
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000016
Sjoerd Meijerc89ca552018-06-28 12:55:29 +000017#include "llvm/IR/LegacyPassManager.h"
Craig Toppera9253262014-03-22 23:51:00 +000018#include "llvm/Support/CodeGen.h"
Akira Hatanaka4a616192015-06-08 18:50:43 +000019#include <functional>
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000020#include <vector>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000021
22namespace llvm {
Evan Cheng10043e22007-01-19 07:51:42 +000023
Evan Chengc5e6d2f2011-07-11 03:57:24 +000024class ARMAsmPrinter;
Anton Korobeynikov99152f32009-06-26 21:28:53 +000025class ARMBaseTargetMachine;
Diana Picus674888d2017-04-28 09:10:38 +000026class ARMRegisterBankInfo;
27class ARMSubtarget;
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000028struct BasicBlockInfo;
Akira Hatanaka4a616192015-06-08 18:50:43 +000029class Function;
Evan Cheng10043e22007-01-19 07:51:42 +000030class FunctionPass;
Diana Picus674888d2017-04-28 09:10:38 +000031class InstructionSelector;
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000032class MachineBasicBlock;
33class MachineFunction;
Chris Lattnerc5afd122010-11-14 20:58:38 +000034class MachineInstr;
Chris Lattnerc5afd122010-11-14 20:58:38 +000035class MCInst;
Matthias Braun8f456fb2016-07-16 02:24:10 +000036class PassRegistry;
Jim Grosbach1287f4f2010-09-17 18:46:17 +000037
Sam Parker312409e2019-09-06 08:24:41 +000038Pass *createMVETailPredicationPass();
Sam Parkera6fd9192019-06-25 10:45:51 +000039FunctionPass *createARMLowOverheadLoopsPass();
Sjoerd Meijerc89ca552018-06-28 12:55:29 +000040Pass *createARMParallelDSPPass();
Bob Wilson2dd957f2009-09-28 14:30:20 +000041FunctionPass *createARMISelDag(ARMBaseTargetMachine &TM,
42 CodeGenOpt::Level OptLevel);
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000043FunctionPass *createA15SDOptimizerPass();
Evan Cheng185c9ef2009-06-13 09:12:55 +000044FunctionPass *createARMLoadStoreOptimizationPass(bool PreAlloc = false);
Evan Cheng207b2462009-11-06 23:52:48 +000045FunctionPass *createARMExpandPseudoPass();
Sam Parker3828c6f2018-07-23 12:27:47 +000046FunctionPass *createARMCodeGenPreparePass();
Evan Cheng10043e22007-01-19 07:51:42 +000047FunctionPass *createARMConstantIslandPass();
Evan Cheng62c7b5b2010-12-05 22:04:16 +000048FunctionPass *createMLxExpansionPass();
Evan Chengc3525dc2010-07-02 21:07:09 +000049FunctionPass *createThumb2ITBlockPass();
Sjoerd Meijer3058a622019-06-14 11:46:05 +000050FunctionPass *createMVEVPTBlockPass();
Renato Golind93295e2014-04-02 09:03:43 +000051FunctionPass *createARMOptimizeBarriersPass();
Akira Hatanaka4a616192015-06-08 18:50:43 +000052FunctionPass *createThumb2SizeReductionPass(
53 std::function<bool(const Function &)> Ftor = nullptr);
Diana Picus674888d2017-04-28 09:10:38 +000054InstructionSelector *
Diana Picus8abcbbb2017-05-02 09:40:49 +000055createARMInstructionSelector(const ARMBaseTargetMachine &TM, const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +000056 const ARMRegisterBankInfo &RBI);
Evan Cheng0f9cce72009-07-10 01:54:42 +000057
Chris Lattnerde16ca82010-11-14 21:00:02 +000058void LowerARMMachineInstrToMCInst(const MachineInstr *MI, MCInst &OutMI,
Jim Grosbachd0d13292010-12-01 03:45:07 +000059 ARMAsmPrinter &AP);
60
Sjoerd Meijerc89ca552018-06-28 12:55:29 +000061void initializeARMParallelDSPPass(PassRegistry &);
Matthias Braun8f456fb2016-07-16 02:24:10 +000062void initializeARMLoadStoreOptPass(PassRegistry &);
63void initializeARMPreAllocLoadStoreOptPass(PassRegistry &);
Sam Parker3828c6f2018-07-23 12:27:47 +000064void initializeARMCodeGenPreparePass(PassRegistry &);
James Molloy9b3b8992017-02-13 14:07:25 +000065void initializeARMConstantIslandsPass(PassRegistry &);
Eli Friedman06d0ee72017-09-05 22:45:23 +000066void initializeARMExpandPseudoPass(PassRegistry &);
David Green110844d2017-12-19 12:19:08 +000067void initializeThumb2SizeReducePass(PassRegistry &);
Sjoerd Meijer7a7009f2019-06-18 12:13:11 +000068void initializeThumb2ITBlockPass(PassRegistry &);
Sjoerd Meijer3058a622019-06-14 11:46:05 +000069void initializeMVEVPTBlockPass(PassRegistry &);
Sam Parkera6fd9192019-06-25 10:45:51 +000070void initializeARMLowOverheadLoopsPass(PassRegistry &);
Sam Parker312409e2019-09-06 08:24:41 +000071void initializeMVETailPredicationPass(PassRegistry &);
Matthias Braun8f456fb2016-07-16 02:24:10 +000072
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000073} // end namespace llvm
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000074
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000075#endif // LLVM_LIB_TARGET_ARM_ARM_H