blob: 2f9acd1f1ed4ececb930c3fed3e69fb9e96841ea [file] [log] [blame]
Daniel Sanders2d999eb2013-08-28 10:02:29 +00001; Test the MSA intrinsics that are encoded with the 3R instruction format.
2; There are lots of these so this covers those beginning with 'i'
3
Jack Carterbabdcc82013-08-15 12:24:57 +00004; RUN: llc -march=mips -mattr=+msa < %s | FileCheck %s
5
6@llvm_mips_ilvev_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
7@llvm_mips_ilvev_b_ARG2 = global <16 x i8> <i8 16, i8 17, i8 18, i8 19, i8 20, i8 21, i8 22, i8 23, i8 24, i8 25, i8 26, i8 27, i8 28, i8 29, i8 30, i8 31>, align 16
8@llvm_mips_ilvev_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
9
10define void @llvm_mips_ilvev_b_test() nounwind {
11entry:
12 %0 = load <16 x i8>* @llvm_mips_ilvev_b_ARG1
13 %1 = load <16 x i8>* @llvm_mips_ilvev_b_ARG2
14 %2 = tail call <16 x i8> @llvm.mips.ilvev.b(<16 x i8> %0, <16 x i8> %1)
15 store <16 x i8> %2, <16 x i8>* @llvm_mips_ilvev_b_RES
16 ret void
17}
18
19declare <16 x i8> @llvm.mips.ilvev.b(<16 x i8>, <16 x i8>) nounwind
20
21; CHECK: llvm_mips_ilvev_b_test:
22; CHECK: ld.b
23; CHECK: ld.b
24; CHECK: ilvev.b
25; CHECK: st.b
26; CHECK: .size llvm_mips_ilvev_b_test
27;
28@llvm_mips_ilvev_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
29@llvm_mips_ilvev_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
30@llvm_mips_ilvev_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
31
32define void @llvm_mips_ilvev_h_test() nounwind {
33entry:
34 %0 = load <8 x i16>* @llvm_mips_ilvev_h_ARG1
35 %1 = load <8 x i16>* @llvm_mips_ilvev_h_ARG2
36 %2 = tail call <8 x i16> @llvm.mips.ilvev.h(<8 x i16> %0, <8 x i16> %1)
37 store <8 x i16> %2, <8 x i16>* @llvm_mips_ilvev_h_RES
38 ret void
39}
40
41declare <8 x i16> @llvm.mips.ilvev.h(<8 x i16>, <8 x i16>) nounwind
42
43; CHECK: llvm_mips_ilvev_h_test:
44; CHECK: ld.h
45; CHECK: ld.h
46; CHECK: ilvev.h
47; CHECK: st.h
48; CHECK: .size llvm_mips_ilvev_h_test
49;
50@llvm_mips_ilvev_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
51@llvm_mips_ilvev_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
52@llvm_mips_ilvev_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
53
54define void @llvm_mips_ilvev_w_test() nounwind {
55entry:
56 %0 = load <4 x i32>* @llvm_mips_ilvev_w_ARG1
57 %1 = load <4 x i32>* @llvm_mips_ilvev_w_ARG2
58 %2 = tail call <4 x i32> @llvm.mips.ilvev.w(<4 x i32> %0, <4 x i32> %1)
59 store <4 x i32> %2, <4 x i32>* @llvm_mips_ilvev_w_RES
60 ret void
61}
62
63declare <4 x i32> @llvm.mips.ilvev.w(<4 x i32>, <4 x i32>) nounwind
64
65; CHECK: llvm_mips_ilvev_w_test:
66; CHECK: ld.w
67; CHECK: ld.w
68; CHECK: ilvev.w
69; CHECK: st.w
70; CHECK: .size llvm_mips_ilvev_w_test
71;
72@llvm_mips_ilvev_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
73@llvm_mips_ilvev_d_ARG2 = global <2 x i64> <i64 2, i64 3>, align 16
74@llvm_mips_ilvev_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
75
76define void @llvm_mips_ilvev_d_test() nounwind {
77entry:
78 %0 = load <2 x i64>* @llvm_mips_ilvev_d_ARG1
79 %1 = load <2 x i64>* @llvm_mips_ilvev_d_ARG2
80 %2 = tail call <2 x i64> @llvm.mips.ilvev.d(<2 x i64> %0, <2 x i64> %1)
81 store <2 x i64> %2, <2 x i64>* @llvm_mips_ilvev_d_RES
82 ret void
83}
84
85declare <2 x i64> @llvm.mips.ilvev.d(<2 x i64>, <2 x i64>) nounwind
86
87; CHECK: llvm_mips_ilvev_d_test:
88; CHECK: ld.d
89; CHECK: ld.d
90; CHECK: ilvev.d
91; CHECK: st.d
92; CHECK: .size llvm_mips_ilvev_d_test
93;
94@llvm_mips_ilvl_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
95@llvm_mips_ilvl_b_ARG2 = global <16 x i8> <i8 16, i8 17, i8 18, i8 19, i8 20, i8 21, i8 22, i8 23, i8 24, i8 25, i8 26, i8 27, i8 28, i8 29, i8 30, i8 31>, align 16
96@llvm_mips_ilvl_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
97
98define void @llvm_mips_ilvl_b_test() nounwind {
99entry:
100 %0 = load <16 x i8>* @llvm_mips_ilvl_b_ARG1
101 %1 = load <16 x i8>* @llvm_mips_ilvl_b_ARG2
102 %2 = tail call <16 x i8> @llvm.mips.ilvl.b(<16 x i8> %0, <16 x i8> %1)
103 store <16 x i8> %2, <16 x i8>* @llvm_mips_ilvl_b_RES
104 ret void
105}
106
107declare <16 x i8> @llvm.mips.ilvl.b(<16 x i8>, <16 x i8>) nounwind
108
109; CHECK: llvm_mips_ilvl_b_test:
110; CHECK: ld.b
111; CHECK: ld.b
112; CHECK: ilvl.b
113; CHECK: st.b
114; CHECK: .size llvm_mips_ilvl_b_test
115;
116@llvm_mips_ilvl_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
117@llvm_mips_ilvl_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
118@llvm_mips_ilvl_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
119
120define void @llvm_mips_ilvl_h_test() nounwind {
121entry:
122 %0 = load <8 x i16>* @llvm_mips_ilvl_h_ARG1
123 %1 = load <8 x i16>* @llvm_mips_ilvl_h_ARG2
124 %2 = tail call <8 x i16> @llvm.mips.ilvl.h(<8 x i16> %0, <8 x i16> %1)
125 store <8 x i16> %2, <8 x i16>* @llvm_mips_ilvl_h_RES
126 ret void
127}
128
129declare <8 x i16> @llvm.mips.ilvl.h(<8 x i16>, <8 x i16>) nounwind
130
131; CHECK: llvm_mips_ilvl_h_test:
132; CHECK: ld.h
133; CHECK: ld.h
134; CHECK: ilvl.h
135; CHECK: st.h
136; CHECK: .size llvm_mips_ilvl_h_test
137;
138@llvm_mips_ilvl_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
139@llvm_mips_ilvl_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
140@llvm_mips_ilvl_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
141
142define void @llvm_mips_ilvl_w_test() nounwind {
143entry:
144 %0 = load <4 x i32>* @llvm_mips_ilvl_w_ARG1
145 %1 = load <4 x i32>* @llvm_mips_ilvl_w_ARG2
146 %2 = tail call <4 x i32> @llvm.mips.ilvl.w(<4 x i32> %0, <4 x i32> %1)
147 store <4 x i32> %2, <4 x i32>* @llvm_mips_ilvl_w_RES
148 ret void
149}
150
151declare <4 x i32> @llvm.mips.ilvl.w(<4 x i32>, <4 x i32>) nounwind
152
153; CHECK: llvm_mips_ilvl_w_test:
154; CHECK: ld.w
155; CHECK: ld.w
156; CHECK: ilvl.w
157; CHECK: st.w
158; CHECK: .size llvm_mips_ilvl_w_test
159;
160@llvm_mips_ilvl_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
161@llvm_mips_ilvl_d_ARG2 = global <2 x i64> <i64 2, i64 3>, align 16
162@llvm_mips_ilvl_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
163
164define void @llvm_mips_ilvl_d_test() nounwind {
165entry:
166 %0 = load <2 x i64>* @llvm_mips_ilvl_d_ARG1
167 %1 = load <2 x i64>* @llvm_mips_ilvl_d_ARG2
168 %2 = tail call <2 x i64> @llvm.mips.ilvl.d(<2 x i64> %0, <2 x i64> %1)
169 store <2 x i64> %2, <2 x i64>* @llvm_mips_ilvl_d_RES
170 ret void
171}
172
173declare <2 x i64> @llvm.mips.ilvl.d(<2 x i64>, <2 x i64>) nounwind
174
175; CHECK: llvm_mips_ilvl_d_test:
176; CHECK: ld.d
177; CHECK: ld.d
178; CHECK: ilvl.d
179; CHECK: st.d
180; CHECK: .size llvm_mips_ilvl_d_test
181;
182@llvm_mips_ilvod_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
183@llvm_mips_ilvod_b_ARG2 = global <16 x i8> <i8 16, i8 17, i8 18, i8 19, i8 20, i8 21, i8 22, i8 23, i8 24, i8 25, i8 26, i8 27, i8 28, i8 29, i8 30, i8 31>, align 16
184@llvm_mips_ilvod_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
185
186define void @llvm_mips_ilvod_b_test() nounwind {
187entry:
188 %0 = load <16 x i8>* @llvm_mips_ilvod_b_ARG1
189 %1 = load <16 x i8>* @llvm_mips_ilvod_b_ARG2
190 %2 = tail call <16 x i8> @llvm.mips.ilvod.b(<16 x i8> %0, <16 x i8> %1)
191 store <16 x i8> %2, <16 x i8>* @llvm_mips_ilvod_b_RES
192 ret void
193}
194
195declare <16 x i8> @llvm.mips.ilvod.b(<16 x i8>, <16 x i8>) nounwind
196
197; CHECK: llvm_mips_ilvod_b_test:
198; CHECK: ld.b
199; CHECK: ld.b
200; CHECK: ilvod.b
201; CHECK: st.b
202; CHECK: .size llvm_mips_ilvod_b_test
203;
204@llvm_mips_ilvod_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
205@llvm_mips_ilvod_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
206@llvm_mips_ilvod_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
207
208define void @llvm_mips_ilvod_h_test() nounwind {
209entry:
210 %0 = load <8 x i16>* @llvm_mips_ilvod_h_ARG1
211 %1 = load <8 x i16>* @llvm_mips_ilvod_h_ARG2
212 %2 = tail call <8 x i16> @llvm.mips.ilvod.h(<8 x i16> %0, <8 x i16> %1)
213 store <8 x i16> %2, <8 x i16>* @llvm_mips_ilvod_h_RES
214 ret void
215}
216
217declare <8 x i16> @llvm.mips.ilvod.h(<8 x i16>, <8 x i16>) nounwind
218
219; CHECK: llvm_mips_ilvod_h_test:
220; CHECK: ld.h
221; CHECK: ld.h
222; CHECK: ilvod.h
223; CHECK: st.h
224; CHECK: .size llvm_mips_ilvod_h_test
225;
226@llvm_mips_ilvod_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
227@llvm_mips_ilvod_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
228@llvm_mips_ilvod_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
229
230define void @llvm_mips_ilvod_w_test() nounwind {
231entry:
232 %0 = load <4 x i32>* @llvm_mips_ilvod_w_ARG1
233 %1 = load <4 x i32>* @llvm_mips_ilvod_w_ARG2
234 %2 = tail call <4 x i32> @llvm.mips.ilvod.w(<4 x i32> %0, <4 x i32> %1)
235 store <4 x i32> %2, <4 x i32>* @llvm_mips_ilvod_w_RES
236 ret void
237}
238
239declare <4 x i32> @llvm.mips.ilvod.w(<4 x i32>, <4 x i32>) nounwind
240
241; CHECK: llvm_mips_ilvod_w_test:
242; CHECK: ld.w
243; CHECK: ld.w
244; CHECK: ilvod.w
245; CHECK: st.w
246; CHECK: .size llvm_mips_ilvod_w_test
247;
248@llvm_mips_ilvod_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
249@llvm_mips_ilvod_d_ARG2 = global <2 x i64> <i64 2, i64 3>, align 16
250@llvm_mips_ilvod_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
251
252define void @llvm_mips_ilvod_d_test() nounwind {
253entry:
254 %0 = load <2 x i64>* @llvm_mips_ilvod_d_ARG1
255 %1 = load <2 x i64>* @llvm_mips_ilvod_d_ARG2
256 %2 = tail call <2 x i64> @llvm.mips.ilvod.d(<2 x i64> %0, <2 x i64> %1)
257 store <2 x i64> %2, <2 x i64>* @llvm_mips_ilvod_d_RES
258 ret void
259}
260
261declare <2 x i64> @llvm.mips.ilvod.d(<2 x i64>, <2 x i64>) nounwind
262
263; CHECK: llvm_mips_ilvod_d_test:
264; CHECK: ld.d
265; CHECK: ld.d
266; CHECK: ilvod.d
267; CHECK: st.d
268; CHECK: .size llvm_mips_ilvod_d_test
269;
270@llvm_mips_ilvr_b_ARG1 = global <16 x i8> <i8 0, i8 1, i8 2, i8 3, i8 4, i8 5, i8 6, i8 7, i8 8, i8 9, i8 10, i8 11, i8 12, i8 13, i8 14, i8 15>, align 16
271@llvm_mips_ilvr_b_ARG2 = global <16 x i8> <i8 16, i8 17, i8 18, i8 19, i8 20, i8 21, i8 22, i8 23, i8 24, i8 25, i8 26, i8 27, i8 28, i8 29, i8 30, i8 31>, align 16
272@llvm_mips_ilvr_b_RES = global <16 x i8> <i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, align 16
273
274define void @llvm_mips_ilvr_b_test() nounwind {
275entry:
276 %0 = load <16 x i8>* @llvm_mips_ilvr_b_ARG1
277 %1 = load <16 x i8>* @llvm_mips_ilvr_b_ARG2
278 %2 = tail call <16 x i8> @llvm.mips.ilvr.b(<16 x i8> %0, <16 x i8> %1)
279 store <16 x i8> %2, <16 x i8>* @llvm_mips_ilvr_b_RES
280 ret void
281}
282
283declare <16 x i8> @llvm.mips.ilvr.b(<16 x i8>, <16 x i8>) nounwind
284
285; CHECK: llvm_mips_ilvr_b_test:
286; CHECK: ld.b
287; CHECK: ld.b
288; CHECK: ilvr.b
289; CHECK: st.b
290; CHECK: .size llvm_mips_ilvr_b_test
291;
292@llvm_mips_ilvr_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
293@llvm_mips_ilvr_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
294@llvm_mips_ilvr_h_RES = global <8 x i16> <i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0, i16 0>, align 16
295
296define void @llvm_mips_ilvr_h_test() nounwind {
297entry:
298 %0 = load <8 x i16>* @llvm_mips_ilvr_h_ARG1
299 %1 = load <8 x i16>* @llvm_mips_ilvr_h_ARG2
300 %2 = tail call <8 x i16> @llvm.mips.ilvr.h(<8 x i16> %0, <8 x i16> %1)
301 store <8 x i16> %2, <8 x i16>* @llvm_mips_ilvr_h_RES
302 ret void
303}
304
305declare <8 x i16> @llvm.mips.ilvr.h(<8 x i16>, <8 x i16>) nounwind
306
307; CHECK: llvm_mips_ilvr_h_test:
308; CHECK: ld.h
309; CHECK: ld.h
310; CHECK: ilvr.h
311; CHECK: st.h
312; CHECK: .size llvm_mips_ilvr_h_test
313;
314@llvm_mips_ilvr_w_ARG1 = global <4 x i32> <i32 0, i32 1, i32 2, i32 3>, align 16
315@llvm_mips_ilvr_w_ARG2 = global <4 x i32> <i32 4, i32 5, i32 6, i32 7>, align 16
316@llvm_mips_ilvr_w_RES = global <4 x i32> <i32 0, i32 0, i32 0, i32 0>, align 16
317
318define void @llvm_mips_ilvr_w_test() nounwind {
319entry:
320 %0 = load <4 x i32>* @llvm_mips_ilvr_w_ARG1
321 %1 = load <4 x i32>* @llvm_mips_ilvr_w_ARG2
322 %2 = tail call <4 x i32> @llvm.mips.ilvr.w(<4 x i32> %0, <4 x i32> %1)
323 store <4 x i32> %2, <4 x i32>* @llvm_mips_ilvr_w_RES
324 ret void
325}
326
327declare <4 x i32> @llvm.mips.ilvr.w(<4 x i32>, <4 x i32>) nounwind
328
329; CHECK: llvm_mips_ilvr_w_test:
330; CHECK: ld.w
331; CHECK: ld.w
332; CHECK: ilvr.w
333; CHECK: st.w
334; CHECK: .size llvm_mips_ilvr_w_test
335;
336@llvm_mips_ilvr_d_ARG1 = global <2 x i64> <i64 0, i64 1>, align 16
337@llvm_mips_ilvr_d_ARG2 = global <2 x i64> <i64 2, i64 3>, align 16
338@llvm_mips_ilvr_d_RES = global <2 x i64> <i64 0, i64 0>, align 16
339
340define void @llvm_mips_ilvr_d_test() nounwind {
341entry:
342 %0 = load <2 x i64>* @llvm_mips_ilvr_d_ARG1
343 %1 = load <2 x i64>* @llvm_mips_ilvr_d_ARG2
344 %2 = tail call <2 x i64> @llvm.mips.ilvr.d(<2 x i64> %0, <2 x i64> %1)
345 store <2 x i64> %2, <2 x i64>* @llvm_mips_ilvr_d_RES
346 ret void
347}
348
349declare <2 x i64> @llvm.mips.ilvr.d(<2 x i64>, <2 x i64>) nounwind
350
351; CHECK: llvm_mips_ilvr_d_test:
352; CHECK: ld.d
353; CHECK: ld.d
354; CHECK: ilvr.d
355; CHECK: st.d
356; CHECK: .size llvm_mips_ilvr_d_test
357;