blob: ecf4c79211c722235af96a840f8acb1f772d305f [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000016#include "HexagonMachineFunctionInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "HexagonTargetMachine.h"
19#include "HexagonTargetObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/CallingConvLower.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/GlobalAlias.h"
32#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/InlineAsm.h"
34#include "llvm/IR/Intrinsics.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000035#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036#include "llvm/Support/Debug.h"
37#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038#include "llvm/Support/raw_ostream.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000039
Craig Topperb25fda92012-03-17 18:46:09 +000040using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000041
Chandler Carruthe96dd892014-04-21 22:55:11 +000042#define DEBUG_TYPE "hexagon-lowering"
43
Tony Linthicum1213a7a2011-12-12 21:14:40 +000044static cl::opt<bool>
45EmitJumpTables("hexagon-emit-jump-tables", cl::init(true), cl::Hidden,
46 cl::desc("Control jump table emission on Hexagon target"));
47
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000048namespace {
49class HexagonCCState : public CCState {
50 int NumNamedVarArgParams;
51
52public:
53 HexagonCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000054 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
55 int NumNamedVarArgParams)
56 : CCState(CC, isVarArg, MF, locs, C),
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000057 NumNamedVarArgParams(NumNamedVarArgParams) {}
58
59 int getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
60};
61}
Tony Linthicum1213a7a2011-12-12 21:14:40 +000062
63// Implement calling convention for Hexagon.
64static bool
65CC_Hexagon(unsigned ValNo, MVT ValVT,
66 MVT LocVT, CCValAssign::LocInfo LocInfo,
67 ISD::ArgFlagsTy ArgFlags, CCState &State);
68
69static bool
70CC_Hexagon32(unsigned ValNo, MVT ValVT,
71 MVT LocVT, CCValAssign::LocInfo LocInfo,
72 ISD::ArgFlagsTy ArgFlags, CCState &State);
73
74static bool
75CC_Hexagon64(unsigned ValNo, MVT ValVT,
76 MVT LocVT, CCValAssign::LocInfo LocInfo,
77 ISD::ArgFlagsTy ArgFlags, CCState &State);
78
79static bool
80RetCC_Hexagon(unsigned ValNo, MVT ValVT,
81 MVT LocVT, CCValAssign::LocInfo LocInfo,
82 ISD::ArgFlagsTy ArgFlags, CCState &State);
83
84static bool
85RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
86 MVT LocVT, CCValAssign::LocInfo LocInfo,
87 ISD::ArgFlagsTy ArgFlags, CCState &State);
88
89static bool
90RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
91 MVT LocVT, CCValAssign::LocInfo LocInfo,
92 ISD::ArgFlagsTy ArgFlags, CCState &State);
93
94static bool
95CC_Hexagon_VarArg (unsigned ValNo, MVT ValVT,
96 MVT LocVT, CCValAssign::LocInfo LocInfo,
97 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000098 HexagonCCState &HState = static_cast<HexagonCCState &>(State);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000099
100 // NumNamedVarArgParams can not be zero for a VarArg function.
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000101 assert((HState.getNumNamedVarArgParams() > 0) &&
102 "NumNamedVarArgParams is not bigger than zero.");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000103
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000104 if ((int)ValNo < HState.getNumNamedVarArgParams()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000105 // Deal with named arguments.
106 return CC_Hexagon(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State);
107 }
108
109 // Deal with un-named arguments.
110 unsigned ofst;
111 if (ArgFlags.isByVal()) {
112 // If pass-by-value, the size allocated on stack is decided
113 // by ArgFlags.getByValSize(), not by the size of LocVT.
114 assert ((ArgFlags.getByValSize() > 8) &&
115 "ByValSize must be bigger than 8 bytes");
116 ofst = State.AllocateStack(ArgFlags.getByValSize(), 4);
117 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
118 return false;
119 }
Jyotsna Vermac7dcc2f2013-03-07 20:28:34 +0000120 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
121 LocVT = MVT::i32;
122 ValVT = MVT::i32;
123 if (ArgFlags.isSExt())
124 LocInfo = CCValAssign::SExt;
125 else if (ArgFlags.isZExt())
126 LocInfo = CCValAssign::ZExt;
127 else
128 LocInfo = CCValAssign::AExt;
129 }
Sirish Pande69295b82012-05-10 20:20:25 +0000130 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000131 ofst = State.AllocateStack(4, 4);
132 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
133 return false;
134 }
Sirish Pande69295b82012-05-10 20:20:25 +0000135 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000136 ofst = State.AllocateStack(8, 8);
137 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
138 return false;
139 }
Craig Toppere73658d2014-04-28 04:05:08 +0000140 llvm_unreachable(nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000141}
142
143
144static bool
145CC_Hexagon (unsigned ValNo, MVT ValVT,
146 MVT LocVT, CCValAssign::LocInfo LocInfo,
147 ISD::ArgFlagsTy ArgFlags, CCState &State) {
148
149 if (ArgFlags.isByVal()) {
150 // Passed on stack.
151 assert ((ArgFlags.getByValSize() > 8) &&
152 "ByValSize must be bigger than 8 bytes");
153 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(), 4);
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return false;
156 }
157
158 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
159 LocVT = MVT::i32;
160 ValVT = MVT::i32;
161 if (ArgFlags.isSExt())
162 LocInfo = CCValAssign::SExt;
163 else if (ArgFlags.isZExt())
164 LocInfo = CCValAssign::ZExt;
165 else
166 LocInfo = CCValAssign::AExt;
167 }
168
Sirish Pande69295b82012-05-10 20:20:25 +0000169 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000170 if (!CC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
171 return false;
172 }
173
Sirish Pande69295b82012-05-10 20:20:25 +0000174 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000175 if (!CC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
176 return false;
177 }
178
179 return true; // CC didn't match.
180}
181
182
183static bool CC_Hexagon32(unsigned ValNo, MVT ValVT,
184 MVT LocVT, CCValAssign::LocInfo LocInfo,
185 ISD::ArgFlagsTy ArgFlags, CCState &State) {
186
Craig Topper840beec2014-04-04 05:16:06 +0000187 static const MCPhysReg RegList[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000188 Hexagon::R0, Hexagon::R1, Hexagon::R2, Hexagon::R3, Hexagon::R4,
189 Hexagon::R5
190 };
191 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
192 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
193 return false;
194 }
195
196 unsigned Offset = State.AllocateStack(4, 4);
197 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
198 return false;
199}
200
201static bool CC_Hexagon64(unsigned ValNo, MVT ValVT,
202 MVT LocVT, CCValAssign::LocInfo LocInfo,
203 ISD::ArgFlagsTy ArgFlags, CCState &State) {
204
205 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
206 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
207 return false;
208 }
209
Craig Topper840beec2014-04-04 05:16:06 +0000210 static const MCPhysReg RegList1[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000211 Hexagon::D1, Hexagon::D2
212 };
Craig Topper840beec2014-04-04 05:16:06 +0000213 static const MCPhysReg RegList2[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000214 Hexagon::R1, Hexagon::R3
215 };
216 if (unsigned Reg = State.AllocateReg(RegList1, RegList2, 2)) {
217 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
218 return false;
219 }
220
221 unsigned Offset = State.AllocateStack(8, 8, Hexagon::D2);
222 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
223 return false;
224}
225
226static bool RetCC_Hexagon(unsigned ValNo, MVT ValVT,
227 MVT LocVT, CCValAssign::LocInfo LocInfo,
228 ISD::ArgFlagsTy ArgFlags, CCState &State) {
229
230
231 if (LocVT == MVT::i1 ||
232 LocVT == MVT::i8 ||
233 LocVT == MVT::i16) {
234 LocVT = MVT::i32;
235 ValVT = MVT::i32;
236 if (ArgFlags.isSExt())
237 LocInfo = CCValAssign::SExt;
238 else if (ArgFlags.isZExt())
239 LocInfo = CCValAssign::ZExt;
240 else
241 LocInfo = CCValAssign::AExt;
242 }
243
Sirish Pande69295b82012-05-10 20:20:25 +0000244 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000245 if (!RetCC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
246 return false;
247 }
248
Sirish Pande69295b82012-05-10 20:20:25 +0000249 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000250 if (!RetCC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
251 return false;
252 }
253
254 return true; // CC didn't match.
255}
256
257static bool RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
258 MVT LocVT, CCValAssign::LocInfo LocInfo,
259 ISD::ArgFlagsTy ArgFlags, CCState &State) {
260
Sirish Pande69295b82012-05-10 20:20:25 +0000261 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000262 if (unsigned Reg = State.AllocateReg(Hexagon::R0)) {
263 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
264 return false;
265 }
266 }
267
268 unsigned Offset = State.AllocateStack(4, 4);
269 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
270 return false;
271}
272
273static bool RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
274 MVT LocVT, CCValAssign::LocInfo LocInfo,
275 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000276 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000277 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
278 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
279 return false;
280 }
281 }
282
283 unsigned Offset = State.AllocateStack(8, 8);
284 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
285 return false;
286}
287
288SDValue
289HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
290const {
291 return SDValue();
292}
293
294/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
295/// by "Src" to address "Dst" of size "Size". Alignment information is
296/// specified by the specific parameter attribute. The copy will be passed as
297/// a byval function parameter. Sometimes what we are copying is the end of a
298/// larger object, the part that does not fit in registers.
299static SDValue
300CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
301 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000302 SDLoc dl) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000303
304 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
305 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
306 /*isVolatile=*/false, /*AlwaysInline=*/false,
307 MachinePointerInfo(), MachinePointerInfo());
308}
309
310
311// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
312// passed by value, the function prototype is modified to return void and
313// the value is stored in memory pointed by a pointer passed by caller.
314SDValue
315HexagonTargetLowering::LowerReturn(SDValue Chain,
316 CallingConv::ID CallConv, bool isVarArg,
317 const SmallVectorImpl<ISD::OutputArg> &Outs,
318 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000319 SDLoc dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000320
321 // CCValAssign - represent the assignment of the return value to locations.
322 SmallVector<CCValAssign, 16> RVLocs;
323
324 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000325 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
326 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000327
328 // Analyze return values of ISD::RET
329 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
330
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000331 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000332 SmallVector<SDValue, 4> RetOps(1, Chain);
333
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000334 // Copy the result values into the output registers.
335 for (unsigned i = 0; i != RVLocs.size(); ++i) {
336 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000337
338 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
339
340 // Guarantee that all emitted copies are stuck together with flags.
341 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000342 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000343 }
344
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000345 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000346
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000347 // Add the flag if we have it.
348 if (Flag.getNode())
349 RetOps.push_back(Flag);
350
Craig Topper48d114b2014-04-26 18:35:24 +0000351 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000352}
353
354
355
356
357/// LowerCallResult - Lower the result values of an ISD::CALL into the
358/// appropriate copies out of appropriate physical registers. This assumes that
359/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
360/// being lowered. Returns a SDNode with the same number of values as the
361/// ISD::CALL.
362SDValue
363HexagonTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
364 CallingConv::ID CallConv, bool isVarArg,
365 const
366 SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000367 SDLoc dl, SelectionDAG &DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000368 SmallVectorImpl<SDValue> &InVals,
369 const SmallVectorImpl<SDValue> &OutVals,
370 SDValue Callee) const {
371
372 // Assign locations to each value returned by this call.
373 SmallVector<CCValAssign, 16> RVLocs;
374
Eric Christopherb5217502014-08-06 18:45:26 +0000375 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
376 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000377
378 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
379
380 // Copy all of the result registers out of their specified physreg.
381 for (unsigned i = 0; i != RVLocs.size(); ++i) {
382 Chain = DAG.getCopyFromReg(Chain, dl,
383 RVLocs[i].getLocReg(),
384 RVLocs[i].getValVT(), InFlag).getValue(1);
385 InFlag = Chain.getValue(2);
386 InVals.push_back(Chain.getValue(0));
387 }
388
389 return Chain;
390}
391
392/// LowerCall - Functions arguments are copied from virtual regs to
393/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
394SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000395HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000396 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000397 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000398 SDLoc &dl = CLI.DL;
399 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
400 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
401 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000402 SDValue Chain = CLI.Chain;
403 SDValue Callee = CLI.Callee;
404 bool &isTailCall = CLI.IsTailCall;
405 CallingConv::ID CallConv = CLI.CallConv;
406 bool isVarArg = CLI.IsVarArg;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000407
408 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
409
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000410 // Check for varargs.
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000411 int NumNamedVarArgParams = -1;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000412 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Callee))
413 {
Craig Topper062a2ba2014-04-25 05:30:21 +0000414 const Function* CalleeFn = nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000415 Callee = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, MVT::i32);
416 if ((CalleeFn = dyn_cast<Function>(GA->getGlobal())))
417 {
418 // If a function has zero args and is a vararg function, that's
419 // disallowed so it must be an undeclared function. Do not assume
420 // varargs if the callee is undefined.
421 if (CalleeFn->isVarArg() &&
422 CalleeFn->getFunctionType()->getNumParams() != 0) {
423 NumNamedVarArgParams = CalleeFn->getFunctionType()->getNumParams();
424 }
425 }
426 }
427
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000428 // Analyze operands of the call, assigning locations to each operand.
429 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000430 HexagonCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
431 *DAG.getContext(), NumNamedVarArgParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000432
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000433 if (NumNamedVarArgParams > 0)
434 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_VarArg);
435 else
436 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
437
438
439 if(isTailCall) {
440 bool StructAttrFlag =
441 DAG.getMachineFunction().getFunction()->hasStructRetAttr();
442 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
443 isVarArg, IsStructRet,
444 StructAttrFlag,
445 Outs, OutVals, Ins, DAG);
446 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i){
447 CCValAssign &VA = ArgLocs[i];
448 if (VA.isMemLoc()) {
449 isTailCall = false;
450 break;
451 }
452 }
453 if (isTailCall) {
454 DEBUG(dbgs () << "Eligible for Tail Call\n");
455 } else {
456 DEBUG(dbgs () <<
457 "Argument must be passed on stack. Not eligible for Tail Call\n");
458 }
459 }
460 // Get a count of how many bytes are to be pushed on the stack.
461 unsigned NumBytes = CCInfo.getNextStackOffset();
462 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
463 SmallVector<SDValue, 8> MemOpChains;
464
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000465 const HexagonRegisterInfo *QRI = static_cast<const HexagonRegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000466 DAG.getSubtarget().getRegisterInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000467 SDValue StackPtr =
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000468 DAG.getCopyFromReg(Chain, dl, QRI->getStackRegister(), getPointerTy());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000469
470 // Walk the register/memloc assignments, inserting copies/loads.
471 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
472 CCValAssign &VA = ArgLocs[i];
473 SDValue Arg = OutVals[i];
474 ISD::ArgFlagsTy Flags = Outs[i].Flags;
475
476 // Promote the value if needed.
477 switch (VA.getLocInfo()) {
478 default:
479 // Loc info must be one of Full, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000480 llvm_unreachable("Unknown loc info!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000481 case CCValAssign::Full:
482 break;
483 case CCValAssign::SExt:
484 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
485 break;
486 case CCValAssign::ZExt:
487 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
488 break;
489 case CCValAssign::AExt:
490 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
491 break;
492 }
493
494 if (VA.isMemLoc()) {
495 unsigned LocMemOffset = VA.getLocMemOffset();
496 SDValue PtrOff = DAG.getConstant(LocMemOffset, StackPtr.getValueType());
497 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
498
499 if (Flags.isByVal()) {
500 // The argument is a struct passed by value. According to LLVM, "Arg"
501 // is is pointer.
502 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, PtrOff, Chain,
503 Flags, DAG, dl));
504 } else {
505 // The argument is not passed by value. "Arg" is a buildin type. It is
506 // not a pointer.
507 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
508 MachinePointerInfo(),false, false,
509 0));
510 }
511 continue;
512 }
513
514 // Arguments that can be passed on register must be kept at RegsToPass
515 // vector.
516 if (VA.isRegLoc()) {
517 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
518 }
519 }
520
521 // Transform all store nodes into one single node because all store
522 // nodes are independent of each other.
523 if (!MemOpChains.empty()) {
Craig Topper48d114b2014-04-26 18:35:24 +0000524 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000525 }
526
527 if (!isTailCall)
528 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
Andrew Trickad6d08a2013-05-29 22:03:55 +0000529 getPointerTy(), true),
530 dl);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000531
532 // Build a sequence of copy-to-reg nodes chained together with token
533 // chain and flag operands which copy the outgoing args into registers.
Benjamin Kramerbde91762012-06-02 10:20:22 +0000534 // The InFlag in necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000535 // stuck together.
536 SDValue InFlag;
537 if (!isTailCall) {
538 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
539 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
540 RegsToPass[i].second, InFlag);
541 InFlag = Chain.getValue(1);
542 }
543 }
544
545 // For tail calls lower the arguments to the 'real' stack slot.
546 if (isTailCall) {
547 // Force all the incoming stack arguments to be loaded from the stack
548 // before any new outgoing arguments are stored to the stack, because the
549 // outgoing stack slots may alias the incoming argument stack slots, and
550 // the alias isn't otherwise explicit. This is slightly more conservative
551 // than necessary, because it means that each store effectively depends
552 // on every argument instead of just those arguments it would clobber.
553 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000554 // Do not flag preceding copytoreg stuff together with the following stuff.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000555 InFlag = SDValue();
556 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
557 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
558 RegsToPass[i].second, InFlag);
559 InFlag = Chain.getValue(1);
560 }
561 InFlag =SDValue();
562 }
563
564 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
565 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
566 // node so that legalize doesn't hack it.
567 if (flag_aligned_memcpy) {
568 const char *MemcpyName =
569 "__hexagon_memcpy_likely_aligned_min32bytes_mult8bytes";
570 Callee =
571 DAG.getTargetExternalSymbol(MemcpyName, getPointerTy());
572 flag_aligned_memcpy = false;
573 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
574 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy());
575 } else if (ExternalSymbolSDNode *S =
576 dyn_cast<ExternalSymbolSDNode>(Callee)) {
577 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
578 }
579
580 // Returns a chain & a flag for retval copy to use.
581 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
582 SmallVector<SDValue, 8> Ops;
583 Ops.push_back(Chain);
584 Ops.push_back(Callee);
585
586 // Add argument registers to the end of the list so that they are
587 // known live into the call.
588 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
589 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
590 RegsToPass[i].second.getValueType()));
591 }
592
593 if (InFlag.getNode()) {
594 Ops.push_back(InFlag);
595 }
596
597 if (isTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +0000598 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000599
Craig Topper48d114b2014-04-26 18:35:24 +0000600 Chain = DAG.getNode(HexagonISD::CALL, dl, NodeTys, Ops);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000601 InFlag = Chain.getValue(1);
602
603 // Create the CALLSEQ_END node.
604 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000605 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000606 InFlag = Chain.getValue(1);
607
608 // Handle result values, copying them out of physregs into vregs that we
609 // return.
610 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
611 InVals, OutVals, Callee);
612}
613
614static bool getIndexedAddressParts(SDNode *Ptr, EVT VT,
615 bool isSEXTLoad, SDValue &Base,
616 SDValue &Offset, bool &isInc,
617 SelectionDAG &DAG) {
618 if (Ptr->getOpcode() != ISD::ADD)
619 return false;
620
621 if (VT == MVT::i64 || VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
622 isInc = (Ptr->getOpcode() == ISD::ADD);
623 Base = Ptr->getOperand(0);
624 Offset = Ptr->getOperand(1);
625 // Ensure that Offset is a constant.
626 return (isa<ConstantSDNode>(Offset));
627 }
628
629 return false;
630}
631
632// TODO: Put this function along with the other isS* functions in
633// HexagonISelDAGToDAG.cpp into a common file. Or better still, use the
Rafael Espindolab90c5f12012-11-21 16:56:33 +0000634// functions defined in HexagonOperands.td.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000635static bool Is_PostInc_S4_Offset(SDNode * S, int ShiftAmount) {
636 ConstantSDNode *N = cast<ConstantSDNode>(S);
637
638 // immS4 predicate - True if the immediate fits in a 4-bit sign extended.
639 // field.
640 int64_t v = (int64_t)N->getSExtValue();
641 int64_t m = 0;
642 if (ShiftAmount > 0) {
643 m = v % ShiftAmount;
644 v = v >> ShiftAmount;
645 }
646 return (v <= 7) && (v >= -8) && (m == 0);
647}
648
649/// getPostIndexedAddressParts - returns true by value, base pointer and
650/// offset pointer and addressing mode by reference if this node can be
651/// combined with a load / store to form a post-indexed load / store.
652bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
653 SDValue &Base,
654 SDValue &Offset,
655 ISD::MemIndexedMode &AM,
656 SelectionDAG &DAG) const
657{
658 EVT VT;
659 SDValue Ptr;
660 bool isSEXTLoad = false;
661
662 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
663 VT = LD->getMemoryVT();
664 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
665 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
666 VT = ST->getMemoryVT();
667 if (ST->getValue().getValueType() == MVT::i64 && ST->isTruncatingStore()) {
668 return false;
669 }
670 } else {
671 return false;
672 }
673
Chad Rosier64dc8aa2012-01-06 20:11:59 +0000674 bool isInc = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000675 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
676 isInc, DAG);
677 // ShiftAmount = number of left-shifted bits in the Hexagon instruction.
678 int ShiftAmount = VT.getSizeInBits() / 16;
679 if (isLegal && Is_PostInc_S4_Offset(Offset.getNode(), ShiftAmount)) {
680 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
681 return true;
682 }
683
684 return false;
685}
686
687SDValue HexagonTargetLowering::LowerINLINEASM(SDValue Op,
688 SelectionDAG &DAG) const {
689 SDNode *Node = Op.getNode();
690 MachineFunction &MF = DAG.getMachineFunction();
691 HexagonMachineFunctionInfo *FuncInfo =
692 MF.getInfo<HexagonMachineFunctionInfo>();
693 switch (Node->getOpcode()) {
694 case ISD::INLINEASM: {
695 unsigned NumOps = Node->getNumOperands();
696 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
697 --NumOps; // Ignore the flag operand.
698
699 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
700 if (FuncInfo->hasClobberLR())
701 break;
702 unsigned Flags =
703 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
704 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
705 ++i; // Skip the ID value.
706
707 switch (InlineAsm::getKind(Flags)) {
708 default: llvm_unreachable("Bad flags!");
709 case InlineAsm::Kind_RegDef:
710 case InlineAsm::Kind_RegUse:
711 case InlineAsm::Kind_Imm:
712 case InlineAsm::Kind_Clobber:
713 case InlineAsm::Kind_Mem: {
714 for (; NumVals; --NumVals, ++i) {}
715 break;
716 }
717 case InlineAsm::Kind_RegDefEarlyClobber: {
718 for (; NumVals; --NumVals, ++i) {
719 unsigned Reg =
720 cast<RegisterSDNode>(Node->getOperand(i))->getReg();
721
722 // Check it to be lr
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000723 const HexagonRegisterInfo *QRI =
724 static_cast<const HexagonRegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000725 DAG.getSubtarget().getRegisterInfo());
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000726 if (Reg == QRI->getRARegister()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000727 FuncInfo->setHasClobberLR(true);
728 break;
729 }
730 }
731 break;
732 }
733 }
734 }
735 }
736 } // Node->getOpcode
737 return Op;
738}
739
740
741//
742// Taken from the XCore backend.
743//
744SDValue HexagonTargetLowering::
745LowerBR_JT(SDValue Op, SelectionDAG &DAG) const
746{
747 SDValue Chain = Op.getOperand(0);
748 SDValue Table = Op.getOperand(1);
749 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000750 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000751 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
752 unsigned JTI = JT->getIndex();
753 MachineFunction &MF = DAG.getMachineFunction();
754 const MachineJumpTableInfo *MJTI = MF.getJumpTableInfo();
755 SDValue TargetJT = DAG.getTargetJumpTable(JT->getIndex(), MVT::i32);
756
757 // Mark all jump table targets as address taken.
758 const std::vector<MachineJumpTableEntry> &JTE = MJTI->getJumpTables();
759 const std::vector<MachineBasicBlock*> &JTBBs = JTE[JTI].MBBs;
760 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
761 MachineBasicBlock *MBB = JTBBs[i];
762 MBB->setHasAddressTaken();
763 // This line is needed to set the hasAddressTaken flag on the BasicBlock
764 // object.
765 BlockAddress::get(const_cast<BasicBlock *>(MBB->getBasicBlock()));
766 }
767
768 SDValue JumpTableBase = DAG.getNode(HexagonISD::WrapperJT, dl,
769 getPointerTy(), TargetJT);
770 SDValue ShiftIndex = DAG.getNode(ISD::SHL, dl, MVT::i32, Index,
771 DAG.getConstant(2, MVT::i32));
772 SDValue JTAddress = DAG.getNode(ISD::ADD, dl, MVT::i32, JumpTableBase,
773 ShiftIndex);
774 SDValue LoadTarget = DAG.getLoad(MVT::i32, dl, Chain, JTAddress,
775 MachinePointerInfo(), false, false, false,
776 0);
777 return DAG.getNode(HexagonISD::BR_JT, dl, MVT::Other, Chain, LoadTarget);
778}
779
780
781SDValue
782HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
783 SelectionDAG &DAG) const {
784 SDValue Chain = Op.getOperand(0);
785 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000786 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000787
788 unsigned SPReg = getStackPointerRegisterToSaveRestore();
789
790 // Get a reference to the stack pointer.
791 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
792
793 // Subtract the dynamic size from the actual stack size to
794 // obtain the new stack size.
795 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
796
797 //
798 // For Hexagon, the outgoing memory arguments area should be on top of the
799 // alloca area on the stack i.e., the outgoing memory arguments should be
800 // at a lower address than the alloca area. Move the alloca area down the
801 // stack by adding back the space reserved for outgoing arguments to SP
802 // here.
803 //
804 // We do not know what the size of the outgoing args is at this point.
805 // So, we add a pseudo instruction ADJDYNALLOC that will adjust the
806 // stack pointer. We patch this instruction with the correct, known
807 // offset in emitPrologue().
808 //
809 // Use a placeholder immediate (zero) for now. This will be patched up
810 // by emitPrologue().
811 SDValue ArgAdjust = DAG.getNode(HexagonISD::ADJDYNALLOC, dl,
812 MVT::i32,
813 Sub,
814 DAG.getConstant(0, MVT::i32));
815
816 // The Sub result contains the new stack start address, so it
817 // must be placed in the stack pointer register.
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000818 const HexagonRegisterInfo *QRI = static_cast<const HexagonRegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000819 DAG.getSubtarget().getRegisterInfo());
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000820 SDValue CopyChain = DAG.getCopyToReg(Chain, dl, QRI->getStackRegister(), Sub);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000821
822 SDValue Ops[2] = { ArgAdjust, CopyChain };
Craig Topper64941d92014-04-27 19:20:57 +0000823 return DAG.getMergeValues(Ops, dl);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000824}
825
826SDValue
827HexagonTargetLowering::LowerFormalArguments(SDValue Chain,
828 CallingConv::ID CallConv,
829 bool isVarArg,
830 const
831 SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000832 SDLoc dl, SelectionDAG &DAG,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000833 SmallVectorImpl<SDValue> &InVals)
834const {
835
836 MachineFunction &MF = DAG.getMachineFunction();
837 MachineFrameInfo *MFI = MF.getFrameInfo();
838 MachineRegisterInfo &RegInfo = MF.getRegInfo();
839 HexagonMachineFunctionInfo *FuncInfo =
840 MF.getInfo<HexagonMachineFunctionInfo>();
841
842
843 // Assign locations to all of the incoming arguments.
844 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000845 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
846 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000847
848 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
849
850 // For LLVM, in the case when returning a struct by value (>8byte),
851 // the first argument is a pointer that points to the location on caller's
852 // stack where the return value will be stored. For Hexagon, the location on
853 // caller's stack is passed only when the struct size is smaller than (and
854 // equal to) 8 bytes. If not, no address will be passed into callee and
855 // callee return the result direclty through R0/R1.
856
857 SmallVector<SDValue, 4> MemOps;
858
859 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
860 CCValAssign &VA = ArgLocs[i];
861 ISD::ArgFlagsTy Flags = Ins[i].Flags;
862 unsigned ObjSize;
863 unsigned StackLocation;
864 int FI;
865
866 if ( (VA.isRegLoc() && !Flags.isByVal())
867 || (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() > 8)) {
868 // Arguments passed in registers
869 // 1. int, long long, ptr args that get allocated in register.
870 // 2. Large struct that gets an register to put its address in.
871 EVT RegVT = VA.getLocVT();
Sirish Pande69295b82012-05-10 20:20:25 +0000872 if (RegVT == MVT::i8 || RegVT == MVT::i16 ||
873 RegVT == MVT::i32 || RegVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000874 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +0000875 RegInfo.createVirtualRegister(&Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000876 RegInfo.addLiveIn(VA.getLocReg(), VReg);
877 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Chandler Carruthb415bf982012-04-18 21:31:19 +0000878 } else if (RegVT == MVT::i64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000879 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +0000880 RegInfo.createVirtualRegister(&Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000881 RegInfo.addLiveIn(VA.getLocReg(), VReg);
882 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
883 } else {
884 assert (0);
885 }
886 } else if (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() <= 8) {
887 assert (0 && "ByValSize must be bigger than 8 bytes");
888 } else {
889 // Sanity check.
890 assert(VA.isMemLoc());
891
892 if (Flags.isByVal()) {
893 // If it's a byval parameter, then we need to compute the
894 // "real" size, not the size of the pointer.
895 ObjSize = Flags.getByValSize();
896 } else {
897 ObjSize = VA.getLocVT().getStoreSizeInBits() >> 3;
898 }
899
900 StackLocation = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
901 // Create the frame index object for this incoming parameter...
902 FI = MFI->CreateFixedObject(ObjSize, StackLocation, true);
903
904 // Create the SelectionDAG nodes cordl, responding to a load
905 // from this parameter.
906 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
907
908 if (Flags.isByVal()) {
909 // If it's a pass-by-value aggregate, then do not dereference the stack
910 // location. Instead, we should generate a reference to the stack
911 // location.
912 InVals.push_back(FIN);
913 } else {
914 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
915 MachinePointerInfo(), false, false,
916 false, 0));
917 }
918 }
919 }
920
921 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000922 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000923
924 if (isVarArg) {
925 // This will point to the next argument passed via stack.
926 int FrameIndex = MFI->CreateFixedObject(Hexagon_PointerSize,
927 HEXAGON_LRFP_SIZE +
928 CCInfo.getNextStackOffset(),
929 true);
930 FuncInfo->setVarArgsFrameIndex(FrameIndex);
931 }
932
933 return Chain;
934}
935
936SDValue
937HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
938 // VASTART stores the address of the VarArgsFrameIndex slot into the
939 // memory location argument.
940 MachineFunction &MF = DAG.getMachineFunction();
941 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
942 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
943 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000944 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000945 Op.getOperand(1), MachinePointerInfo(SV), false,
946 false, 0);
947}
948
949SDValue
Sirish Pande69295b82012-05-10 20:20:25 +0000950HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
951 EVT ValTy = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000952 SDLoc dl(Op);
Sirish Pande69295b82012-05-10 20:20:25 +0000953 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
954 SDValue Res;
955 if (CP->isMachineConstantPoolEntry())
956 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), ValTy,
957 CP->getAlignment());
958 else
959 Res = DAG.getTargetConstantPool(CP->getConstVal(), ValTy,
960 CP->getAlignment());
961 return DAG.getNode(HexagonISD::CONST32, dl, ValTy, Res);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000962}
963
964SDValue
965HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Eric Christopherfc6de422014-08-05 02:39:49 +0000966 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000967 MachineFunction &MF = DAG.getMachineFunction();
968 MachineFrameInfo *MFI = MF.getFrameInfo();
969 MFI->setReturnAddressIsTaken(true);
970
Bill Wendling908bf812014-01-06 00:43:20 +0000971 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +0000972 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +0000973
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000974 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000975 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000976 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
977 if (Depth) {
978 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
979 SDValue Offset = DAG.getConstant(4, MVT::i32);
980 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
981 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
982 MachinePointerInfo(), false, false, false, 0);
983 }
984
985 // Return LR, which contains the return address. Mark it an implicit live-in.
986 unsigned Reg = MF.addLiveIn(TRI->getRARegister(), getRegClassFor(MVT::i32));
987 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
988}
989
990SDValue
991HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000992 const HexagonRegisterInfo *TRI = static_cast<const HexagonRegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000993 DAG.getSubtarget().getRegisterInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000994 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
995 MFI->setFrameAddressIsTaken(true);
996
997 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000998 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000999 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1000 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1001 TRI->getFrameRegister(), VT);
1002 while (Depth--)
1003 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
1004 MachinePointerInfo(),
1005 false, false, false, 0);
1006 return FrameAddr;
1007}
1008
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001009SDValue HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1010 SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001011 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001012 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1013}
1014
1015
1016SDValue HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op,
1017 SelectionDAG &DAG) const {
1018 SDValue Result;
1019 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1020 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001021 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001022 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
1023
Dmitri Gribenkof24e57f2013-01-14 22:18:18 +00001024 const HexagonTargetObjectFile &TLOF =
1025 static_cast<const HexagonTargetObjectFile &>(getObjFileLowering());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001026 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1027 return DAG.getNode(HexagonISD::CONST32_GP, dl, getPointerTy(), Result);
1028 }
1029
1030 return DAG.getNode(HexagonISD::CONST32, dl, getPointerTy(), Result);
1031}
1032
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001033SDValue
1034HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1035 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1036 SDValue BA_SD = DAG.getTargetBlockAddress(BA, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001037 SDLoc dl(Op);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001038 return DAG.getNode(HexagonISD::CONST32_GP, dl, getPointerTy(), BA_SD);
1039}
1040
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001041//===----------------------------------------------------------------------===//
1042// TargetLowering Implementation
1043//===----------------------------------------------------------------------===//
1044
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001045HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &targetmachine)
Aditya Nandakumar30531552014-11-13 21:29:21 +00001046 : TargetLowering(targetmachine),
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001047 TM(targetmachine) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001048
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001049 const HexagonSubtarget &Subtarget = TM.getSubtarget<HexagonSubtarget>();
Sirish Pande69295b82012-05-10 20:20:25 +00001050
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001051 // Set up the register classes.
1052 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
1053 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001054
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001055 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001056 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1057 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
1058 }
Sirish Pande69295b82012-05-10 20:20:25 +00001059
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001060 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001061
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001062 computeRegisterProperties();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001063
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001064 // Align loop entry
1065 setPrefLoopAlignment(4);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001066
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001067 // Limits for inline expansion of memcpy/memmove
1068 MaxStoresPerMemcpy = 6;
1069 MaxStoresPerMemmove = 6;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001070
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001071 //
1072 // Library calls for unsupported operations
1073 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001074
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001075 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
1076 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001077
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001078 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
1079 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001080
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001081 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
1082 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001083
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001084 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
1085 setOperationAction(ISD::SDIV, MVT::i32, Expand);
1086 setLibcallName(RTLIB::SREM_I32, "__hexagon_umodsi3");
1087 setOperationAction(ISD::SREM, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001088
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001089 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
1090 setOperationAction(ISD::SDIV, MVT::i64, Expand);
1091 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
1092 setOperationAction(ISD::SREM, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001093
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001094 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
1095 setOperationAction(ISD::UDIV, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001096
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001097 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
1098 setOperationAction(ISD::UDIV, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001099
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001100 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
1101 setOperationAction(ISD::UREM, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001102
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001103 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
1104 setOperationAction(ISD::UREM, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001105
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001106 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
1107 setOperationAction(ISD::FDIV, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001108
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001109 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
1110 setOperationAction(ISD::FDIV, MVT::f64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001111
Colin LeMahieu7959cac2015-01-15 16:30:07 +00001112 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
1113 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
Colin LeMahieu2d1c1452015-01-15 17:28:14 +00001114 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
Colin LeMahieu7959cac2015-01-15 16:30:07 +00001115
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001116 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
1117 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
1118 setOperationAction(ISD::FSIN, MVT::f32, Expand);
1119 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001120
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001121 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001122 // Hexagon V5 Support.
1123 setOperationAction(ISD::FADD, MVT::f32, Legal);
Colin LeMahieu7959cac2015-01-15 16:30:07 +00001124 setOperationAction(ISD::FADD, MVT::f64, Expand);
1125 setOperationAction(ISD::FSUB, MVT::f32, Legal);
1126 setOperationAction(ISD::FSUB, MVT::f64, Expand);
Colin LeMahieu2d1c1452015-01-15 17:28:14 +00001127 setOperationAction(ISD::FMUL, MVT::f64, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001128 setOperationAction(ISD::FP_EXTEND, MVT::f32, Legal);
1129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Legal);
1130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Legal);
1131 setCondCodeAction(ISD::SETUEQ, MVT::f32, Legal);
1132 setCondCodeAction(ISD::SETUEQ, MVT::f64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001133
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001134 setCondCodeAction(ISD::SETOGE, MVT::f32, Legal);
1135 setCondCodeAction(ISD::SETOGE, MVT::f64, Legal);
1136 setCondCodeAction(ISD::SETUGE, MVT::f32, Legal);
1137 setCondCodeAction(ISD::SETUGE, MVT::f64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001138
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001139 setCondCodeAction(ISD::SETOGT, MVT::f32, Legal);
1140 setCondCodeAction(ISD::SETOGT, MVT::f64, Legal);
1141 setCondCodeAction(ISD::SETUGT, MVT::f32, Legal);
1142 setCondCodeAction(ISD::SETUGT, MVT::f64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001143
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001144 setCondCodeAction(ISD::SETOLE, MVT::f32, Legal);
1145 setCondCodeAction(ISD::SETOLE, MVT::f64, Legal);
1146 setCondCodeAction(ISD::SETOLT, MVT::f32, Legal);
1147 setCondCodeAction(ISD::SETOLT, MVT::f64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001148
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001149 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
1150 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001151
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001152 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
1153 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
1154 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
1155 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001156
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001157 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
1158 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
1159 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
1160 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001161
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001162 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
1163 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
1164 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
1165 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001166
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001167 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Legal);
1168 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Legal);
1169 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Legal);
1170 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001171
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001172 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Legal);
1173 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Legal);
1174 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Legal);
1175 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001176
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001177 setOperationAction(ISD::FABS, MVT::f32, Legal);
1178 setOperationAction(ISD::FABS, MVT::f64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001179
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001180 setOperationAction(ISD::FNEG, MVT::f32, Legal);
1181 setOperationAction(ISD::FNEG, MVT::f64, Expand);
1182 } else {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001183
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001184 // Expand fp<->uint.
1185 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Expand);
1186 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001187
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001188 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
1189 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001190
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001191 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__hexagon_floatdisf");
1192 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__hexagon_floatundisf");
Sirish Pande69295b82012-05-10 20:20:25 +00001193
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001194 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__hexagon_floatunsisf");
1195 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__hexagon_floatsisf");
Sirish Pande69295b82012-05-10 20:20:25 +00001196
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001197 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__hexagon_floatdidf");
1198 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__hexagon_floatundidf");
Sirish Pande69295b82012-05-10 20:20:25 +00001199
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001200 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__hexagon_floatunsidf");
1201 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__hexagon_floatsidf");
Sirish Pande69295b82012-05-10 20:20:25 +00001202
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001203 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__hexagon_fixunssfsi");
1204 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__hexagon_fixunssfdi");
Sirish Pande69295b82012-05-10 20:20:25 +00001205
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001206 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__hexagon_fixdfdi");
1207 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__hexagon_fixsfdi");
Sirish Pande69295b82012-05-10 20:20:25 +00001208
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001209 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__hexagon_fixunsdfsi");
1210 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__hexagon_fixunsdfdi");
Sirish Pande69295b82012-05-10 20:20:25 +00001211
Sirish Pande69295b82012-05-10 20:20:25 +00001212
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001213 setLibcallName(RTLIB::ADD_F32, "__hexagon_addsf3");
1214 setOperationAction(ISD::FADD, MVT::f32, Expand);
Colin LeMahieu7959cac2015-01-15 16:30:07 +00001215 setOperationAction(ISD::FADD, MVT::f64, Expand);
1216
1217 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
1218 setOperationAction(ISD::FSUB, MVT::f32, Expand);
1219 setOperationAction(ISD::FSUB, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001220
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001221 setLibcallName(RTLIB::FPEXT_F32_F64, "__hexagon_extendsfdf2");
1222 setOperationAction(ISD::FP_EXTEND, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001223
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001224 setLibcallName(RTLIB::OEQ_F32, "__hexagon_eqsf2");
1225 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001226
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001227 setLibcallName(RTLIB::OEQ_F64, "__hexagon_eqdf2");
1228 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001229
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001230 setLibcallName(RTLIB::OGE_F32, "__hexagon_gesf2");
1231 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001232
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001233 setLibcallName(RTLIB::OGE_F64, "__hexagon_gedf2");
1234 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001235
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001236 setLibcallName(RTLIB::OGT_F32, "__hexagon_gtsf2");
1237 setCondCodeAction(ISD::SETOGT, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001238
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001239 setLibcallName(RTLIB::OGT_F64, "__hexagon_gtdf2");
1240 setCondCodeAction(ISD::SETOGT, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001241
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001242 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__hexagon_fixdfsi");
1243 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001244
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001245 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__hexagon_fixsfsi");
1246 setOperationAction(ISD::FP_TO_SINT, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001247
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001248 setLibcallName(RTLIB::OLE_F64, "__hexagon_ledf2");
1249 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001250
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001251 setLibcallName(RTLIB::OLE_F32, "__hexagon_lesf2");
1252 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001253
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001254 setLibcallName(RTLIB::OLT_F64, "__hexagon_ltdf2");
1255 setCondCodeAction(ISD::SETOLT, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001256
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001257 setLibcallName(RTLIB::OLT_F32, "__hexagon_ltsf2");
1258 setCondCodeAction(ISD::SETOLT, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001259
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001260 setOperationAction(ISD::FMUL, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001261
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001262 setLibcallName(RTLIB::MUL_F32, "__hexagon_mulsf3");
1263 setOperationAction(ISD::MUL, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001264
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001265 setLibcallName(RTLIB::UNE_F64, "__hexagon_nedf2");
1266 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001267
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001268 setLibcallName(RTLIB::UNE_F32, "__hexagon_nesf2");
Sirish Pande69295b82012-05-10 20:20:25 +00001269
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001270 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
1271 setOperationAction(ISD::SUB, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001272
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001273 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
1274 setOperationAction(ISD::SUB, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001275
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001276 setLibcallName(RTLIB::FPROUND_F64_F32, "__hexagon_truncdfsf2");
1277 setOperationAction(ISD::FP_ROUND, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001278
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001279 setLibcallName(RTLIB::UO_F64, "__hexagon_unorddf2");
1280 setCondCodeAction(ISD::SETUO, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001281
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001282 setLibcallName(RTLIB::O_F64, "__hexagon_unorddf2");
1283 setCondCodeAction(ISD::SETO, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001284
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001285 setLibcallName(RTLIB::O_F32, "__hexagon_unordsf2");
1286 setCondCodeAction(ISD::SETO, MVT::f32, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001287
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001288 setLibcallName(RTLIB::UO_F32, "__hexagon_unordsf2");
1289 setCondCodeAction(ISD::SETUO, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001290
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001291 setOperationAction(ISD::FABS, MVT::f32, Expand);
1292 setOperationAction(ISD::FABS, MVT::f64, Expand);
1293 setOperationAction(ISD::FNEG, MVT::f32, Expand);
1294 setOperationAction(ISD::FNEG, MVT::f64, Expand);
1295 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001296
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001297 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
1298 setOperationAction(ISD::SREM, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001299
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001300 setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal);
1301 setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal);
1302 setIndexedLoadAction(ISD::POST_INC, MVT::i32, Legal);
1303 setIndexedLoadAction(ISD::POST_INC, MVT::i64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001304
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001305 setIndexedStoreAction(ISD::POST_INC, MVT::i8, Legal);
1306 setIndexedStoreAction(ISD::POST_INC, MVT::i16, Legal);
1307 setIndexedStoreAction(ISD::POST_INC, MVT::i32, Legal);
1308 setIndexedStoreAction(ISD::POST_INC, MVT::i64, Legal);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001309
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001310 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001311
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001312 // Turn FP extload into load/fextend.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001313 for (MVT VT : MVT::fp_valuetypes())
1314 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001315 // Hexagon has a i1 sign extending load.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001316 for (MVT VT : MVT::integer_valuetypes())
1317 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001318 // Turn FP truncstore into trunc + store.
1319 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001320
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001321 // Custom legalize GlobalAddress nodes into CONST32.
1322 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
1323 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1324 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
1325 // Truncate action?
1326 setOperationAction(ISD::TRUNCATE, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001327
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001328 // Hexagon doesn't have sext_inreg, replace them with shl/sra.
1329 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001330
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001331 // Hexagon has no REM or DIVREM operations.
1332 setOperationAction(ISD::UREM, MVT::i32, Expand);
1333 setOperationAction(ISD::SREM, MVT::i32, Expand);
1334 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1335 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
1336 setOperationAction(ISD::SREM, MVT::i64, Expand);
1337 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1338 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001339
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001340 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001341
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001342 // Lower SELECT_CC to SETCC and SELECT.
1343 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
1344 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
1345 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001346
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001347 if (Subtarget.hasV5TOps()) {
Sirish Pande69295b82012-05-10 20:20:25 +00001348
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001349 // We need to make the operation type of SELECT node to be Custom,
1350 // such that we don't go into the infinite loop of
1351 // select -> setcc -> select_cc -> select loop.
1352 setOperationAction(ISD::SELECT, MVT::f32, Custom);
1353 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Sirish Pande69295b82012-05-10 20:20:25 +00001354
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001355 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
1356 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Sirish Pande69295b82012-05-10 20:20:25 +00001357
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001358 } else {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001359
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001360 // Hexagon has no select or setcc: expand to SELECT_CC.
1361 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1362 setOperationAction(ISD::SELECT, MVT::f64, Expand);
1363 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001364
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001365 if (EmitJumpTables) {
1366 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
1367 } else {
1368 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1369 }
1370 // Increase jump tables cutover to 5, was 4.
1371 setMinimumJumpTableEntries(5);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001372
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001373 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
1374 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
1375 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
1376 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
1377 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001378
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001379 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Jyotsna Verma0eeea142013-03-05 19:04:47 +00001380
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001381 setOperationAction(ISD::FSIN, MVT::f64, Expand);
1382 setOperationAction(ISD::FCOS, MVT::f64, Expand);
1383 setOperationAction(ISD::FREM, MVT::f64, Expand);
1384 setOperationAction(ISD::FSIN, MVT::f32, Expand);
1385 setOperationAction(ISD::FCOS, MVT::f32, Expand);
1386 setOperationAction(ISD::FREM, MVT::f32, Expand);
1387 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
1388 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Jyotsna Verma0eeea142013-03-05 19:04:47 +00001389
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001390 // In V4, we have double word add/sub with carry. The problem with
1391 // modelling this instruction is that it produces 2 results - Rdd and Px.
1392 // To model update of Px, we will have to use Defs[p0..p3] which will
1393 // cause any predicate live range to spill. So, we pretend we dont't
1394 // have these instructions.
1395 setOperationAction(ISD::ADDE, MVT::i8, Expand);
1396 setOperationAction(ISD::ADDE, MVT::i16, Expand);
1397 setOperationAction(ISD::ADDE, MVT::i32, Expand);
1398 setOperationAction(ISD::ADDE, MVT::i64, Expand);
1399 setOperationAction(ISD::SUBE, MVT::i8, Expand);
1400 setOperationAction(ISD::SUBE, MVT::i16, Expand);
1401 setOperationAction(ISD::SUBE, MVT::i32, Expand);
1402 setOperationAction(ISD::SUBE, MVT::i64, Expand);
1403 setOperationAction(ISD::ADDC, MVT::i8, Expand);
1404 setOperationAction(ISD::ADDC, MVT::i16, Expand);
1405 setOperationAction(ISD::ADDC, MVT::i32, Expand);
1406 setOperationAction(ISD::ADDC, MVT::i64, Expand);
1407 setOperationAction(ISD::SUBC, MVT::i8, Expand);
1408 setOperationAction(ISD::SUBC, MVT::i16, Expand);
1409 setOperationAction(ISD::SUBC, MVT::i32, Expand);
1410 setOperationAction(ISD::SUBC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001411
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001412 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1413 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
1414 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
1415 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
1416 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
1417 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1418 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
1419 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
1420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
1421 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1422 setOperationAction(ISD::ROTL, MVT::i32, Expand);
1423 setOperationAction(ISD::ROTR, MVT::i32, Expand);
1424 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
1425 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1426 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
1427 setOperationAction(ISD::FPOW, MVT::f64, Expand);
1428 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001429
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001430 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1431 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1432 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001433
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001434 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1435 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001436
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001437 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1438 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001439
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001440 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001441
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001442 if (Subtarget.isSubtargetV2()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001443 setExceptionPointerRegister(Hexagon::R20);
1444 setExceptionSelectorRegister(Hexagon::R21);
1445 } else {
1446 setExceptionPointerRegister(Hexagon::R0);
1447 setExceptionSelectorRegister(Hexagon::R1);
1448 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001449
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001450 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1451 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001452
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001453 // Use the default implementation.
1454 setOperationAction(ISD::VAARG, MVT::Other, Expand);
1455 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
1456 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1457 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1458 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001459
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001460 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1461 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001462
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001463 setMinFunctionAlignment(2);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001464
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001465 // Needed for DYNAMIC_STACKALLOC expansion.
Eric Christopherd9134482014-08-04 21:25:23 +00001466 const HexagonRegisterInfo *QRI = static_cast<const HexagonRegisterInfo *>(
1467 TM.getSubtargetImpl()->getRegisterInfo());
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001468 setStackPointerRegisterToSaveRestore(QRI->getStackRegister());
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001469 setSchedulingPreference(Sched::VLIW);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001470}
1471
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001472const char*
1473HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
1474 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001475 default: return nullptr;
Sirish Pande69295b82012-05-10 20:20:25 +00001476 case HexagonISD::CONST32: return "HexagonISD::CONST32";
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001477 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
1478 case HexagonISD::CONST32_Int_Real: return "HexagonISD::CONST32_Int_Real";
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001479 case HexagonISD::ADJDYNALLOC: return "HexagonISD::ADJDYNALLOC";
Sirish Pande69295b82012-05-10 20:20:25 +00001480 case HexagonISD::CMPICC: return "HexagonISD::CMPICC";
1481 case HexagonISD::CMPFCC: return "HexagonISD::CMPFCC";
1482 case HexagonISD::BRICC: return "HexagonISD::BRICC";
1483 case HexagonISD::BRFCC: return "HexagonISD::BRFCC";
1484 case HexagonISD::SELECT_ICC: return "HexagonISD::SELECT_ICC";
1485 case HexagonISD::SELECT_FCC: return "HexagonISD::SELECT_FCC";
1486 case HexagonISD::Hi: return "HexagonISD::Hi";
1487 case HexagonISD::Lo: return "HexagonISD::Lo";
1488 case HexagonISD::FTOI: return "HexagonISD::FTOI";
1489 case HexagonISD::ITOF: return "HexagonISD::ITOF";
1490 case HexagonISD::CALL: return "HexagonISD::CALL";
1491 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
1492 case HexagonISD::BR_JT: return "HexagonISD::BR_JT";
1493 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
Jyotsna Verma5ed51812013-05-01 21:37:34 +00001494 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001495 }
1496}
1497
1498bool
1499HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
1500 EVT MTy1 = EVT::getEVT(Ty1);
1501 EVT MTy2 = EVT::getEVT(Ty2);
1502 if (!MTy1.isSimple() || !MTy2.isSimple()) {
1503 return false;
1504 }
1505 return ((MTy1.getSimpleVT() == MVT::i64) && (MTy2.getSimpleVT() == MVT::i32));
1506}
1507
1508bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
1509 if (!VT1.isSimple() || !VT2.isSimple()) {
1510 return false;
1511 }
1512 return ((VT1.getSimpleVT() == MVT::i64) && (VT2.getSimpleVT() == MVT::i32));
1513}
1514
Tim Northovera4415852013-08-06 09:12:35 +00001515bool
1516HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
1517 // Assuming the caller does not have either a signext or zeroext modifier, and
1518 // only one value is accepted, any reasonable truncation is allowed.
1519 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
1520 return false;
1521
1522 // FIXME: in principle up to 64-bit could be made safe, but it would be very
1523 // fragile at the moment: any support for multiple value returns would be
1524 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
1525 return Ty1->getPrimitiveSizeInBits() <= 32;
1526}
1527
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001528SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00001529HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
1530 SDValue Chain = Op.getOperand(0);
1531 SDValue Offset = Op.getOperand(1);
1532 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001533 SDLoc dl(Op);
Jyotsna Verma5ed51812013-05-01 21:37:34 +00001534
1535 // Mark function as containing a call to EH_RETURN.
1536 HexagonMachineFunctionInfo *FuncInfo =
1537 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
1538 FuncInfo->setHasEHReturn();
1539
1540 unsigned OffsetReg = Hexagon::R28;
1541
1542 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(),
1543 DAG.getRegister(Hexagon::R30, getPointerTy()),
1544 DAG.getIntPtrConstant(4));
1545 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
1546 false, false, 0);
1547 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
1548
1549 // Not needed we already use it as explict input to EH_RETURN.
1550 // MF.getRegInfo().addLiveOut(OffsetReg);
1551
1552 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
1553}
1554
1555SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001556HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
1557 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00001558 default: llvm_unreachable("Should not custom lower this!");
Sirish Pande69295b82012-05-10 20:20:25 +00001559 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Jyotsna Verma5ed51812013-05-01 21:37:34 +00001560 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001561 // Frame & Return address. Currently unimplemented.
Sirish Pande69295b82012-05-10 20:20:25 +00001562 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
1563 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001564 case ISD::GlobalTLSAddress:
Craig Toppere55c5562012-02-07 02:50:20 +00001565 llvm_unreachable("TLS not implemented for Hexagon.");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001566 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
1567 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001568 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001569 case ISD::VASTART: return LowerVASTART(Op, DAG);
1570 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1571
1572 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Sirish Pande69295b82012-05-10 20:20:25 +00001573 case ISD::SELECT: return Op;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001574 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Sirish Pande69295b82012-05-10 20:20:25 +00001575 case ISD::INLINEASM: return LowerINLINEASM(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001576
1577 }
1578}
1579
1580
1581
1582//===----------------------------------------------------------------------===//
1583// Hexagon Scheduler Hooks
1584//===----------------------------------------------------------------------===//
1585MachineBasicBlock *
1586HexagonTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
1587 MachineBasicBlock *BB)
1588const {
1589 switch (MI->getOpcode()) {
1590 case Hexagon::ADJDYNALLOC: {
1591 MachineFunction *MF = BB->getParent();
1592 HexagonMachineFunctionInfo *FuncInfo =
1593 MF->getInfo<HexagonMachineFunctionInfo>();
1594 FuncInfo->addAllocaAdjustInst(MI);
1595 return BB;
1596 }
Craig Toppere55c5562012-02-07 02:50:20 +00001597 default: llvm_unreachable("Unexpected instr type to insert");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001598 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001599}
1600
1601//===----------------------------------------------------------------------===//
1602// Inline Assembly Support
1603//===----------------------------------------------------------------------===//
1604
1605std::pair<unsigned, const TargetRegisterClass*>
1606HexagonTargetLowering::getRegForInlineAsmConstraint(const
1607 std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00001608 MVT VT) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001609 if (Constraint.size() == 1) {
1610 switch (Constraint[0]) {
1611 case 'r': // R0-R31
Chad Rosier295bd432013-06-22 18:37:38 +00001612 switch (VT.SimpleTy) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001613 default:
Craig Toppere55c5562012-02-07 02:50:20 +00001614 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001615 case MVT::i32:
1616 case MVT::i16:
1617 case MVT::i8:
Sirish Pande69295b82012-05-10 20:20:25 +00001618 case MVT::f32:
Craig Topperc7242e02012-04-20 07:30:17 +00001619 return std::make_pair(0U, &Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001620 case MVT::i64:
Sirish Pande69295b82012-05-10 20:20:25 +00001621 case MVT::f64:
Craig Topperc7242e02012-04-20 07:30:17 +00001622 return std::make_pair(0U, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001623 }
1624 default:
Craig Toppere55c5562012-02-07 02:50:20 +00001625 llvm_unreachable("Unknown asm register class");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001626 }
1627 }
1628
1629 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1630}
1631
Sirish Pande69295b82012-05-10 20:20:25 +00001632/// isFPImmLegal - Returns true if the target can instruction select the
1633/// specified FP immediate natively. If false, the legalizer will
1634/// materialize the FP immediate as a load from a constant pool.
1635bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Eric Christopherdbe1cb02014-06-27 00:13:52 +00001636 return TM.getSubtarget<HexagonSubtarget>().hasV5TOps();
Sirish Pande69295b82012-05-10 20:20:25 +00001637}
1638
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001639/// isLegalAddressingMode - Return true if the addressing mode represented by
1640/// AM is legal for this target, for a load/store of the specified type.
1641bool HexagonTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1642 Type *Ty) const {
1643 // Allows a signed-extended 11-bit immediate field.
1644 if (AM.BaseOffs <= -(1LL << 13) || AM.BaseOffs >= (1LL << 13)-1) {
1645 return false;
1646 }
1647
1648 // No global is ever allowed as a base.
1649 if (AM.BaseGV) {
1650 return false;
1651 }
1652
1653 int Scale = AM.Scale;
1654 if (Scale < 0) Scale = -Scale;
1655 switch (Scale) {
1656 case 0: // No scale reg, "r+i", "r", or just "i".
1657 break;
1658 default: // No scaled addressing mode.
1659 return false;
1660 }
1661 return true;
1662}
1663
1664/// isLegalICmpImmediate - Return true if the specified immediate is legal
1665/// icmp immediate, that is the target has icmp instructions which can compare
1666/// a register against the immediate without having to materialize the
1667/// immediate into a register.
1668bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
1669 return Imm >= -512 && Imm <= 511;
1670}
1671
1672/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1673/// for tail call optimization. Targets which want to do tail call
1674/// optimization should implement this function.
1675bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
1676 SDValue Callee,
1677 CallingConv::ID CalleeCC,
1678 bool isVarArg,
1679 bool isCalleeStructRet,
1680 bool isCallerStructRet,
1681 const SmallVectorImpl<ISD::OutputArg> &Outs,
1682 const SmallVectorImpl<SDValue> &OutVals,
1683 const SmallVectorImpl<ISD::InputArg> &Ins,
1684 SelectionDAG& DAG) const {
1685 const Function *CallerF = DAG.getMachineFunction().getFunction();
1686 CallingConv::ID CallerCC = CallerF->getCallingConv();
1687 bool CCMatch = CallerCC == CalleeCC;
1688
1689 // ***************************************************************************
1690 // Look for obvious safe cases to perform tail call optimization that do not
1691 // require ABI changes.
1692 // ***************************************************************************
1693
1694 // If this is a tail call via a function pointer, then don't do it!
1695 if (!(dyn_cast<GlobalAddressSDNode>(Callee))
1696 && !(dyn_cast<ExternalSymbolSDNode>(Callee))) {
1697 return false;
1698 }
1699
1700 // Do not optimize if the calling conventions do not match.
1701 if (!CCMatch)
1702 return false;
1703
1704 // Do not tail call optimize vararg calls.
1705 if (isVarArg)
1706 return false;
1707
1708 // Also avoid tail call optimization if either caller or callee uses struct
1709 // return semantics.
1710 if (isCalleeStructRet || isCallerStructRet)
1711 return false;
1712
1713 // In addition to the cases above, we also disable Tail Call Optimization if
1714 // the calling convention code that at least one outgoing argument needs to
1715 // go on the stack. We cannot check that here because at this point that
1716 // information is not available.
1717 return true;
1718}
Colin LeMahieu025f8602014-12-08 21:19:18 +00001719
1720// Return true when the given node fits in a positive half word.
1721bool llvm::isPositiveHalfWord(SDNode *N) {
1722 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1723 if (CN && CN->getSExtValue() > 0 && isInt<16>(CN->getSExtValue()))
1724 return true;
1725
1726 switch (N->getOpcode()) {
1727 default:
1728 return false;
1729 case ISD::SIGN_EXTEND_INREG:
1730 return true;
1731 }
1732}