blob: 1af9b1459a66caf94422e40f57f6d7e68a6702bc [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengd49cc362006-02-10 22:24:32 +000015#define DEBUG_TYPE "isel"
Chris Lattner655e7df2005-11-16 01:54:32 +000016#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Chris Lattner7c551262006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner3f0f71b2005-11-19 02:11:08 +000022#include "llvm/GlobalValue.h"
Chris Lattner7c551262006-01-11 01:15:34 +000023#include "llvm/Instructions.h"
Chris Lattner5d70a7c2006-03-25 06:47:10 +000024#include "llvm/Intrinsics.h"
Chris Lattner7c551262006-01-11 01:15:34 +000025#include "llvm/Support/CFG.h"
Chris Lattner3f0f71b2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Support/Debug.h"
Chris Lattner0cc59072006-06-28 23:27:49 +000034#include "llvm/Support/Visibility.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000035#include "llvm/ADT/Statistic.h"
Evan Cheng2e945382006-07-28 06:05:06 +000036#include <deque>
Chris Lattnerde02d772006-01-22 23:41:00 +000037#include <iostream>
Evan Cheng54cb1832006-02-05 06:46:41 +000038#include <set>
Chris Lattner655e7df2005-11-16 01:54:32 +000039using namespace llvm;
40
41//===----------------------------------------------------------------------===//
42// Pattern Matcher Implementation
43//===----------------------------------------------------------------------===//
44
45namespace {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000046 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
47 /// SDOperand's instead of register numbers for the leaves of the matched
48 /// tree.
49 struct X86ISelAddressMode {
50 enum {
51 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000052 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000053 } BaseType;
54
55 struct { // This is really a union, discriminated by BaseType!
56 SDOperand Reg;
57 int FrameIndex;
58 } Base;
59
60 unsigned Scale;
61 SDOperand IndexReg;
62 unsigned Disp;
63 GlobalValue *GV;
Evan Cheng77d86ff2006-02-25 10:09:08 +000064 Constant *CP;
65 unsigned Align; // CP alignment.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000066
67 X86ISelAddressMode()
Evan Cheng77d86ff2006-02-25 10:09:08 +000068 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0),
69 CP(0), Align(0) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000070 }
71 };
72}
73
74namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +000075 Statistic<>
76 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
77
78 //===--------------------------------------------------------------------===//
79 /// ISel - X86 specific code to select X86 machine instructions for
80 /// SelectionDAG operations.
81 ///
Chris Lattner0cc59072006-06-28 23:27:49 +000082 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattner655e7df2005-11-16 01:54:32 +000083 /// ContainsFPCode - Every instruction we select that uses or defines a FP
84 /// register should set this to true.
85 bool ContainsFPCode;
86
87 /// X86Lowering - This object fully describes how to lower LLVM code to an
88 /// X86-specific SelectionDAG.
89 X86TargetLowering X86Lowering;
90
91 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
92 /// make the right decision when generating code for different targets.
93 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +000094
95 unsigned GlobalBaseReg;
Evan Cheng691a63d2006-07-27 16:44:36 +000096
Chris Lattner655e7df2005-11-16 01:54:32 +000097 public:
Evan Cheng2dd2c652006-03-13 23:20:37 +000098 X86DAGToDAGISel(X86TargetMachine &TM)
99 : SelectionDAGISel(X86Lowering),
Evan Cheng691a63d2006-07-27 16:44:36 +0000100 X86Lowering(*TM.getTargetLowering()),
101 Subtarget(&TM.getSubtarget<X86Subtarget>()),
Evan Cheng3b5e0ca2006-07-28 00:10:59 +0000102 DAGSize(0), TopOrder(NULL), IdToOrder(NULL),
103 RMRange(NULL), ReachibilityMatrix(NULL) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000104
Evan Cheng5588de92006-02-18 00:15:05 +0000105 virtual bool runOnFunction(Function &Fn) {
106 // Make sure we re-emit a set of the global base reg if necessary
107 GlobalBaseReg = 0;
108 return SelectionDAGISel::runOnFunction(Fn);
109 }
110
Chris Lattner655e7df2005-11-16 01:54:32 +0000111 virtual const char *getPassName() const {
112 return "X86 DAG->DAG Instruction Selection";
113 }
114
115 /// InstructionSelectBasicBlock - This callback is invoked by
116 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
117 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
118
Evan Chengbc7a0f442006-01-11 06:09:51 +0000119 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
120
Evan Chenge2a3f702006-07-28 01:03:48 +0000121 virtual bool CanBeFoldedBy(SDNode *N, SDNode *U);
Evan Cheng691a63d2006-07-27 16:44:36 +0000122
Chris Lattner655e7df2005-11-16 01:54:32 +0000123// Include the pieces autogenerated from the target description.
124#include "X86GenDAGISel.inc"
125
126 private:
Evan Cheng691a63d2006-07-27 16:44:36 +0000127 void DetermineTopologicalOrdering();
Evan Cheng2e945382006-07-28 06:05:06 +0000128 void DetermineReachibility(SDNode *f, SDNode *t);
Evan Cheng691a63d2006-07-27 16:44:36 +0000129
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000130 void Select(SDOperand &Result, SDOperand N);
Chris Lattner655e7df2005-11-16 01:54:32 +0000131
Evan Chenga86ba852006-02-11 02:05:36 +0000132 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM, bool isRoot = true);
Evan Chengc9fab312005-12-08 02:01:35 +0000133 bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
134 SDOperand &Index, SDOperand &Disp);
135 bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
136 SDOperand &Index, SDOperand &Disp);
Evan Chengd5f2ba02006-02-06 06:02:33 +0000137 bool TryFoldLoad(SDOperand P, SDOperand N,
138 SDOperand &Base, SDOperand &Scale,
Evan Cheng10d27902006-01-06 20:36:21 +0000139 SDOperand &Index, SDOperand &Disp);
Chris Lattnerba1ed582006-06-08 18:03:49 +0000140 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
141 /// inline asm expressions.
142 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
143 char ConstraintCode,
144 std::vector<SDOperand> &OutOps,
145 SelectionDAG &DAG);
146
Evan Chenge8a42362006-06-02 22:38:37 +0000147 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
148
Evan Cheng67ed58e2005-12-12 21:49:40 +0000149 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
150 SDOperand &Scale, SDOperand &Index,
151 SDOperand &Disp) {
152 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
153 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg;
Evan Cheng1d712482005-12-17 09:13:43 +0000154 Scale = getI8Imm(AM.Scale);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000155 Index = AM.IndexReg;
156 Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp)
Evan Cheng77d86ff2006-02-25 10:09:08 +0000157 : (AM.CP ?
158 CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp)
159 : getI32Imm(AM.Disp));
Evan Cheng67ed58e2005-12-12 21:49:40 +0000160 }
161
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000162 /// getI8Imm - Return a target constant with the specified value, of type
163 /// i8.
164 inline SDOperand getI8Imm(unsigned Imm) {
165 return CurDAG->getTargetConstant(Imm, MVT::i8);
166 }
167
Chris Lattner655e7df2005-11-16 01:54:32 +0000168 /// getI16Imm - Return a target constant with the specified value, of type
169 /// i16.
170 inline SDOperand getI16Imm(unsigned Imm) {
171 return CurDAG->getTargetConstant(Imm, MVT::i16);
172 }
173
174 /// getI32Imm - Return a target constant with the specified value, of type
175 /// i32.
176 inline SDOperand getI32Imm(unsigned Imm) {
177 return CurDAG->getTargetConstant(Imm, MVT::i32);
178 }
Evan Chengd49cc362006-02-10 22:24:32 +0000179
Evan Cheng5588de92006-02-18 00:15:05 +0000180 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
181 /// base register. Return the virtual register that holds this value.
182 SDOperand getGlobalBaseReg();
183
Evan Cheng691a63d2006-07-27 16:44:36 +0000184 /// DAGSize - Number of nodes in the DAG.
185 ///
186 unsigned DAGSize;
187
188 /// TopOrder - Topological ordering of all nodes in the DAG.
189 ///
Evan Cheng87585762006-07-27 22:10:00 +0000190 SDNode* *TopOrder;
191
192 /// IdToOrder - Node id to topological order map.
193 ///
194 unsigned *IdToOrder;
195
196 /// RMRange - The range of reachibility information available for the
197 /// particular source node.
198 unsigned *RMRange;
Evan Cheng691a63d2006-07-27 16:44:36 +0000199
200 /// ReachibilityMatrix - A N x N matrix representing all pairs reachibility
201 /// information. One bit per potential edge.
202 unsigned char *ReachibilityMatrix;
203
204 inline void setReachable(SDNode *f, SDNode *t) {
205 unsigned Idx = f->getNodeId() * DAGSize + t->getNodeId();
206 ReachibilityMatrix[Idx / 8] |= 1 << (Idx % 8);
207 }
208
209 inline bool isReachable(SDNode *f, SDNode *t) {
210 unsigned Idx = f->getNodeId() * DAGSize + t->getNodeId();
211 return ReachibilityMatrix[Idx / 8] & (1 << (Idx % 8));
212 }
213
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000214 /// UnfoldableSet - An boolean array representing nodes which have been
215 /// folded into addressing modes and therefore should not be folded in
216 /// another operation.
217 unsigned char *UnfoldableSet;
218
219 inline void setUnfoldable(SDNode *N) {
220 unsigned Id = N->getNodeId();
221 UnfoldableSet[Id / 8] |= 1 << (Id % 8);
222 }
223
224 inline bool isUnfoldable(SDNode *N) {
225 unsigned Id = N->getNodeId();
226 return UnfoldableSet[Id / 8] & (1 << (Id % 8));
227 }
228
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000229#ifndef NDEBUG
230 unsigned Indent;
231#endif
Chris Lattner655e7df2005-11-16 01:54:32 +0000232 };
233}
234
Evan Chenge2a3f702006-07-28 01:03:48 +0000235bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U) {
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000236 // Is it already folded by SelectAddr / SelectLEAAddr?
237 if (isUnfoldable(N))
238 return false;
239
Evan Cheng691a63d2006-07-27 16:44:36 +0000240 // If U use can somehow reach N through another path then U can't fold N or
241 // it will create a cycle. e.g. In the following diagram, U can reach N
Evan Cheng2e945382006-07-28 06:05:06 +0000242 // through X. If N is foledd into into U, then X is both a predecessor and
Evan Cheng691a63d2006-07-27 16:44:36 +0000243 // a successor of U.
244 //
245 // [ N ]
246 // ^ ^
247 // | |
248 // / \---
249 // / [X]
250 // | ^
251 // [U]--------|
Evan Cheng2e945382006-07-28 06:05:06 +0000252 DetermineReachibility(U, N);
Evan Cheng691a63d2006-07-27 16:44:36 +0000253 assert(isReachable(U, N) && "Attempting to fold a non-operand node?");
254 for (SDNode::op_iterator I = U->op_begin(), E = U->op_end(); I != E; ++I) {
255 SDNode *P = I->Val;
256 if (P != N && isReachable(P, N))
257 return false;
258 }
259 return true;
260}
261
262/// DetermineTopologicalOrdering - Determine topological ordering of the nodes
263/// in the DAG.
264void X86DAGToDAGISel::DetermineTopologicalOrdering() {
Evan Cheng87585762006-07-27 22:10:00 +0000265 TopOrder = new SDNode*[DAGSize];
266 IdToOrder = new unsigned[DAGSize];
267 memset(IdToOrder, 0, DAGSize * sizeof(unsigned));
268 RMRange = new unsigned[DAGSize];
269 memset(RMRange, 0, DAGSize * sizeof(unsigned));
Evan Cheng691a63d2006-07-27 16:44:36 +0000270
271 std::vector<unsigned> InDegree(DAGSize);
Evan Cheng2e945382006-07-28 06:05:06 +0000272 std::deque<SDNode*> Sources;
Evan Cheng691a63d2006-07-27 16:44:36 +0000273 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
274 E = CurDAG->allnodes_end(); I != E; ++I) {
275 SDNode *N = I;
276 unsigned Degree = N->use_size();
277 InDegree[N->getNodeId()] = Degree;
278 if (Degree == 0)
279 Sources.push_back(I);
280 }
281
282 unsigned Order = 0;
283 while (!Sources.empty()) {
284 SDNode *N = Sources.front();
285 Sources.pop_front();
286 TopOrder[Order] = N;
Evan Cheng87585762006-07-27 22:10:00 +0000287 IdToOrder[N->getNodeId()] = Order;
Evan Cheng691a63d2006-07-27 16:44:36 +0000288 Order++;
289 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E; ++I) {
290 SDNode *P = I->Val;
291 int PId = P->getNodeId();
292 unsigned Degree = InDegree[PId] - 1;
293 if (Degree == 0)
294 Sources.push_back(P);
295 InDegree[PId] = Degree;
296 }
297 }
298}
299
Evan Cheng2e945382006-07-28 06:05:06 +0000300/// DetermineReachibility - Determine reachibility between all pairs of nodes
301/// between f and t in topological order.
302void X86DAGToDAGISel::DetermineReachibility(SDNode *f, SDNode *t) {
Evan Cheng87585762006-07-27 22:10:00 +0000303 if (!ReachibilityMatrix) {
Evan Chengf38707b2006-07-27 23:35:40 +0000304 unsigned RMSize = (DAGSize * DAGSize + 7) / 8;
Evan Cheng390dd7e2006-07-27 22:35:40 +0000305 ReachibilityMatrix = new unsigned char[RMSize];
306 memset(ReachibilityMatrix, 0, RMSize);
Evan Cheng87585762006-07-27 22:10:00 +0000307 }
Evan Cheng691a63d2006-07-27 16:44:36 +0000308
Evan Cheng87585762006-07-27 22:10:00 +0000309 int Idf = f->getNodeId();
310 int Idt = t->getNodeId();
311 unsigned Orderf = IdToOrder[Idf];
312 unsigned Ordert = IdToOrder[Idt];
313 unsigned Range = RMRange[Idf];
314 if (Range >= Ordert)
315 return;
316 if (Range < Orderf)
317 Range = Orderf;
318
319 for (unsigned i = Range; i < Ordert; ++i) {
Evan Cheng691a63d2006-07-27 16:44:36 +0000320 SDNode *N = TopOrder[i];
321 setReachable(N, N);
322 // If N is a leaf node, there is nothing more to do.
323 if (N->getNumOperands() == 0)
324 continue;
325
Evan Cheng87585762006-07-27 22:10:00 +0000326 for (unsigned i2 = Orderf; ; ++i2) {
Evan Cheng691a63d2006-07-27 16:44:36 +0000327 SDNode *M = TopOrder[i2];
328 if (isReachable(M, N)) {
329 // Update reachibility from M to N's operands.
330 for (SDNode::op_iterator I = N->op_begin(), E = N->op_end(); I != E;++I)
331 setReachable(M, I->Val);
332 }
333 if (M == N) break;
334 }
335 }
Evan Cheng87585762006-07-27 22:10:00 +0000336
337 RMRange[Idf] = Ordert;
Evan Cheng691a63d2006-07-27 16:44:36 +0000338}
339
Chris Lattner655e7df2005-11-16 01:54:32 +0000340/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
341/// when it has created a SelectionDAG for us to codegen.
342void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
343 DEBUG(BB->dump());
Chris Lattner7c551262006-01-11 01:15:34 +0000344 MachineFunction::iterator FirstMBB = BB;
Chris Lattner655e7df2005-11-16 01:54:32 +0000345
Evan Cheng3b5e0ca2006-07-28 00:10:59 +0000346 DAGSize = DAG.AssignNodeIds();
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000347 unsigned NumBytes = (DAGSize+7) / 8;
348 UnfoldableSet = new unsigned char[NumBytes];
349 memset(UnfoldableSet, 0, NumBytes);
350
Evan Cheng3b5e0ca2006-07-28 00:10:59 +0000351 DetermineTopologicalOrdering();
352
Chris Lattner655e7df2005-11-16 01:54:32 +0000353 // Codegen the basic block.
Evan Chengd49cc362006-02-10 22:24:32 +0000354#ifndef NDEBUG
355 DEBUG(std::cerr << "===== Instruction selection begins:\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000356 Indent = 0;
Evan Chengd49cc362006-02-10 22:24:32 +0000357#endif
Evan Cheng54cb1832006-02-05 06:46:41 +0000358 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Chengd49cc362006-02-10 22:24:32 +0000359#ifndef NDEBUG
360 DEBUG(std::cerr << "===== Instruction selection ends:\n");
361#endif
Evan Cheng3b5e0ca2006-07-28 00:10:59 +0000362
363 delete[] ReachibilityMatrix;
364 delete[] TopOrder;
365 delete[] IdToOrder;
366 delete[] RMRange;
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000367 delete[] UnfoldableSet;
Evan Cheng3b5e0ca2006-07-28 00:10:59 +0000368 ReachibilityMatrix = NULL;
369 TopOrder = NULL;
370 IdToOrder = RMRange = NULL;
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000371 UnfoldableSet = NULL;
Evan Cheng1d9b6712005-12-19 22:36:02 +0000372 CodeGenMap.clear();
Evan Cheng1a8e74d2006-05-24 20:46:25 +0000373 HandleMap.clear();
374 ReplaceMap.clear();
Chris Lattner655e7df2005-11-16 01:54:32 +0000375 DAG.RemoveDeadNodes();
376
377 // Emit machine code to BB.
378 ScheduleAndEmitDAG(DAG);
Chris Lattner7c551262006-01-11 01:15:34 +0000379
380 // If we are emitting FP stack code, scan the basic block to determine if this
381 // block defines any FP values. If so, put an FP_REG_KILL instruction before
382 // the terminator of the block.
Evan Chengcde9e302006-01-27 08:10:46 +0000383 if (!Subtarget->hasSSE2()) {
Chris Lattner7c551262006-01-11 01:15:34 +0000384 // Note that FP stack instructions *are* used in SSE code when returning
385 // values, but these are not live out of the basic block, so we don't need
386 // an FP_REG_KILL in this case either.
387 bool ContainsFPCode = false;
388
389 // Scan all of the machine instructions in these MBBs, checking for FP
390 // stores.
391 MachineFunction::iterator MBBI = FirstMBB;
392 do {
393 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
394 !ContainsFPCode && I != E; ++I) {
395 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
396 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
397 MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
398 RegMap->getRegClass(I->getOperand(0).getReg()) ==
399 X86::RFPRegisterClass) {
400 ContainsFPCode = true;
401 break;
402 }
403 }
404 }
405 } while (!ContainsFPCode && &*(MBBI++) != BB);
406
407 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
408 // a copy of the input value in this block.
409 if (!ContainsFPCode) {
410 // Final check, check LLVM BB's that are successors to the LLVM BB
411 // corresponding to BB for FP PHI nodes.
412 const BasicBlock *LLVMBB = BB->getBasicBlock();
413 const PHINode *PN;
414 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
415 !ContainsFPCode && SI != E; ++SI) {
416 for (BasicBlock::const_iterator II = SI->begin();
417 (PN = dyn_cast<PHINode>(II)); ++II) {
418 if (PN->getType()->isFloatingPoint()) {
419 ContainsFPCode = true;
420 break;
421 }
422 }
423 }
424 }
425
426 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
427 if (ContainsFPCode) {
428 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
429 ++NumFPKill;
430 }
431 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000432}
433
Evan Chengbc7a0f442006-01-11 06:09:51 +0000434/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
435/// the main function.
Evan Chenge8a42362006-06-02 22:38:37 +0000436void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
437 MachineFrameInfo *MFI) {
438 if (Subtarget->TargetType == X86Subtarget::isCygwin)
439 BuildMI(BB, X86::CALLpcrel32, 1).addExternalSymbol("__main");
440
Evan Chengbc7a0f442006-01-11 06:09:51 +0000441 // Switch the FPU to 64-bit precision mode for better compatibility and speed.
442 int CWFrameIdx = MFI->CreateStackObject(2, 2);
443 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
444
445 // Set the high part to be 64-bit precision.
446 addFrameReference(BuildMI(BB, X86::MOV8mi, 5),
447 CWFrameIdx, 1).addImm(2);
448
449 // Reload the modified control word now.
450 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
451}
452
453void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
454 // If this is main, emit special code for main.
455 MachineBasicBlock *BB = MF.begin();
456 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
457 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
458}
459
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000460/// MatchAddress - Add the specified node to the specified addressing mode,
461/// returning true if it cannot be done. This just pattern matches for the
462/// addressing mode
Evan Chenga86ba852006-02-11 02:05:36 +0000463bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
464 bool isRoot) {
Evan Cheng77d86ff2006-02-25 10:09:08 +0000465 bool Available = false;
466 // If N has already been selected, reuse the result unless in some very
467 // specific cases.
Evan Chenga86ba852006-02-11 02:05:36 +0000468 std::map<SDOperand, SDOperand>::iterator CGMI= CodeGenMap.find(N.getValue(0));
469 if (CGMI != CodeGenMap.end()) {
Evan Cheng77d86ff2006-02-25 10:09:08 +0000470 Available = true;
Evan Chenga86ba852006-02-11 02:05:36 +0000471 }
472
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000473 switch (N.getOpcode()) {
474 default: break;
Evan Cheng77d86ff2006-02-25 10:09:08 +0000475 case ISD::Constant:
476 AM.Disp += cast<ConstantSDNode>(N)->getValue();
477 return false;
478
479 case X86ISD::Wrapper:
480 // If both base and index components have been picked, we can't fit
481 // the result available in the register in the addressing mode. Duplicate
482 // GlobalAddress or ConstantPool as displacement.
483 if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
484 if (ConstantPoolSDNode *CP =
485 dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) {
486 if (AM.CP == 0) {
487 AM.CP = CP->get();
488 AM.Align = CP->getAlignment();
489 AM.Disp += CP->getOffset();
490 return false;
491 }
492 } else if (GlobalAddressSDNode *G =
493 dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) {
494 if (AM.GV == 0) {
495 AM.GV = G->getGlobal();
496 AM.Disp += G->getOffset();
497 return false;
498 }
499 }
500 }
501 break;
502
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000503 case ISD::FrameIndex:
504 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
505 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
506 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
507 return false;
508 }
509 break;
Evan Chengc9fab312005-12-08 02:01:35 +0000510
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000511 case ISD::SHL:
Evan Cheng77d86ff2006-02-25 10:09:08 +0000512 if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000513 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
514 unsigned Val = CN->getValue();
515 if (Val == 1 || Val == 2 || Val == 3) {
516 AM.Scale = 1 << Val;
517 SDOperand ShVal = N.Val->getOperand(0);
518
519 // Okay, we know that we have a scale by now. However, if the scaled
520 // value is an add of something and a constant, we can fold the
521 // constant into the disp field here.
522 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
523 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
524 AM.IndexReg = ShVal.Val->getOperand(0);
525 ConstantSDNode *AddVal =
526 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
527 AM.Disp += AddVal->getValue() << Val;
528 } else {
529 AM.IndexReg = ShVal;
530 }
531 return false;
532 }
533 }
534 break;
Evan Chengc9fab312005-12-08 02:01:35 +0000535
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000536 case ISD::MUL:
537 // X*[3,5,9] -> X+X*[2,4,8]
Evan Cheng77d86ff2006-02-25 10:09:08 +0000538 if (!Available &&
539 AM.BaseType == X86ISelAddressMode::RegBase &&
540 AM.Base.Reg.Val == 0 &&
541 AM.IndexReg.Val == 0)
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000542 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
543 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
544 AM.Scale = unsigned(CN->getValue())-1;
545
546 SDOperand MulVal = N.Val->getOperand(0);
547 SDOperand Reg;
548
549 // Okay, we know that we have a scale by now. However, if the scaled
550 // value is an add of something and a constant, we can fold the
551 // constant into the disp field here.
552 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
553 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
554 Reg = MulVal.Val->getOperand(0);
555 ConstantSDNode *AddVal =
556 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
557 AM.Disp += AddVal->getValue() * CN->getValue();
558 } else {
559 Reg = N.Val->getOperand(0);
560 }
561
562 AM.IndexReg = AM.Base.Reg = Reg;
563 return false;
564 }
565 break;
566
567 case ISD::ADD: {
Evan Cheng77d86ff2006-02-25 10:09:08 +0000568 if (!Available) {
Evan Chenga86ba852006-02-11 02:05:36 +0000569 X86ISelAddressMode Backup = AM;
570 if (!MatchAddress(N.Val->getOperand(0), AM, false) &&
571 !MatchAddress(N.Val->getOperand(1), AM, false))
572 return false;
573 AM = Backup;
574 if (!MatchAddress(N.Val->getOperand(1), AM, false) &&
575 !MatchAddress(N.Val->getOperand(0), AM, false))
576 return false;
577 AM = Backup;
578 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000579 break;
580 }
Evan Cheng734e1e22006-05-30 06:59:36 +0000581
582 case ISD::OR: {
583 if (!Available) {
584 X86ISelAddressMode Backup = AM;
585 // Look for (x << c1) | c2 where (c2 < c1)
586 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(0));
587 if (CN && !MatchAddress(N.Val->getOperand(1), AM, false)) {
588 if (AM.GV == NULL && AM.Disp == 0 && CN->getValue() < AM.Scale) {
589 AM.Disp = CN->getValue();
590 return false;
591 }
592 }
593 AM = Backup;
594 CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1));
595 if (CN && !MatchAddress(N.Val->getOperand(0), AM, false)) {
596 if (AM.GV == NULL && AM.Disp == 0 && CN->getValue() < AM.Scale) {
597 AM.Disp = CN->getValue();
598 return false;
599 }
600 }
601 AM = Backup;
602 }
603 break;
604 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000605 }
606
607 // Is the base register already occupied?
608 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
609 // If so, check to see if the scale index register is set.
610 if (AM.IndexReg.Val == 0) {
611 AM.IndexReg = N;
612 AM.Scale = 1;
613 return false;
614 }
615
616 // Otherwise, we cannot select it.
617 return true;
618 }
619
620 // Default, generate it as a register.
621 AM.BaseType = X86ISelAddressMode::RegBase;
622 AM.Base.Reg = N;
623 return false;
624}
625
Evan Chengc9fab312005-12-08 02:01:35 +0000626/// SelectAddr - returns true if it is able pattern match an addressing mode.
627/// It returns the operands which make up the maximal addressing mode it can
628/// match by reference.
629bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
630 SDOperand &Index, SDOperand &Disp) {
631 X86ISelAddressMode AM;
Evan Chengbc7a0f442006-01-11 06:09:51 +0000632 if (MatchAddress(N, AM))
633 return false;
Evan Chengc9fab312005-12-08 02:01:35 +0000634
Evan Chengbc7a0f442006-01-11 06:09:51 +0000635 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Evan Chengd19d51f2006-02-05 05:25:07 +0000636 if (!AM.Base.Reg.Val)
Evan Chengbc7a0f442006-01-11 06:09:51 +0000637 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
Evan Chengc9fab312005-12-08 02:01:35 +0000638 }
Evan Chengbc7a0f442006-01-11 06:09:51 +0000639
Evan Chengd19d51f2006-02-05 05:25:07 +0000640 if (!AM.IndexReg.Val)
Evan Chengbc7a0f442006-01-11 06:09:51 +0000641 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
642
643 getAddressOperands(AM, Base, Scale, Index, Disp);
Evan Cheng77d86ff2006-02-25 10:09:08 +0000644
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000645 int Id = Base.Val ? Base.Val->getNodeId() : -1;
646 if (Id != -1)
647 setUnfoldable(Base.Val);
648 Id = Index.Val ? Index.Val->getNodeId() : -1;
649 if (Id != -1)
650 setUnfoldable(Index.Val);
651
Evan Chengbc7a0f442006-01-11 06:09:51 +0000652 return true;
Evan Chengc9fab312005-12-08 02:01:35 +0000653}
654
Evan Cheng77d86ff2006-02-25 10:09:08 +0000655/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
656/// mode it matches can be cost effectively emitted as an LEA instruction.
Evan Cheng77d86ff2006-02-25 10:09:08 +0000657bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base,
658 SDOperand &Scale,
659 SDOperand &Index, SDOperand &Disp) {
660 X86ISelAddressMode AM;
661 if (MatchAddress(N, AM))
662 return false;
663
664 unsigned Complexity = 0;
665 if (AM.BaseType == X86ISelAddressMode::RegBase)
666 if (AM.Base.Reg.Val)
667 Complexity = 1;
668 else
669 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
670 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
671 Complexity = 4;
672
673 if (AM.IndexReg.Val)
674 Complexity++;
675 else
676 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
677
Evan Cheng990c3602006-02-28 21:13:57 +0000678 if (AM.Scale > 2)
Evan Cheng77d86ff2006-02-25 10:09:08 +0000679 Complexity += 2;
Evan Cheng990c3602006-02-28 21:13:57 +0000680 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg
681 else if (AM.Scale > 1)
682 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +0000683
684 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
685 // to a LEA. This is determined with some expermentation but is by no means
686 // optimal (especially for code size consideration). LEA is nice because of
687 // its three-address nature. Tweak the cost function again when we can run
688 // convertToThreeAddress() at register allocation time.
689 if (AM.GV || AM.CP)
690 Complexity += 2;
691
692 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
693 Complexity++;
694
695 if (Complexity > 2) {
696 getAddressOperands(AM, Base, Scale, Index, Disp);
697 return true;
698 }
699
Evan Cheng11a4d8c2006-07-28 00:49:31 +0000700 int Id = Base.Val ? Base.Val->getNodeId() : -1;
701 if (Id != -1)
702 setUnfoldable(Base.Val);
703 Id = Index.Val ? Index.Val->getNodeId() : -1;
704 if (Id != -1)
705 setUnfoldable(Index.Val);
706
Evan Cheng77d86ff2006-02-25 10:09:08 +0000707 return false;
708}
709
Evan Chengd5f2ba02006-02-06 06:02:33 +0000710bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
711 SDOperand &Base, SDOperand &Scale,
712 SDOperand &Index, SDOperand &Disp) {
713 if (N.getOpcode() == ISD::LOAD &&
714 N.hasOneUse() &&
715 !CodeGenMap.count(N.getValue(0)) &&
Evan Chenge2a3f702006-07-28 01:03:48 +0000716 !CanBeFoldedBy(N.Val, P.Val))
Evan Cheng10d27902006-01-06 20:36:21 +0000717 return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp);
718 return false;
719}
720
721static bool isRegister0(SDOperand Op) {
Evan Chengc9fab312005-12-08 02:01:35 +0000722 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op))
723 return (R->getReg() == 0);
724 return false;
725}
726
Evan Cheng5588de92006-02-18 00:15:05 +0000727/// getGlobalBaseReg - Output the instructions required to put the
728/// base address to use for accessing globals into a register.
729///
730SDOperand X86DAGToDAGISel::getGlobalBaseReg() {
731 if (!GlobalBaseReg) {
732 // Insert the set of GlobalBaseReg into the first MBB of the function
733 MachineBasicBlock &FirstMBB = BB->getParent()->front();
734 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
735 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
736 // FIXME: when we get to LP64, we will need to create the appropriate
737 // type of register here.
Evan Cheng9fee4422006-05-16 07:21:53 +0000738 GlobalBaseReg = RegMap->createVirtualRegister(X86::GR32RegisterClass);
Evan Cheng5588de92006-02-18 00:15:05 +0000739 BuildMI(FirstMBB, MBBI, X86::MovePCtoStack, 0);
740 BuildMI(FirstMBB, MBBI, X86::POP32r, 1, GlobalBaseReg);
741 }
742 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
743}
744
Evan Chengf838cfc2006-05-20 01:36:52 +0000745static SDNode *FindCallStartFromCall(SDNode *Node) {
746 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
747 assert(Node->getOperand(0).getValueType() == MVT::Other &&
748 "Node doesn't have a token chain argument!");
749 return FindCallStartFromCall(Node->getOperand(0).Val);
750}
751
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000752void X86DAGToDAGISel::Select(SDOperand &Result, SDOperand N) {
Evan Cheng00fcb002005-12-15 01:02:48 +0000753 SDNode *Node = N.Val;
754 MVT::ValueType NVT = Node->getValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +0000755 unsigned Opc, MOpc;
756 unsigned Opcode = Node->getOpcode();
Chris Lattner655e7df2005-11-16 01:54:32 +0000757
Evan Chengd49cc362006-02-10 22:24:32 +0000758#ifndef NDEBUG
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000759 DEBUG(std::cerr << std::string(Indent, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000760 DEBUG(std::cerr << "Selecting: ");
761 DEBUG(Node->dump(CurDAG));
762 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000763 Indent += 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000764#endif
765
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000766 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
767 Result = N;
Evan Chengd49cc362006-02-10 22:24:32 +0000768#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000769 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000770 DEBUG(std::cerr << "== ");
771 DEBUG(Node->dump(CurDAG));
772 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000773 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000774#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000775 return; // Already selected.
776 }
Evan Cheng2ae799a2006-01-11 22:15:18 +0000777
778 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(N);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000779 if (CGMI != CodeGenMap.end()) {
780 Result = CGMI->second;
Evan Chengd49cc362006-02-10 22:24:32 +0000781#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000782 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000783 DEBUG(std::cerr << "== ");
784 DEBUG(Result.Val->dump(CurDAG));
785 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000786 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000787#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000788 return;
789 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000790
Evan Cheng10d27902006-01-06 20:36:21 +0000791 switch (Opcode) {
Chris Lattner655e7df2005-11-16 01:54:32 +0000792 default: break;
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000793 case X86ISD::GlobalBaseReg:
794 Result = getGlobalBaseReg();
795 return;
796
Evan Cheng77d86ff2006-02-25 10:09:08 +0000797 case ISD::ADD: {
798 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
799 // code and is matched first so to prevent it from being turned into
800 // LEA32r X+c.
801 SDOperand N0 = N.getOperand(0);
802 SDOperand N1 = N.getOperand(1);
803 if (N.Val->getValueType(0) == MVT::i32 &&
804 N0.getOpcode() == X86ISD::Wrapper &&
805 N1.getOpcode() == ISD::Constant) {
806 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
807 SDOperand C(0, 0);
808 // TODO: handle ExternalSymbolSDNode.
809 if (GlobalAddressSDNode *G =
810 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
811 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), MVT::i32,
812 G->getOffset() + Offset);
813 } else if (ConstantPoolSDNode *CP =
814 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
815 C = CurDAG->getTargetConstantPool(CP->get(), MVT::i32,
816 CP->getAlignment(),
817 CP->getOffset()+Offset);
818 }
819
820 if (C.Val) {
821 if (N.Val->hasOneUse()) {
822 Result = CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, MVT::i32, C);
823 } else {
824 SDNode *ResNode = CurDAG->getTargetNode(X86::MOV32ri, MVT::i32, C);
825 Result = CodeGenMap[N] = SDOperand(ResNode, 0);
826 }
827 return;
828 }
829 }
830
831 // Other cases are handled by auto-generated code.
832 break;
Evan Cheng1f342c22006-02-23 02:43:52 +0000833 }
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000834
Evan Cheng10d27902006-01-06 20:36:21 +0000835 case ISD::MULHU:
836 case ISD::MULHS: {
837 if (Opcode == ISD::MULHU)
838 switch (NVT) {
839 default: assert(0 && "Unsupported VT!");
840 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
841 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
842 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
843 }
844 else
845 switch (NVT) {
846 default: assert(0 && "Unsupported VT!");
847 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
848 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
849 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
850 }
851
852 unsigned LoReg, HiReg;
853 switch (NVT) {
854 default: assert(0 && "Unsupported VT!");
855 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
856 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
857 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
858 }
859
860 SDOperand N0 = Node->getOperand(0);
861 SDOperand N1 = Node->getOperand(1);
862
863 bool foldedLoad = false;
864 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000865 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng92e27972006-01-06 23:19:29 +0000866 // MULHU and MULHS are commmutative
867 if (!foldedLoad) {
Evan Chengd5f2ba02006-02-06 06:02:33 +0000868 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng92e27972006-01-06 23:19:29 +0000869 if (foldedLoad) {
870 N0 = Node->getOperand(1);
871 N1 = Node->getOperand(0);
872 }
873 }
874
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000875 SDOperand Chain;
876 if (foldedLoad)
877 Select(Chain, N1.getOperand(0));
878 else
879 Chain = CurDAG->getEntryNode();
Evan Cheng10d27902006-01-06 20:36:21 +0000880
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000881 SDOperand InFlag(0, 0);
882 Select(N0, N0);
Evan Cheng10d27902006-01-06 20:36:21 +0000883 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000884 N0, InFlag);
Evan Cheng10d27902006-01-06 20:36:21 +0000885 InFlag = Chain.getValue(1);
886
887 if (foldedLoad) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000888 Select(Tmp0, Tmp0);
889 Select(Tmp1, Tmp1);
890 Select(Tmp2, Tmp2);
891 Select(Tmp3, Tmp3);
Evan Chengd1b82d82006-02-09 07:17:49 +0000892 SDNode *CNode =
893 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
894 Tmp2, Tmp3, Chain, InFlag);
895 Chain = SDOperand(CNode, 0);
896 InFlag = SDOperand(CNode, 1);
Evan Cheng10d27902006-01-06 20:36:21 +0000897 } else {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000898 Select(N1, N1);
Evan Chengd1b82d82006-02-09 07:17:49 +0000899 InFlag =
900 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng10d27902006-01-06 20:36:21 +0000901 }
902
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000903 Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag);
Evan Cheng10d27902006-01-06 20:36:21 +0000904 CodeGenMap[N.getValue(0)] = Result;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000905 if (foldedLoad) {
Evan Cheng92e27972006-01-06 23:19:29 +0000906 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng101e4b92006-02-09 22:12:53 +0000907 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Chengd5f2ba02006-02-06 06:02:33 +0000908 }
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000909
Evan Chengd49cc362006-02-10 22:24:32 +0000910#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000911 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000912 DEBUG(std::cerr << "== ");
913 DEBUG(Result.Val->dump(CurDAG));
914 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000915 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000916#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000917 return;
Evan Cheng92e27972006-01-06 23:19:29 +0000918 }
Evan Cheng5588de92006-02-18 00:15:05 +0000919
Evan Cheng92e27972006-01-06 23:19:29 +0000920 case ISD::SDIV:
921 case ISD::UDIV:
922 case ISD::SREM:
923 case ISD::UREM: {
924 bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM;
925 bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV;
926 if (!isSigned)
927 switch (NVT) {
928 default: assert(0 && "Unsupported VT!");
929 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
930 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
931 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
932 }
933 else
934 switch (NVT) {
935 default: assert(0 && "Unsupported VT!");
936 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
937 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
938 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
939 }
940
941 unsigned LoReg, HiReg;
942 unsigned ClrOpcode, SExtOpcode;
943 switch (NVT) {
944 default: assert(0 && "Unsupported VT!");
945 case MVT::i8:
946 LoReg = X86::AL; HiReg = X86::AH;
Evan Chenga2efb9f2006-06-02 21:20:34 +0000947 ClrOpcode = X86::MOV8r0;
Evan Cheng92e27972006-01-06 23:19:29 +0000948 SExtOpcode = X86::CBW;
949 break;
950 case MVT::i16:
951 LoReg = X86::AX; HiReg = X86::DX;
Evan Chenga2efb9f2006-06-02 21:20:34 +0000952 ClrOpcode = X86::MOV16r0;
Evan Cheng92e27972006-01-06 23:19:29 +0000953 SExtOpcode = X86::CWD;
954 break;
955 case MVT::i32:
956 LoReg = X86::EAX; HiReg = X86::EDX;
Evan Chenga2efb9f2006-06-02 21:20:34 +0000957 ClrOpcode = X86::MOV32r0;
Evan Cheng92e27972006-01-06 23:19:29 +0000958 SExtOpcode = X86::CDQ;
959 break;
960 }
961
962 SDOperand N0 = Node->getOperand(0);
963 SDOperand N1 = Node->getOperand(1);
964
965 bool foldedLoad = false;
966 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000967 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000968 SDOperand Chain;
969 if (foldedLoad)
970 Select(Chain, N1.getOperand(0));
971 else
972 Chain = CurDAG->getEntryNode();
Evan Cheng92e27972006-01-06 23:19:29 +0000973
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000974 SDOperand InFlag(0, 0);
975 Select(N0, N0);
Evan Cheng92e27972006-01-06 23:19:29 +0000976 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000977 N0, InFlag);
Evan Cheng92e27972006-01-06 23:19:29 +0000978 InFlag = Chain.getValue(1);
979
980 if (isSigned) {
981 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +0000982 InFlag =
983 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Evan Cheng92e27972006-01-06 23:19:29 +0000984 } else {
985 // Zero out the high part, effectively zero extending the input.
Evan Chenga2efb9f2006-06-02 21:20:34 +0000986 SDOperand ClrNode = SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
Evan Cheng92e27972006-01-06 23:19:29 +0000987 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT),
988 ClrNode, InFlag);
989 InFlag = Chain.getValue(1);
990 }
991
992 if (foldedLoad) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000993 Select(Tmp0, Tmp0);
994 Select(Tmp1, Tmp1);
995 Select(Tmp2, Tmp2);
996 Select(Tmp3, Tmp3);
Evan Chengd1b82d82006-02-09 07:17:49 +0000997 SDNode *CNode =
998 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
999 Tmp2, Tmp3, Chain, InFlag);
1000 Chain = SDOperand(CNode, 0);
1001 InFlag = SDOperand(CNode, 1);
Evan Cheng92e27972006-01-06 23:19:29 +00001002 } else {
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001003 Select(N1, N1);
Evan Chengd1b82d82006-02-09 07:17:49 +00001004 InFlag =
1005 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng92e27972006-01-06 23:19:29 +00001006 }
1007
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001008 Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg,
1009 NVT, InFlag);
Evan Cheng92e27972006-01-06 23:19:29 +00001010 CodeGenMap[N.getValue(0)] = Result;
Evan Chengd5f2ba02006-02-06 06:02:33 +00001011 if (foldedLoad) {
Evan Cheng92e27972006-01-06 23:19:29 +00001012 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng101e4b92006-02-09 22:12:53 +00001013 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Chengd5f2ba02006-02-06 06:02:33 +00001014 }
Evan Chengd49cc362006-02-10 22:24:32 +00001015
1016#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +00001017 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +00001018 DEBUG(std::cerr << "== ");
1019 DEBUG(Result.Val->dump(CurDAG));
1020 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +00001021 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +00001022#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001023 return;
Evan Cheng10d27902006-01-06 20:36:21 +00001024 }
Evan Cheng9733bde2006-05-08 08:01:26 +00001025
1026 case ISD::TRUNCATE: {
1027 if (NVT == MVT::i8) {
1028 unsigned Opc2;
1029 MVT::ValueType VT;
1030 switch (Node->getOperand(0).getValueType()) {
1031 default: assert(0 && "Unknown truncate!");
1032 case MVT::i16:
1033 Opc = X86::MOV16to16_;
1034 VT = MVT::i16;
Evan Cheng9fee4422006-05-16 07:21:53 +00001035 Opc2 = X86::TRUNC_GR16_GR8;
Evan Cheng9733bde2006-05-08 08:01:26 +00001036 break;
1037 case MVT::i32:
1038 Opc = X86::MOV32to32_;
1039 VT = MVT::i32;
Evan Cheng9fee4422006-05-16 07:21:53 +00001040 Opc2 = X86::TRUNC_GR32_GR8;
Evan Cheng9733bde2006-05-08 08:01:26 +00001041 break;
1042 }
1043
1044 SDOperand Tmp0, Tmp1;
1045 Select(Tmp0, Node->getOperand(0));
1046 Tmp1 = SDOperand(CurDAG->getTargetNode(Opc, VT, Tmp0), 0);
1047 Result = CodeGenMap[N] =
1048 SDOperand(CurDAG->getTargetNode(Opc2, NVT, Tmp1), 0);
1049
1050#ifndef NDEBUG
1051 DEBUG(std::cerr << std::string(Indent-2, ' '));
1052 DEBUG(std::cerr << "== ");
1053 DEBUG(Result.Val->dump(CurDAG));
1054 DEBUG(std::cerr << "\n");
1055 Indent -= 2;
1056#endif
1057 return;
1058 }
Evan Chenga26c4512006-05-20 07:44:28 +00001059
1060 break;
Evan Cheng9733bde2006-05-08 08:01:26 +00001061 }
Chris Lattner655e7df2005-11-16 01:54:32 +00001062 }
1063
Evan Cheng6dc90ca2006-02-09 00:37:58 +00001064 SelectCode(Result, N);
Evan Chengd49cc362006-02-10 22:24:32 +00001065#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +00001066 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +00001067 DEBUG(std::cerr << "=> ");
1068 DEBUG(Result.Val->dump(CurDAG));
1069 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +00001070 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +00001071#endif
Chris Lattner655e7df2005-11-16 01:54:32 +00001072}
1073
Chris Lattnerba1ed582006-06-08 18:03:49 +00001074bool X86DAGToDAGISel::
1075SelectInlineAsmMemoryOperand(const SDOperand &Op, char ConstraintCode,
1076 std::vector<SDOperand> &OutOps, SelectionDAG &DAG){
1077 SDOperand Op0, Op1, Op2, Op3;
1078 switch (ConstraintCode) {
1079 case 'o': // offsetable ??
1080 case 'v': // not offsetable ??
1081 default: return true;
1082 case 'm': // memory
1083 if (!SelectAddr(Op, Op0, Op1, Op2, Op3))
1084 return true;
1085 break;
1086 }
1087
1088 OutOps.resize(4);
1089 Select(OutOps[0], Op0);
1090 Select(OutOps[1], Op1);
1091 Select(OutOps[2], Op2);
1092 Select(OutOps[3], Op3);
1093 return false;
1094}
1095
Chris Lattner655e7df2005-11-16 01:54:32 +00001096/// createX86ISelDag - This pass converts a legalized DAG into a
1097/// X86-specific DAG, ready for instruction scheduling.
1098///
Evan Cheng2dd2c652006-03-13 23:20:37 +00001099FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM) {
Chris Lattner655e7df2005-11-16 01:54:32 +00001100 return new X86DAGToDAGISel(TM);
1101}