blob: 9bcd19a937dd5246280327574dd1f6ae8fa14396 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattnerb4299832006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattnerb4299832006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner2d4e8f72006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner7ecbd302006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattner2d4e8f72006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner65661122010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattner2d4e8f72006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner65661122010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattner2d4e8f72006-06-20 21:23:06 +000031}
Hal Finkelefe4a442012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
Ulrich Weigandfd245442013-03-19 19:50:30 +000033 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelefe4a442012-09-05 19:22:27 +000034}
Bill Schmidtca4a0c92012-12-04 16:18:08 +000035def tlsreg : Operand<i64> {
36 let EncoderMethod = "getTLSRegEncoding";
37}
Bill Schmidtc56f1d32012-12-11 20:30:11 +000038def tlsgd : Operand<i64> {}
Chris Lattner2d4e8f72006-06-20 21:23:06 +000039
Chris Lattner52a956d2006-06-20 23:18:58 +000040//===----------------------------------------------------------------------===//
41// 64-bit transformation functions.
42//
Chris Lattner2d4e8f72006-06-20 21:23:06 +000043
Chris Lattner52a956d2006-06-20 23:18:58 +000044def SHL64 : SDNodeXForm<imm, [{
45 // Transformation function: 63 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000046 return getI32Imm(63 - N->getZExtValue());
Chris Lattner52a956d2006-06-20 23:18:58 +000047}]>;
48
49def SRL64 : SDNodeXForm<imm, [{
50 // Transformation function: 64 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000051 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattner52a956d2006-06-20 23:18:58 +000052}]>;
53
54def HI32_48 : SDNodeXForm<imm, [{
55 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000056 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattner52a956d2006-06-20 23:18:58 +000057}]>;
58
59def HI48_64 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000061 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattner52a956d2006-06-20 23:18:58 +000062}]>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +000063
Chris Lattnerb4299832006-06-16 20:22:01 +000064
65//===----------------------------------------------------------------------===//
Chris Lattner44dbdbe2006-11-14 18:44:47 +000066// Calls.
67//
68
Hal Finkel654d43b2013-04-12 02:18:09 +000069let Interpretation64Bit = 1 in {
Ulrich Weigand410a40b2013-03-26 10:53:03 +000070let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Hal Finkel500b0042013-04-10 06:42:34 +000071 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in {
Ulrich Weigand410a40b2013-03-26 10:53:03 +000072 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
73 Requires<[In64BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +000074
75 def BCCTR8 : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
76 "b${cond:cc}ctr ${cond:reg}", BrB, []>,
77 Requires<[In64BitMode]>;
78 }
Ulrich Weigand410a40b2013-03-26 10:53:03 +000079}
80
Chris Lattner44dbdbe2006-11-14 18:44:47 +000081let Defs = [LR8] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +000082 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +000083 PPC970_Unit_BRU;
84
Ulrich Weigand410a40b2013-03-26 10:53:03 +000085let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
86 let Defs = [CTR8], Uses = [CTR8] in {
87 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
88 "bdz $dst">;
89 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
90 "bdnz $dst">;
91 }
Hal Finkel5711eca2013-04-09 22:58:37 +000092
93 let isReturn = 1, Defs = [CTR8], Uses = [CTR8, LR8, RM] in {
94 def BDZLR8 : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
95 "bdzlr", BrB, []>;
96 def BDNZLR8 : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
97 "bdnzlr", BrB, []>;
98 }
Ulrich Weigand410a40b2013-03-26 10:53:03 +000099}
100
Hal Finkel5711eca2013-04-09 22:58:37 +0000101
102
Roman Divackyef21be22012-03-06 16:41:49 +0000103let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000104 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000105 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000106 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
107 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000108
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000109 def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func),
110 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
111 }
112 let Uses = [RM], isCodeGenOnly = 1 in {
113 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000114 (outs), (ins calltarget:$func),
Hal Finkel51861b42012-03-31 14:45:15 +0000115 "bl $func\n\tnop", BrB, []>;
116
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000117 def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000118 (outs), (ins calltarget:$func, tlsgd:$sym),
119 "bl $func($sym)\n\tnop", BrB, []>;
120
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000121 def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000122 (outs), (ins calltarget:$func, tlsgd:$sym),
123 "bl $func($sym)\n\tnop", BrB, []>;
124
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000125 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000126 (outs), (ins aaddr:$func),
Hal Finkel51861b42012-03-31 14:45:15 +0000127 "bla $func\n\tnop", BrB,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000128 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000129 }
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000130 let Uses = [CTR8, RM] in {
131 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
132 "bctrl", BrB, [(PPCbctrl)]>,
133 Requires<[In64BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +0000134 def BCCTRL8 : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
135 "b${cond:cc}ctrl ${cond:reg}", BrB, []>,
136 Requires<[In64BitMode]>;
Dale Johannesene395d782008-10-23 20:41:28 +0000137 }
Chris Lattner43df5b32007-02-25 05:34:32 +0000138}
Hal Finkel654d43b2013-04-12 02:18:09 +0000139} // Interpretation64Bit
Chris Lattner43df5b32007-02-25 05:34:32 +0000140
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000141// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000142def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
143 (BL8 tglobaladdr:$dst)>;
144def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
145 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000146
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000147def : Pat<(PPCcall (i64 texternalsym:$dst)),
148 (BL8 texternalsym:$dst)>;
149def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
150 (BL8_NOP texternalsym:$dst)>;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000151
Evan Cheng32e376f2008-07-12 02:23:19 +0000152// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +0000153let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +0000154 let Defs = [CR0] in {
Evan Cheng32e376f2008-07-12 02:23:19 +0000155 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000156 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000157 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000158 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000159 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000160 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000161 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000162 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000163 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000164 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000165 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000166 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000167 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000168 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000169 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000170 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000171 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000172 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000173
Dale Johannesendec51702008-08-22 03:49:10 +0000174 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000175 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000176 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000177
Dale Johannesen765065c2008-08-25 21:09:52 +0000178 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000179 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000180 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +0000181 }
Evan Cheng5102bd92008-04-19 02:30:38 +0000182}
183
Evan Cheng32e376f2008-07-12 02:23:19 +0000184// Instructions to support atomic operations
185def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
186 "ldarx $rD, $ptr", LdStLDARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000187 [(set i64:$rD, (PPClarx xoaddr:$ptr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +0000188
189let Defs = [CR0] in
190def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
191 "stdcx. $rS, $dst", LdStSTDCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000192 [(PPCstcx i64:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +0000193 isDOT;
194
Hal Finkel654d43b2013-04-12 02:18:09 +0000195let Interpretation64Bit = 1 in {
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000196let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000197def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000198 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000199 "#TC_RETURNd8 $dst $offset",
200 []>;
201
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000202let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000203def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000204 "#TC_RETURNa8 $func $offset",
205 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
206
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000207let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000208def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000209 "#TC_RETURNr8 $dst $offset",
210 []>;
211
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000212let isCodeGenOnly = 1 in {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000213
214let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000215 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
216def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
217 Requires<[In64BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000218
219
220let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000221 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000222def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
223 "b $dst", BrB,
224 []>;
225
226
227let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000228 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000229def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
230 "ba $dst", BrB,
231 []>;
232
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000233}
Hal Finkel654d43b2013-04-12 02:18:09 +0000234} // Interpretation64Bit
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000235
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000236def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
237 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
238
239def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
240 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
241
242def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
243 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
244
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000245
Hal Finkel25aab012013-03-28 03:38:08 +0000246// 64-bit CR instructions
Hal Finkel654d43b2013-04-12 02:18:09 +0000247let Interpretation64Bit = 1 in {
Hal Finkelb47a69a2013-04-07 14:33:13 +0000248let neverHasSideEffects = 1 in {
Hal Finkelac9df3d2011-12-07 06:34:06 +0000249def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
250 "mtcrf $FXM, $rS", BrMCRX>,
251 PPC970_MicroCode, PPC970_Unit_CRU;
252
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000253let isCodeGenOnly = 1 in
Hal Finkelac9df3d2011-12-07 06:34:06 +0000254def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000255 "#MFCR8pseud", SprMFCR>,
Hal Finkelac9df3d2011-12-07 06:34:06 +0000256 PPC970_MicroCode, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +0000257} // neverHasSideEffects = 1
258
Hal Finkel2f293912013-04-13 23:06:15 +0000259let neverHasSideEffects = 1 in
Hal Finkelac9df3d2011-12-07 06:34:06 +0000260def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
261 "mfcr $rT", SprMFCR>,
262 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000263
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000264let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +0000265 def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
266 "#EH_SJLJ_SETJMP64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000267 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +0000268 Requires<[In64BitMode]>;
269 let isTerminator = 1 in
270 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
271 "#EH_SJLJ_LONGJMP64",
272 [(PPCeh_sjlj_longjmp addr:$buf)]>,
273 Requires<[In64BitMode]>;
274}
275
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000276//===----------------------------------------------------------------------===//
277// 64-bit SPR manipulation instrs.
278
Dale Johannesene395d782008-10-23 20:41:28 +0000279let Uses = [CTR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000280def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
281 "mfctr $rT", SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000282 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000283}
Ulrich Weigandc8868102013-03-25 19:05:30 +0000284let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000285def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
286 "mtctr $rS", SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000287 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner3b587342006-06-27 18:36:44 +0000288}
Chris Lattnerd48ce272006-06-27 18:18:41 +0000289
Ulrich Weigandc8868102013-03-25 19:05:30 +0000290let Pattern = [(set i64:$rT, readcyclecounter)] in
Hal Finkel33e529d2012-08-06 21:21:44 +0000291def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
292 "mfspr $rT, 268", SprMFTB>,
Hal Finkel70381a72012-08-04 14:10:46 +0000293 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel895a5f52012-08-07 17:04:20 +0000294// Note that encoding mftb using mfspr is now the preferred form,
295// and has been since at least ISA v2.03. The mftb instruction has
296// now been phased out. Using mfspr, however, is known not to work on
297// the POWER3.
Hal Finkel70381a72012-08-04 14:10:46 +0000298
Evan Cheng3e18e502007-09-11 19:55:27 +0000299let Defs = [X1], Uses = [X1] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000300def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000301 [(set i64:$result,
302 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000303
Dale Johannesene395d782008-10-23 20:41:28 +0000304let Defs = [LR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000305def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
306 "mtlr $rS", SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000307 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000308}
309let Uses = [LR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000310def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
311 "mflr $rT", SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000312 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000313}
Hal Finkel654d43b2013-04-12 02:18:09 +0000314} // Interpretation64Bit
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000315
Chris Lattnerd48ce272006-06-27 18:18:41 +0000316//===----------------------------------------------------------------------===//
Chris Lattnerb4299832006-06-16 20:22:01 +0000317// Fixed point instructions.
318//
319
320let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +0000321let Interpretation64Bit = 1 in {
322let neverHasSideEffects = 1 in {
Chris Lattnerb4299832006-06-16 20:22:01 +0000323
Hal Finkel686f2ee2012-08-28 02:10:33 +0000324let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000325def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000326 "li $rD, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000327 [(set i64:$rD, immSExt16:$imm)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000328def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000329 "lis $rD, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000330 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkel686f2ee2012-08-28 02:10:33 +0000331}
Chris Lattner7e742e42006-06-20 22:34:10 +0000332
333// Logical ops.
Hal Finkel654d43b2013-04-12 02:18:09 +0000334defm NAND8: XForm_6r<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
335 "nand", "$rA, $rS, $rB", IntSimple,
336 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
337defm AND8 : XForm_6r<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
338 "and", "$rA, $rS, $rB", IntSimple,
339 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
340defm ANDC8: XForm_6r<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
341 "andc", "$rA, $rS, $rB", IntSimple,
342 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
343defm OR8 : XForm_6r<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
344 "or", "$rA, $rS, $rB", IntSimple,
345 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
346defm NOR8 : XForm_6r<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
347 "nor", "$rA, $rS, $rB", IntSimple,
348 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
349defm ORC8 : XForm_6r<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
350 "orc", "$rA, $rS, $rB", IntSimple,
351 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
352defm EQV8 : XForm_6r<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
353 "eqv", "$rA, $rS, $rB", IntSimple,
354 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
355defm XOR8 : XForm_6r<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
356 "xor", "$rA, $rS, $rB", IntSimple,
357 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
Chris Lattner9d65f352006-06-20 23:11:59 +0000358
359// Logical ops with immediate.
Hal Finkel1b58f332013-04-12 18:17:57 +0000360let Defs = [CR0] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000361def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner7e742e42006-06-20 22:34:10 +0000362 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000363 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000364 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000365def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner7e742e42006-06-20 22:34:10 +0000366 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000367 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000368 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +0000369}
Evan Cheng94b5a802007-07-19 01:14:50 +0000370def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000371 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000372 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000373def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000374 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000375 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000376def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000377 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000378 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000379def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000380 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000381 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000382
Hal Finkel654d43b2013-04-12 02:18:09 +0000383defm ADD8 : XOForm_1r<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
384 "add", "$rT, $rA, $rB", IntSimple,
385 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000386// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
387// initial-exec thread-local storage model.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000388let isCodeGenOnly = 1 in
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000389def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
Bill Schmidt732eb912012-12-13 18:45:54 +0000390 "add $rT, $rA, $rB@tls", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000391 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattner3e549e92007-05-17 06:52:46 +0000392
Hal Finkel1b58f332013-04-12 18:17:57 +0000393defm ADDC8 : XOForm_1rc<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
394 "addc", "$rT, $rA, $rB", IntGeneral,
395 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
396 PPC970_DGroup_Cracked;
397let Defs = [CARRY] in
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000398def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
399 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000400 [(set i64:$rD, (addc i64:$rA, immSExt16:$imm))]>;
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +0000401def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000402 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000403 [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000404def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000405 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000406 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000407
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000408let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000409def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattnerd48ce272006-06-27 18:18:41 +0000410 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000411 [(set i64:$rD, (subc immSExt16:$imm, i64:$rA))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000412defm SUBFC8 : XOForm_1r<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
413 "subfc", "$rT, $rA, $rB", IntGeneral,
414 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
415 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000416}
Hal Finkel654d43b2013-04-12 02:18:09 +0000417defm SUBF8 : XOForm_1r<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
418 "subf", "$rT, $rA, $rB", IntGeneral,
419 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
420defm NEG8 : XOForm_3r<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
421 "neg", "$rT, $rA", IntSimple,
422 [(set i64:$rT, (ineg i64:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +0000423let Uses = [CARRY] in {
424defm ADDE8 : XOForm_1rc<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
425 "adde", "$rT, $rA, $rB", IntGeneral,
426 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
427defm ADDME8 : XOForm_3rc<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
428 "addme", "$rT, $rA", IntGeneral,
429 [(set i64:$rT, (adde i64:$rA, -1))]>;
430defm ADDZE8 : XOForm_3rc<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
431 "addze", "$rT, $rA", IntGeneral,
432 [(set i64:$rT, (adde i64:$rA, 0))]>;
433defm SUBFE8 : XOForm_1rc<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
434 "subfe", "$rT, $rA, $rB", IntGeneral,
435 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
436defm SUBFME8 : XOForm_3rc<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
437 "subfme", "$rT, $rA", IntGeneral,
438 [(set i64:$rT, (sube -1, i64:$rA))]>;
439defm SUBFZE8 : XOForm_3rc<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
440 "subfze", "$rT, $rA", IntGeneral,
441 [(set i64:$rT, (sube 0, i64:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000442}
Chris Lattner3e549e92007-05-17 06:52:46 +0000443
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000444
Hal Finkel654d43b2013-04-12 02:18:09 +0000445defm MULHD : XOForm_1r<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
446 "mulhd", "$rT, $rA, $rB", IntMulHW,
447 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
448defm MULHDU : XOForm_1r<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
449 "mulhdu", "$rT, $rA, $rB", IntMulHWU,
450 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
451}
452} // Interpretation64Bit
Chris Lattnerb4299832006-06-16 20:22:01 +0000453
Evan Cheng58c3c302007-08-01 23:07:38 +0000454def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000455 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Cheng58c3c302007-08-01 23:07:38 +0000456def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000457 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Cheng58c3c302007-08-01 23:07:38 +0000458def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner7ecbd302006-06-26 23:53:10 +0000459 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Cheng58c3c302007-08-01 23:07:38 +0000460def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner7ecbd302006-06-26 23:53:10 +0000461 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000462
Hal Finkel654d43b2013-04-12 02:18:09 +0000463let neverHasSideEffects = 1 in {
464defm SLD : XForm_6r<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
465 "sld", "$rA, $rS, $rB", IntRotateD,
466 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
467defm SRD : XForm_6r<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
468 "srd", "$rA, $rS, $rB", IntRotateD,
469 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
Hal Finkel1b58f332013-04-12 18:17:57 +0000470defm SRAD : XForm_6rc<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
471 "srad", "$rA, $rS, $rB", IntRotateD,
472 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
Chris Lattner43c0eb82006-12-06 21:46:13 +0000473
Hal Finkel654d43b2013-04-12 02:18:09 +0000474let Interpretation64Bit = 1 in {
475defm EXTSB8 : XForm_11r<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
476 "extsb", "$rA, $rS", IntSimple,
477 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
478defm EXTSH8 : XForm_11r<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
479 "extsh", "$rA, $rS", IntSimple,
480 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
481} // Interpretation64Bit
482
483defm EXTSW : XForm_11r<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
484 "extsw", "$rA, $rS", IntSimple,
485 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
486let Interpretation64Bit = 1 in
487defm EXTSW_32_64 : XForm_11r<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
488 "extsw", "$rA, $rS", IntSimple,
489 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000490
Hal Finkel1b58f332013-04-12 18:17:57 +0000491defm SRADI : XSForm_1rc<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
492 "sradi", "$rA, $rS, $SH", IntRotateDI,
493 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
Hal Finkel654d43b2013-04-12 02:18:09 +0000494defm CNTLZD : XForm_11r<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
495 "cntlzd", "$rA, $rS", IntGeneral,
496 [(set i64:$rA, (ctlz i64:$rS))]>;
497defm POPCNTD : XForm_11r<31, 506, (outs G8RC:$rA), (ins G8RC:$rS),
498 "popcntd", "$rA, $rS", IntGeneral,
499 [(set i64:$rA, (ctpop i64:$rS))]>;
Chris Lattner88102412007-03-25 04:44:03 +0000500
Hal Finkel290376d2013-04-01 15:58:15 +0000501// popcntw also does a population count on the high 32 bits (storing the
502// results in the high 32-bits of the output). We'll ignore that here (which is
503// safe because we never separately use the high part of the 64-bit registers).
Hal Finkel654d43b2013-04-12 02:18:09 +0000504defm POPCNTW : XForm_11r<31, 378, (outs GPRC:$rA), (ins GPRC:$rS),
505 "popcntw", "$rA, $rS", IntGeneral,
506 [(set i32:$rA, (ctpop i32:$rS))]>;
Hal Finkel290376d2013-04-01 15:58:15 +0000507
Hal Finkel654d43b2013-04-12 02:18:09 +0000508defm DIVD : XOForm_1r<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
509 "divd", "$rT, $rA, $rB", IntDivD,
510 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64,
511 PPC970_DGroup_First, PPC970_DGroup_Cracked;
512defm DIVDU : XOForm_1r<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
513 "divdu", "$rT, $rA, $rB", IntDivD,
514 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64,
515 PPC970_DGroup_First, PPC970_DGroup_Cracked;
516defm MULLD : XOForm_1r<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
517 "mulld", "$rT, $rA, $rB", IntMulHD,
518 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
519}
Chris Lattner7ecbd302006-06-26 23:53:10 +0000520
Hal Finkel7795e472013-04-07 15:06:53 +0000521let neverHasSideEffects = 1 in {
Chris Lattner57711562006-11-15 23:24:18 +0000522let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +0000523defm RLDIMI : MDForm_1r<30, 3, (outs G8RC:$rA),
524 (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
525 "rldimi", "$rA, $rS, $SH, $MB", IntRotateDI,
526 []>, isPPC64, RegConstraint<"$rSi = $rA">,
527 NoEncode<"$rSi">;
Chris Lattnerb4299832006-06-16 20:22:01 +0000528}
529
530// Rotate instructions.
Hal Finkel654d43b2013-04-12 02:18:09 +0000531defm RLDCL : MDForm_1r<30, 0,
532 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
533 "rldcl", "$rA, $rS, $rB, $MBE", IntRotateD,
534 []>, isPPC64;
535defm RLDICL : MDForm_1r<30, 0,
536 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
537 "rldicl", "$rA, $rS, $SH, $MBE", IntRotateDI,
538 []>, isPPC64;
539defm RLDICR : MDForm_1r<30, 1,
540 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
541 "rldicr", "$rA, $rS, $SH, $MBE", IntRotateDI,
542 []>, isPPC64;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000543
Hal Finkel654d43b2013-04-12 02:18:09 +0000544let Interpretation64Bit = 1 in {
545defm RLWINM8 : MForm_2r<21, (outs G8RC:$rA),
546 (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
547 "rlwinm", "$rA, $rS, $SH, $MB, $ME", IntGeneral,
548 []>;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000549
Hal Finkel7795e472013-04-07 15:06:53 +0000550let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +0000551def ISEL8 : AForm_4<31, 15,
Ulrich Weigand4749b1e2013-03-26 10:54:54 +0000552 (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, CRBITRC:$cond),
Hal Finkel460e94d2012-06-22 23:10:08 +0000553 "isel $rT, $rA, $rB, $cond", IntGeneral,
554 []>;
Hal Finkel654d43b2013-04-12 02:18:09 +0000555} // Interpretation64Bit
Hal Finkel7795e472013-04-07 15:06:53 +0000556} // neverHasSideEffects = 1
Chris Lattner7ecbd302006-06-26 23:53:10 +0000557} // End FXU Operations.
Chris Lattnerb4299832006-06-16 20:22:01 +0000558
559
560//===----------------------------------------------------------------------===//
561// Load/Store instructions.
562//
563
564
Chris Lattner96aecb52006-07-14 04:42:02 +0000565// Sign extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000566let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Hal Finkel654d43b2013-04-12 02:18:09 +0000567let Interpretation64Bit = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000568def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000569 "lha $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000570 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000571 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000572def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner94d18df2006-06-20 00:38:36 +0000573 "lwa $rD, $src", LdStLWA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000574 [(set i64:$rD,
Hal Finkelb09680b2013-03-18 23:00:58 +0000575 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner94d18df2006-06-20 00:38:36 +0000576 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +0000577let Interpretation64Bit = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000578def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000579 "lhax $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000580 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000581 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000582def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattnerb4299832006-06-16 20:22:01 +0000583 "lwax $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000584 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattnerb4299832006-06-16 20:22:01 +0000585 PPC970_DGroup_Cracked;
Chris Lattner96aecb52006-07-14 04:42:02 +0000586
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000587// Update forms.
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000588let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +0000589let Interpretation64Bit = 1 in
Ulrich Weigandf8030092013-03-19 19:52:30 +0000590def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
591 (ins memri:$addr),
592 "lhau $rD, $addr", LdStLHAU,
593 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner57711562006-11-15 23:24:18 +0000594 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000595// NO LWAU!
596
Hal Finkel654d43b2013-04-12 02:18:09 +0000597let Interpretation64Bit = 1 in
Hal Finkel638a9fa2013-03-19 18:51:05 +0000598def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000599 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000600 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000601 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000602 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000603def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000604 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000605 "lwaux $rD, $addr", LdStLHAU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000606 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000607 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000608}
Ulrich Weigand01dd4c12013-03-19 19:53:27 +0000609}
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000610
Hal Finkel654d43b2013-04-12 02:18:09 +0000611let Interpretation64Bit = 1 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000612// Zero extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000613let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000614def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000615 "lbz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000616 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000617def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000618 "lhz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000619 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000620def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000621 "lwz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000622 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner96aecb52006-07-14 04:42:02 +0000623
Evan Cheng94b5a802007-07-19 01:14:50 +0000624def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000625 "lbzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000626 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000627def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000628 "lhzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000629 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000630def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000631 "lwzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000632 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000633
634
635// Update forms.
Hal Finkel6efd45e2013-04-07 05:46:58 +0000636let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkel638a9fa2013-03-19 18:51:05 +0000637def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000638 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000639 []>, RegConstraint<"$addr.reg = $ea_result">,
640 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000641def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000642 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000643 []>, RegConstraint<"$addr.reg = $ea_result">,
644 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000645def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000646 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000647 []>, RegConstraint<"$addr.reg = $ea_result">,
648 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +0000649
Hal Finkel638a9fa2013-03-19 18:51:05 +0000650def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000651 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000652 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000653 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000654 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000655def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000656 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000657 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000658 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000659 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000660def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000661 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000662 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000663 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000664 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000665}
Dan Gohmanae3ba452008-12-03 02:30:17 +0000666}
Hal Finkel654d43b2013-04-12 02:18:09 +0000667} // Interpretation64Bit
Chris Lattner96aecb52006-07-14 04:42:02 +0000668
669
670// Full 8-byte loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000671let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000672def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000673 "ld $rD, $src", LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000674 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34627e32012-11-27 17:35:46 +0000675// The following three definitions are selected for small code model only.
676// Otherwise, we need to create two instructions to form a 32-bit offset,
677// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000678def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000679 "#LDtoc",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000680 [(set i64:$rD,
681 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Roman Divackyace47072012-08-24 16:26:02 +0000682def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000683 "#LDtocJTI",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000684 [(set i64:$rD,
685 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
Roman Divackyace47072012-08-24 16:26:02 +0000686def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000687 "#LDtocCPT",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000688 [(set i64:$rD,
689 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000690
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000691let hasSideEffects = 1, isCodeGenOnly = 1 in {
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000692let RST = 2, DS = 2 in
693def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller79fef932009-12-18 13:00:15 +0000694 "ld 2, 8($reg)", LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000695 [(PPCload_toc i64:$reg)]>, isPPC64;
Chris Lattner7077efe2010-11-14 22:48:15 +0000696
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000697let RST = 2, DS = 10, RA = 1 in
698def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller79fef932009-12-18 13:00:15 +0000699 "ld 2, 40(1)", LdStLD,
Chris Lattner94f0c142010-11-14 22:22:59 +0000700 [(PPCtoc_restore)]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000701}
Evan Cheng94b5a802007-07-19 01:14:50 +0000702def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000703 "ldx $rD, $src", LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000704 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
Hal Finkel31d29562013-03-28 19:25:55 +0000705def LDBRX : XForm_1<31, 532, (outs G8RC:$rD), (ins memrr:$src),
706 "ldbrx $rD, $src", LdStLoad,
707 [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64;
708
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000709let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkel638a9fa2013-03-19 18:51:05 +0000710def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000711 "ldu $rD, $addr", LdStLDU,
Chris Lattner57711562006-11-15 23:24:18 +0000712 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
713 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000714
Hal Finkel638a9fa2013-03-19 18:51:05 +0000715def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000716 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000717 "ldux $rD, $addr", LdStLDU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000718 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000719 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000720}
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000721}
Chris Lattner96aecb52006-07-14 04:42:02 +0000722
Tilmann Scheller79fef932009-12-18 13:00:15 +0000723def : Pat<(PPCload ixaddr:$src),
724 (LD ixaddr:$src)>;
725def : Pat<(PPCload xaddr:$src),
726 (LDX xaddr:$src)>;
727
Bill Schmidt27917782013-02-21 17:12:27 +0000728// Support for medium and large code model.
Hal Finkel42a312b2013-03-27 05:57:56 +0000729def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp),
Bill Schmidt34627e32012-11-27 17:35:46 +0000730 "#ADDIStocHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000731 [(set i64:$rD,
732 (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>,
Bill Schmidt34627e32012-11-27 17:35:46 +0000733 isPPC64;
Hal Finkel573fc282013-03-27 06:36:55 +0000734def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC_NOX0:$reg),
Bill Schmidt34627e32012-11-27 17:35:46 +0000735 "#LDtocL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000736 [(set i64:$rD,
737 (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000738def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp),
Bill Schmidt34627e32012-11-27 17:35:46 +0000739 "#ADDItocL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000740 [(set i64:$rD,
741 (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64;
Bill Schmidt34627e32012-11-27 17:35:46 +0000742
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000743// Support for thread-local storage.
Hal Finkel42a312b2013-03-27 05:57:56 +0000744def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000745 "#ADDISgotTprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000746 [(set i64:$rD,
747 (PPCaddisGotTprelHA i64:$reg,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000748 tglobaltlsaddr:$disp))]>,
749 isPPC64;
Hal Finkel573fc282013-03-27 06:36:55 +0000750def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC_NOX0:$reg),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000751 "#LDgotTprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000752 [(set i64:$rD,
753 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000754 isPPC64;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000755def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
756 (ADD8TLS $in, tglobaltlsaddr:$g)>;
Hal Finkel42a312b2013-03-27 05:57:56 +0000757def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000758 "#ADDIStlsgdHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000759 [(set i64:$rD,
760 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000761 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000762def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000763 "#ADDItlsgdL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000764 [(set i64:$rD,
765 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000766 isPPC64;
767def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
768 "#GETtlsADDR",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000769 [(set i64:$rD,
770 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000771 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000772def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000773 "#ADDIStlsldHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000774 [(set i64:$rD,
775 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000776 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000777def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000778 "#ADDItlsldL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000779 [(set i64:$rD,
780 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000781 isPPC64;
782def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
783 "#GETtlsldADDR",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000784 [(set i64:$rD,
785 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000786 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000787def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000788 "#ADDISdtprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000789 [(set i64:$rD,
790 (PPCaddisDtprelHA i64:$reg,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +0000791 tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000792 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000793def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000794 "#ADDIdtprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000795 [(set i64:$rD,
796 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000797 isPPC64;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000798
Chris Lattnere20f3802008-01-06 05:53:26 +0000799let PPC970_Unit = 2 in {
Hal Finkel654d43b2013-04-12 02:18:09 +0000800let Interpretation64Bit = 1 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000801// Truncating stores.
Evan Cheng94b5a802007-07-19 01:14:50 +0000802def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000803 "stb $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000804 [(truncstorei8 i64:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000805def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000806 "sth $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000807 [(truncstorei16 i64:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000808def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000809 "stw $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000810 [(truncstorei32 i64:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000811def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +0000812 "stbx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000813 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000814 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000815def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +0000816 "sthx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000817 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000818 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000819def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +0000820 "stwx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000821 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000822 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +0000823} // Interpretation64Bit
824
Chris Lattnere742d9a2006-11-16 00:57:19 +0000825// Normal 8-byte stores.
Evan Cheng94b5a802007-07-19 01:14:50 +0000826def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattnere742d9a2006-11-16 00:57:19 +0000827 "std $rS, $dst", LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000828 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng94b5a802007-07-19 01:14:50 +0000829def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattnere742d9a2006-11-16 00:57:19 +0000830 "stdx $rS, $dst", LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000831 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
Chris Lattnere742d9a2006-11-16 00:57:19 +0000832 PPC970_DGroup_Cracked;
Hal Finkel31d29562013-03-28 19:25:55 +0000833def STDBRX: XForm_8<31, 660, (outs), (ins G8RC:$rS, memrr:$dst),
834 "stdbrx $rS, $dst", LdStStore,
835 [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64,
836 PPC970_DGroup_Cracked;
Chris Lattnerb4299832006-06-16 20:22:01 +0000837}
838
Ulrich Weigandd8501672013-03-19 19:52:04 +0000839// Stores with Update (pre-inc).
840let PPC970_Unit = 2, mayStore = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +0000841let Interpretation64Bit = 1 in {
Ulrich Weigandd8501672013-03-19 19:52:04 +0000842def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
843 "stbu $rS, $dst", LdStStoreUpd, []>,
844 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
845def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
846 "sthu $rS, $dst", LdStStoreUpd, []>,
847 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
848def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
849 "stwu $rS, $dst", LdStStoreUpd, []>,
850 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
851def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst),
852 "stdu $rS, $dst", LdStSTDU, []>,
853 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
854 isPPC64;
855
856def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
857 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000858 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000859 PPC970_DGroup_Cracked;
860def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
861 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000862 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000863 PPC970_DGroup_Cracked;
864def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
865 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000866 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000867 PPC970_DGroup_Cracked;
Hal Finkel654d43b2013-04-12 02:18:09 +0000868} // Interpretation64Bit
869
Ulrich Weigandd8501672013-03-19 19:52:04 +0000870def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
871 "stdux $rS, $dst", LdStSTDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000872 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000873 PPC970_DGroup_Cracked, isPPC64;
874}
875
876// Patterns to match the pre-inc stores. We can't put the patterns on
877// the instruction definitions directly as ISel wants the address base
878// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000879def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
880 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
881def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
882 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
883def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
884 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
885def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
886 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +0000887
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000888def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
889 (STBUX8 $rS, $ptrreg, $ptroff)>;
890def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
891 (STHUX8 $rS, $ptrreg, $ptroff)>;
892def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
893 (STWUX8 $rS, $ptrreg, $ptroff)>;
894def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
895 (STDUX $rS, $ptrreg, $ptroff)>;
Chris Lattnerb4299832006-06-16 20:22:01 +0000896
897
898//===----------------------------------------------------------------------===//
899// Floating point instructions.
900//
901
902
Hal Finkel654d43b2013-04-12 02:18:09 +0000903let PPC970_Unit = 3, neverHasSideEffects = 1,
904 Uses = [RM] in { // FPU Operations.
905defm FCFID : XForm_26r<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
906 "fcfid", "$frD, $frB", FPGeneral,
907 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
908defm FCTIDZ : XForm_26r<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
909 "fctidz", "$frD, $frB", FPGeneral,
910 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000911
Hal Finkel654d43b2013-04-12 02:18:09 +0000912defm FCFIDU : XForm_26r<63, 974, (outs F8RC:$frD), (ins F8RC:$frB),
913 "fcfidu", "$frD, $frB", FPGeneral,
914 [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64;
915defm FCFIDS : XForm_26r<59, 846, (outs F4RC:$frD), (ins F8RC:$frB),
916 "fcfids", "$frD, $frB", FPGeneral,
917 [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64;
918defm FCFIDUS : XForm_26r<59, 974, (outs F4RC:$frD), (ins F8RC:$frB),
919 "fcfidus", "$frD, $frB", FPGeneral,
920 [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64;
921defm FCTIDUZ : XForm_26r<63, 943, (outs F8RC:$frD), (ins F8RC:$frB),
922 "fctiduz", "$frD, $frB", FPGeneral,
923 [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64;
924defm FCTIWUZ : XForm_26r<63, 143, (outs F8RC:$frD), (ins F8RC:$frB),
925 "fctiwuz", "$frD, $frB", FPGeneral,
926 [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000927}
928
929
930//===----------------------------------------------------------------------===//
931// Instruction Patterns
932//
Chris Lattner7e742e42006-06-20 22:34:10 +0000933
Chris Lattnerb4299832006-06-16 20:22:01 +0000934// Extensions and truncates to/from 32-bit regs.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000935def : Pat<(i64 (zext i32:$in)),
936 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
Hal Finkel2edfbdd2012-06-09 22:10:19 +0000937 0, 32)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000938def : Pat<(i64 (anyext i32:$in)),
939 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
940def : Pat<(i32 (trunc i64:$in)),
941 (EXTRACT_SUBREG $in, sub_32)>;
Chris Lattnerb4299832006-06-16 20:22:01 +0000942
Chris Lattner96aecb52006-07-14 04:42:02 +0000943// Extending loads with i64 targets.
Evan Chenge71fe34d2006-10-09 20:57:25 +0000944def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000945 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000946def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000947 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000948def : Pat<(extloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000949 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000950def : Pat<(extloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000951 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000952def : Pat<(extloadi8 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000953 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000954def : Pat<(extloadi8 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000955 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000956def : Pat<(extloadi16 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000957 (LHZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000958def : Pat<(extloadi16 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000959 (LHZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000960def : Pat<(extloadi32 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000961 (LWZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000962def : Pat<(extloadi32 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000963 (LWZX8 xaddr:$src)>;
964
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000965// Standard shifts. These are represented separately from the real shifts above
966// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
967// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000968def : Pat<(sra i64:$rS, i32:$rB),
969 (SRAD $rS, $rB)>;
970def : Pat<(srl i64:$rS, i32:$rB),
971 (SRD $rS, $rB)>;
972def : Pat<(shl i64:$rS, i32:$rB),
973 (SLD $rS, $rB)>;
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000974
Chris Lattnerb4299832006-06-16 20:22:01 +0000975// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000976def : Pat<(shl i64:$in, (i32 imm:$imm)),
977 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
978def : Pat<(srl i64:$in, (i32 imm:$imm)),
979 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000980
Evan Cheng4dbd9f22007-09-04 20:20:29 +0000981// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000982def : Pat<(rotl i64:$in, i32:$sh),
983 (RLDCL $in, $sh, 0)>;
984def : Pat<(rotl i64:$in, (i32 imm:$imm)),
985 (RLDICL $in, imm:$imm, 0)>;
Evan Cheng4dbd9f22007-09-04 20:20:29 +0000986
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000987// Hi and Lo for Darwin Global Addresses.
988def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
989def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
990def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
991def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
992def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
993def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +0000994def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
995def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000996def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
997 (ADDIS8 $in, tglobaltlsaddr:$g)>;
998def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +0000999 (ADDI8 $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001000def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
1001 (ADDIS8 $in, tglobaladdr:$g)>;
1002def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
1003 (ADDIS8 $in, tconstpool:$g)>;
1004def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
1005 (ADDIS8 $in, tjumptable:$g)>;
1006def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
1007 (ADDIS8 $in, tblockaddress:$g)>;
Hal Finkelb09680b2013-03-18 23:00:58 +00001008
1009// Patterns to match r+r indexed loads and stores for
1010// addresses without at least 4-byte alignment.
1011def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
1012 (LWAX xoaddr:$src)>;
1013def : Pat<(i64 (unaligned4load xoaddr:$src)),
1014 (LDX xoaddr:$src)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001015def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
1016 (STDX $rS, xoaddr:$dst)>;
Hal Finkelb09680b2013-03-18 23:00:58 +00001017