blob: f3f54ae5664a9e8006ca8e97fa5d47ba5834f54d [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*-===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattnerd92fb002002-10-25 22:55:53 +00009//
Chris Lattnerb4d58d72003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattnerd92fb002002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_X86_X86INSTRINFO_H
15#define LLVM_LIB_TARGET_X86_X86INSTRINFO_H
Chris Lattnerd92fb002002-10-25 22:55:53 +000016
Craig Topperc6d4efa2014-03-19 06:53:25 +000017#include "MCTargetDesc/X86BaseInfo.h"
Chris Lattnerd92fb002002-10-25 22:55:53 +000018#include "X86RegisterInfo.h"
Dan Gohman906152a2009-01-05 17:59:02 +000019#include "llvm/ADT/DenseMap.h"
Craig Topperb25fda92012-03-17 18:46:09 +000020#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerd92fb002002-10-25 22:55:53 +000021
Evan Cheng703a0fb2011-07-01 17:57:27 +000022#define GET_INSTRINFO_HEADER
23#include "X86GenInstrInfo.inc"
24
Brian Gaeke960707c2003-11-11 22:41:34 +000025namespace llvm {
Evan Cheng11b0a5d2006-09-08 06:48:29 +000026 class X86RegisterInfo;
Eric Christopher6c786a12014-06-10 22:34:31 +000027 class X86Subtarget;
Brian Gaeke960707c2003-11-11 22:41:34 +000028
Chris Lattnerc0fb5672006-10-20 17:42:20 +000029namespace X86 {
30 // X86 specific condition code. These correspond to X86_*_COND in
31 // X86InstrInfo.td. They must be kept in synch.
32 enum CondCode {
33 COND_A = 0,
34 COND_AE = 1,
35 COND_B = 2,
36 COND_BE = 3,
37 COND_E = 4,
38 COND_G = 5,
39 COND_GE = 6,
40 COND_L = 7,
41 COND_LE = 8,
42 COND_NE = 9,
43 COND_NO = 10,
44 COND_NP = 11,
45 COND_NS = 12,
Dan Gohman33e6fcd2009-01-07 00:15:08 +000046 COND_O = 13,
47 COND_P = 14,
48 COND_S = 15,
Juergen Ributzka2da1bbc2014-06-16 23:58:24 +000049 LAST_VALID_COND = COND_S,
Dan Gohman97d95d62008-10-21 03:29:32 +000050
51 // Artificial condition codes. These are used by AnalyzeBranch
52 // to indicate a block terminated with two conditional branches to
53 // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE,
54 // which can't be represented on x86 with a single condition. These
55 // are never used in MachineInstrs.
56 COND_NE_OR_P,
57 COND_NP_OR_E,
58
Chris Lattnerc0fb5672006-10-20 17:42:20 +000059 COND_INVALID
60 };
Andrew Trick27c079e2011-03-05 06:31:54 +000061
Chris Lattnerc0fb5672006-10-20 17:42:20 +000062 // Turn condition code into conditional branch opcode.
63 unsigned GetCondBranchFromCond(CondCode CC);
Andrew Trick27c079e2011-03-05 06:31:54 +000064
Juergen Ributzka2da1bbc2014-06-16 23:58:24 +000065 /// \brief Return a set opcode for the given condition and whether it has
66 /// a memory operand.
67 unsigned getSETFromCond(CondCode CC, bool HasMemoryOperand = false);
68
Juergen Ributzka6ef06f92014-06-23 21:55:36 +000069 /// \brief Return a cmov opcode for the given condition, register size in
70 /// bytes, and operand type.
71 unsigned getCMovFromCond(CondCode CC, unsigned RegBytes,
72 bool HasMemoryOperand = false);
73
Michael Liao32376622012-09-20 03:06:15 +000074 // Turn CMov opcode into condition code.
75 CondCode getCondFromCMovOpc(unsigned Opc);
76
Chris Lattner3a897f32006-10-21 05:52:40 +000077 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
78 /// e.g. turning COND_E to COND_NE.
Juergen Ributzka2da1bbc2014-06-16 23:58:24 +000079 CondCode GetOppositeBranchCondition(CondCode CC);
Evan Cheng7e763d82011-07-25 18:43:53 +000080} // end namespace X86;
Chris Lattner3a897f32006-10-21 05:52:40 +000081
Chris Lattner377f1d52009-07-10 06:06:17 +000082
Chris Lattnerca9d7842009-07-10 06:29:59 +000083/// isGlobalStubReference - Return true if the specified TargetFlag operand is
Chris Lattner377f1d52009-07-10 06:06:17 +000084/// a reference to a stub for a global, not the global itself.
Chris Lattnerca9d7842009-07-10 06:29:59 +000085inline static bool isGlobalStubReference(unsigned char TargetFlag) {
86 switch (TargetFlag) {
Chris Lattner377f1d52009-07-10 06:06:17 +000087 case X86II::MO_DLLIMPORT: // dllimport stub.
88 case X86II::MO_GOTPCREL: // rip-relative GOT reference.
89 case X86II::MO_GOT: // normal GOT reference.
90 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref.
91 case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref.
92 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref.
Chris Lattner377f1d52009-07-10 06:06:17 +000093 return true;
94 default:
95 return false;
96 }
97}
Chris Lattnerd3f32c72009-07-10 07:33:30 +000098
99/// isGlobalRelativeToPICBase - Return true if the specified global value
100/// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this
101/// is true, the addressing mode has the PIC base register added in (e.g. EBX).
102inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) {
103 switch (TargetFlag) {
104 case X86II::MO_GOTOFF: // isPICStyleGOT: local global.
105 case X86II::MO_GOT: // isPICStyleGOT: other global.
106 case X86II::MO_PIC_BASE_OFFSET: // Darwin local global.
107 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global.
108 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global.
Eric Christopherb0e1a452010-06-03 04:07:48 +0000109 case X86II::MO_TLVP: // ??? Pretty sure..
Chris Lattnerd3f32c72009-07-10 07:33:30 +0000110 return true;
111 default:
112 return false;
113 }
114}
Andrew Trick27c079e2011-03-05 06:31:54 +0000115
Anton Korobeynikov4e9dfe82008-06-28 11:07:54 +0000116inline static bool isScale(const MachineOperand &MO) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000117 return MO.isImm() &&
Anton Korobeynikov4e9dfe82008-06-28 11:07:54 +0000118 (MO.getImm() == 1 || MO.getImm() == 2 ||
119 MO.getImm() == 4 || MO.getImm() == 8);
120}
121
Rafael Espindola3b2df102009-04-08 21:14:34 +0000122inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000123 if (MI->getOperand(Op).isFI()) return true;
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000124 return Op+X86::AddrSegmentReg <= MI->getNumOperands() &&
125 MI->getOperand(Op+X86::AddrBaseReg).isReg() &&
126 isScale(MI->getOperand(Op+X86::AddrScaleAmt)) &&
127 MI->getOperand(Op+X86::AddrIndexReg).isReg() &&
128 (MI->getOperand(Op+X86::AddrDisp).isImm() ||
129 MI->getOperand(Op+X86::AddrDisp).isGlobal() ||
130 MI->getOperand(Op+X86::AddrDisp).isCPI() ||
131 MI->getOperand(Op+X86::AddrDisp).isJTI());
Anton Korobeynikov4e9dfe82008-06-28 11:07:54 +0000132}
133
Rafael Espindola3b2df102009-04-08 21:14:34 +0000134inline static bool isMem(const MachineInstr *MI, unsigned Op) {
135 if (MI->getOperand(Op).isFI()) return true;
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000136 return Op+X86::AddrNumOperands <= MI->getNumOperands() &&
137 MI->getOperand(Op+X86::AddrSegmentReg).isReg() &&
Rafael Espindola3b2df102009-04-08 21:14:34 +0000138 isLeaMem(MI, Op);
139}
140
Craig Topperec828472014-03-31 06:53:13 +0000141class X86InstrInfo final : public X86GenInstrInfo {
Eric Christopher6c786a12014-06-10 22:34:31 +0000142 X86Subtarget &Subtarget;
Chris Lattnerd92fb002002-10-25 22:55:53 +0000143 const X86RegisterInfo RI;
Andrew Trick27c079e2011-03-05 06:31:54 +0000144
Craig Topper9eadcfd2012-06-01 05:34:01 +0000145 /// RegOp2MemOpTable3Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
146 /// RegOp2MemOpTable2, RegOp2MemOpTable3 - Load / store folding opcode maps.
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000147 ///
Bruno Cardoso Lopes23eb5262011-09-08 18:35:57 +0000148 typedef DenseMap<unsigned,
149 std::pair<unsigned, unsigned> > RegOp2MemOpTableType;
150 RegOp2MemOpTableType RegOp2MemOpTable2Addr;
151 RegOp2MemOpTableType RegOp2MemOpTable0;
152 RegOp2MemOpTableType RegOp2MemOpTable1;
153 RegOp2MemOpTableType RegOp2MemOpTable2;
Elena Demikhovsky602f3a22012-05-31 09:20:20 +0000154 RegOp2MemOpTableType RegOp2MemOpTable3;
Andrew Trick27c079e2011-03-05 06:31:54 +0000155
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000156 /// MemOp2RegOpTable - Load / store unfolding opcode map.
157 ///
Bruno Cardoso Lopes23eb5262011-09-08 18:35:57 +0000158 typedef DenseMap<unsigned,
159 std::pair<unsigned, unsigned> > MemOp2RegOpTableType;
160 MemOp2RegOpTableType MemOp2RegOpTable;
161
Craig Topperd9c7d0d2012-06-23 04:58:41 +0000162 static void AddTableEntry(RegOp2MemOpTableType &R2MTable,
163 MemOp2RegOpTableType &M2RTable,
164 unsigned RegOp, unsigned MemOp, unsigned Flags);
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000165
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000166 virtual void anchor();
167
Chris Lattnerd92fb002002-10-25 22:55:53 +0000168public:
Eric Christopher6c786a12014-06-10 22:34:31 +0000169 explicit X86InstrInfo(X86Subtarget &STI);
Chris Lattnerd92fb002002-10-25 22:55:53 +0000170
Chris Lattnerb4d58d72003-01-14 22:00:31 +0000171 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
Chris Lattnerd92fb002002-10-25 22:55:53 +0000172 /// such, whenever a client has an instance of instruction info, it should
173 /// always be able to get register info as well (through this method).
174 ///
Craig Topperf5e3b0b2014-03-09 07:58:15 +0000175 const X86RegisterInfo &getRegisterInfo() const { return RI; }
Chris Lattnerd92fb002002-10-25 22:55:53 +0000176
Evan Cheng30bebff2010-01-13 00:30:23 +0000177 /// isCoalescableExtInstr - Return true if the instruction is a "coalescable"
178 /// extension instruction. That is, it's like a copy where it's legal for the
179 /// source to overlap the destination. e.g. X86::MOVSX64rr32. If this returns
180 /// true, then it's expected the pre-extension value is available as a subreg
181 /// of the result register. This also returns the sub-register index in
182 /// SubIdx.
Craig Topper2d9361e2014-03-09 07:44:38 +0000183 bool isCoalescableExtInstr(const MachineInstr &MI,
184 unsigned &SrcReg, unsigned &DstReg,
185 unsigned &SubIdx) const override;
Evan Cheng42166152010-01-12 00:09:37 +0000186
Craig Topper2d9361e2014-03-09 07:44:38 +0000187 unsigned isLoadFromStackSlot(const MachineInstr *MI,
188 int &FrameIndex) const override;
David Greene2f4c3742009-11-13 00:29:53 +0000189 /// isLoadFromStackSlotPostFE - Check for post-frame ptr elimination
190 /// stack locations as well. This uses a heuristic so it isn't
191 /// reliable for correctness.
192 unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000193 int &FrameIndex) const override;
David Greene70fdd572009-11-12 20:55:29 +0000194
Craig Topper2d9361e2014-03-09 07:44:38 +0000195 unsigned isStoreToStackSlot(const MachineInstr *MI,
196 int &FrameIndex) const override;
David Greene2f4c3742009-11-13 00:29:53 +0000197 /// isStoreToStackSlotPostFE - Check for post-frame ptr elimination
198 /// stack locations as well. This uses a heuristic so it isn't
199 /// reliable for correctness.
200 unsigned isStoreToStackSlotPostFE(const MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000201 int &FrameIndex) const override;
Evan Chenged6e34f2008-03-31 20:40:39 +0000202
Dan Gohmane919de52009-10-10 00:34:18 +0000203 bool isReallyTriviallyReMaterializable(const MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000204 AliasAnalysis *AA) const override;
Evan Chenged6e34f2008-03-31 20:40:39 +0000205 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Evan Cheng84517442009-07-16 09:20:10 +0000206 unsigned DestReg, unsigned SubIdx,
Evan Cheng6ad7da92009-11-14 02:55:43 +0000207 const MachineInstr *Orig,
Craig Topper2d9361e2014-03-09 07:44:38 +0000208 const TargetRegisterInfo &TRI) const override;
Evan Chenged6e34f2008-03-31 20:40:39 +0000209
Tim Northover6833e3f2013-06-10 20:43:49 +0000210 /// Given an operand within a MachineInstr, insert preceding code to put it
211 /// into the right format for a particular kind of LEA instruction. This may
212 /// involve using an appropriate super-register instead (with an implicit use
213 /// of the original) or creating a new virtual register and inserting COPY
214 /// instructions to get the data into the right class.
215 ///
216 /// Reference parameters are set to indicate how caller should add this
217 /// operand to the LEA instruction.
218 bool classifyLEAReg(MachineInstr *MI, const MachineOperand &Src,
219 unsigned LEAOpcode, bool AllowSP,
220 unsigned &NewSrc, bool &isKill,
221 bool &isUndef, MachineOperand &ImplicitOp) const;
222
Chris Lattnerb7782d72005-01-02 02:37:07 +0000223 /// convertToThreeAddress - This method must be implemented by targets that
224 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
225 /// may be able to convert a two-address instruction into a true
226 /// three-address instruction on demand. This allows the X86 target (for
227 /// example) to convert ADD and SHL instructions into LEA instructions if they
228 /// would require register copies due to two-addressness.
229 ///
230 /// This method returns a null pointer if the transformation cannot be
231 /// performed, otherwise it returns the new instruction.
232 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000233 MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
234 MachineBasicBlock::iterator &MBBI,
235 LiveVariables *LV) const override;
Chris Lattnerb7782d72005-01-02 02:37:07 +0000236
Chris Lattner29478012005-01-19 07:11:01 +0000237 /// commuteInstruction - We have a few instructions that must be hacked on to
238 /// commute them.
239 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000240 MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const override;
Chris Lattner29478012005-01-19 07:11:01 +0000241
Lang Hamesc59a2d02014-04-02 23:57:49 +0000242 bool findCommutedOpIndices(MachineInstr *MI, unsigned &SrcOpIdx1,
243 unsigned &SrcOpIdx2) const override;
244
Chris Lattnerc0fb5672006-10-20 17:42:20 +0000245 // Branch analysis.
Craig Topper2d9361e2014-03-09 07:44:38 +0000246 bool isUnpredicatedTerminator(const MachineInstr* MI) const override;
247 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
248 MachineBasicBlock *&FBB,
249 SmallVectorImpl<MachineOperand> &Cond,
250 bool AllowModify) const override;
251 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
252 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
253 MachineBasicBlock *FBB,
254 const SmallVectorImpl<MachineOperand> &Cond,
255 DebugLoc DL) const override;
256 bool canInsertSelect(const MachineBasicBlock&,
257 const SmallVectorImpl<MachineOperand> &Cond,
258 unsigned, unsigned, int&, int&, int&) const override;
259 void insertSelect(MachineBasicBlock &MBB,
260 MachineBasicBlock::iterator MI, DebugLoc DL,
261 unsigned DstReg,
262 const SmallVectorImpl<MachineOperand> &Cond,
263 unsigned TrueReg, unsigned FalseReg) const override;
264 void copyPhysReg(MachineBasicBlock &MBB,
265 MachineBasicBlock::iterator MI, DebugLoc DL,
266 unsigned DestReg, unsigned SrcReg,
267 bool KillSrc) const override;
268 void storeRegToStackSlot(MachineBasicBlock &MBB,
269 MachineBasicBlock::iterator MI,
270 unsigned SrcReg, bool isKill, int FrameIndex,
271 const TargetRegisterClass *RC,
272 const TargetRegisterInfo *TRI) const override;
Owen Andersoneee14602008-01-01 21:11:32 +0000273
Craig Topperf5e3b0b2014-03-09 07:58:15 +0000274 void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
275 SmallVectorImpl<MachineOperand> &Addr,
276 const TargetRegisterClass *RC,
277 MachineInstr::mmo_iterator MMOBegin,
278 MachineInstr::mmo_iterator MMOEnd,
279 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersoneee14602008-01-01 21:11:32 +0000280
Craig Topper2d9361e2014-03-09 07:44:38 +0000281 void loadRegFromStackSlot(MachineBasicBlock &MBB,
282 MachineBasicBlock::iterator MI,
283 unsigned DestReg, int FrameIndex,
284 const TargetRegisterClass *RC,
285 const TargetRegisterInfo *TRI) const override;
Owen Andersoneee14602008-01-01 21:11:32 +0000286
Craig Topperf5e3b0b2014-03-09 07:58:15 +0000287 void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
288 SmallVectorImpl<MachineOperand> &Addr,
289 const TargetRegisterClass *RC,
290 MachineInstr::mmo_iterator MMOBegin,
291 MachineInstr::mmo_iterator MMOEnd,
292 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Jakob Stoklund Olesendd1904e2011-09-29 05:10:54 +0000293
Craig Topper2d9361e2014-03-09 07:44:38 +0000294 bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
Jakob Stoklund Olesendd1904e2011-09-29 05:10:54 +0000295
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000296 /// foldMemoryOperand - If this target supports it, fold a load or store of
297 /// the specified stack slot into the specified machine instruction for the
298 /// specified operand(s). If this is possible, the target should perform the
299 /// folding and return true, otherwise it should return false. If it folds
300 /// the instruction, it is likely that the MachineInstruction the iterator
301 /// references has been changed.
Craig Topper2d9361e2014-03-09 07:44:38 +0000302 MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
303 MachineInstr* MI,
304 const SmallVectorImpl<unsigned> &Ops,
305 int FrameIndex) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000306
307 /// foldMemoryOperand - Same as the previous version except it allows folding
308 /// of any load and store from / to any address, not just from a specific
309 /// stack slot.
Craig Topper2d9361e2014-03-09 07:44:38 +0000310 MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
311 MachineInstr* MI,
312 const SmallVectorImpl<unsigned> &Ops,
313 MachineInstr* LoadMI) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000314
315 /// canFoldMemoryOperand - Returns true if the specified load / store is
316 /// folding is possible.
Craig Topper2d9361e2014-03-09 07:44:38 +0000317 bool canFoldMemoryOperand(const MachineInstr*,
318 const SmallVectorImpl<unsigned> &) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000319
320 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
321 /// a store or a load and a store into two or more instruction. If this is
322 /// possible, returns true as well as the new instructions by reference.
Craig Topper2d9361e2014-03-09 07:44:38 +0000323 bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
324 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
325 SmallVectorImpl<MachineInstr*> &NewMIs) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000326
Craig Topper2d9361e2014-03-09 07:44:38 +0000327 bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
328 SmallVectorImpl<SDNode*> &NewNodes) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000329
330 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
331 /// instruction after load / store are unfolded from an instruction of the
332 /// specified opcode. It returns zero if the specified unfolding is not
Dan Gohman49fa51d2009-10-30 22:18:41 +0000333 /// possible. If LoadRegIndex is non-null, it is filled in with the operand
334 /// index of the operand which will hold the register holding the loaded
335 /// value.
Craig Topper2d9361e2014-03-09 07:44:38 +0000336 unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
337 bool UnfoldLoad, bool UnfoldStore,
Craig Toppere73658d2014-04-28 04:05:08 +0000338 unsigned *LoadRegIndex = nullptr) const override;
Andrew Trick27c079e2011-03-05 06:31:54 +0000339
Evan Cheng4f026f32010-01-22 03:34:51 +0000340 /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler
341 /// to determine if two loads are loading from the same base address. It
342 /// should only return true if the base pointers are the same and the
343 /// only differences between the two addresses are the offset. It also returns
344 /// the offsets by reference.
Craig Topper2d9361e2014-03-09 07:44:38 +0000345 bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, int64_t &Offset1,
346 int64_t &Offset2) const override;
Evan Cheng4f026f32010-01-22 03:34:51 +0000347
348 /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000349 /// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
Evan Cheng4f026f32010-01-22 03:34:51 +0000350 /// be scheduled togther. On some targets if two loads are loading from
351 /// addresses in the same cache line, it's better if they are scheduled
352 /// together. This function takes two integers that represent the load offsets
353 /// from the common base address. It returns true if it decides it's desirable
354 /// to schedule the two loads together. "NumLoads" is the number of loads that
355 /// have already been scheduled after Load1.
Craig Topper2d9361e2014-03-09 07:44:38 +0000356 bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
357 int64_t Offset1, int64_t Offset2,
358 unsigned NumLoads) const override;
Evan Cheng4f026f32010-01-22 03:34:51 +0000359
Craig Topper2d9361e2014-03-09 07:44:38 +0000360 bool shouldScheduleAdjacent(MachineInstr* First,
361 MachineInstr *Second) const override;
Andrew Trick47740de2013-06-23 09:00:28 +0000362
Craig Topper2d9361e2014-03-09 07:44:38 +0000363 void getNoopForMachoTarget(MCInst &NopInst) const override;
Chris Lattner6a5e7062010-04-26 23:37:21 +0000364
Craig Topper2d9361e2014-03-09 07:44:38 +0000365 bool
366 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
Chris Lattner29478012005-01-19 07:11:01 +0000367
Evan Chengb5f0ec32009-02-06 17:17:30 +0000368 /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine
369 /// instruction that defines the specified register class.
Craig Topper2d9361e2014-03-09 07:44:38 +0000370 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const override;
Evan Chengf7137222008-10-27 07:14:50 +0000371
Alexey Volkov6226de62014-05-20 08:55:50 +0000372 /// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction tha
373 /// would clobber the EFLAGS condition register. Note the result may be
374 /// conservative. If it cannot definitely determine the safety after visiting
375 /// a few instructions in each direction it assumes it's not safe.
376 bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
377 MachineBasicBlock::iterator I) const;
378
Chris Lattner58827ff2010-02-05 22:10:22 +0000379 static bool isX86_64ExtendedReg(const MachineOperand &MO) {
380 if (!MO.isReg()) return false;
Evan Cheng7e763d82011-07-25 18:43:53 +0000381 return X86II::isX86_64ExtendedReg(MO.getReg());
Chris Lattner58827ff2010-02-05 22:10:22 +0000382 }
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000383
Dan Gohman6ebe7342008-09-30 00:58:23 +0000384 /// getGlobalBaseReg - Return a virtual register initialized with the
385 /// the global base register value. Output instructions required to
386 /// initialize the register in the function entry block, if necessary.
Dan Gohman24300732008-09-23 18:22:58 +0000387 ///
Dan Gohman6ebe7342008-09-30 00:58:23 +0000388 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Dan Gohman24300732008-09-23 18:22:58 +0000389
Jakob Stoklund Olesenb48c9942011-09-27 22:57:18 +0000390 std::pair<uint16_t, uint16_t>
Craig Topper2d9361e2014-03-09 07:44:38 +0000391 getExecutionDomain(const MachineInstr *MI) const override;
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +0000392
Craig Topper2d9361e2014-03-09 07:44:38 +0000393 void setExecutionDomain(MachineInstr *MI, unsigned Domain) const override;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000394
Craig Topper2d9361e2014-03-09 07:44:38 +0000395 unsigned
396 getPartialRegUpdateClearance(const MachineInstr *MI, unsigned OpNum,
397 const TargetRegisterInfo *TRI) const override;
Andrew Trickb6d56be2013-10-14 22:19:03 +0000398 unsigned getUndefRegClearance(const MachineInstr *MI, unsigned &OpNum,
Craig Topper2d9361e2014-03-09 07:44:38 +0000399 const TargetRegisterInfo *TRI) const override;
Jakob Stoklund Olesenf8ad3362011-11-15 01:15:30 +0000400 void breakPartialRegDependency(MachineBasicBlock::iterator MI, unsigned OpNum,
Craig Topper2d9361e2014-03-09 07:44:38 +0000401 const TargetRegisterInfo *TRI) const override;
Jakob Stoklund Olesenf8ad3362011-11-15 01:15:30 +0000402
Chris Lattnereeba0c72010-09-05 02:18:34 +0000403 MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
404 MachineInstr* MI,
405 unsigned OpNum,
406 const SmallVectorImpl<MachineOperand> &MOs,
Simon Pilgrim2f9548a2014-10-20 22:14:22 +0000407 unsigned Size, unsigned Alignment,
408 bool AllowCommute) const;
Evan Cheng63c76082010-10-19 18:58:51 +0000409
Tom Roeder44cb65f2014-06-05 19:29:43 +0000410 void
411 getUnconditionalBranch(MCInst &Branch,
412 const MCSymbolRefExpr *BranchTarget) const override;
413
414 void getTrap(MCInst &MI) const override;
415
Craig Topper2d9361e2014-03-09 07:44:38 +0000416 bool isHighLatencyDef(int opc) const override;
Andrew Trick641e2d42011-03-05 08:00:22 +0000417
Evan Cheng63c76082010-10-19 18:58:51 +0000418 bool hasHighOperandLatency(const InstrItineraryData *ItinData,
419 const MachineRegisterInfo *MRI,
420 const MachineInstr *DefMI, unsigned DefIdx,
Craig Topper2d9361e2014-03-09 07:44:38 +0000421 const MachineInstr *UseMI,
422 unsigned UseIdx) const override;
Andrew Trick27c079e2011-03-05 06:31:54 +0000423
Manman Renc9656732012-07-06 17:36:20 +0000424 /// analyzeCompare - For a comparison instruction, return the source registers
425 /// in SrcReg and SrcReg2 if having two register operands, and the value it
426 /// compares against in CmpValue. Return true if the comparison instruction
427 /// can be analyzed.
Craig Topper2d9361e2014-03-09 07:44:38 +0000428 bool analyzeCompare(const MachineInstr *MI, unsigned &SrcReg,
429 unsigned &SrcReg2, int &CmpMask,
430 int &CmpValue) const override;
Manman Renc9656732012-07-06 17:36:20 +0000431
432 /// optimizeCompareInstr - Check if there exists an earlier instruction that
433 /// operates on the same source operands and sets flags in the same way as
434 /// Compare; remove Compare if possible.
Craig Topper2d9361e2014-03-09 07:44:38 +0000435 bool optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg,
436 unsigned SrcReg2, int CmpMask, int CmpValue,
437 const MachineRegisterInfo *MRI) const override;
Manman Renc9656732012-07-06 17:36:20 +0000438
Manman Ren5759d012012-08-02 00:56:42 +0000439 /// optimizeLoadInstr - Try to remove the load by folding it to a register
440 /// operand at the use. We fold the load instructions if and only if the
Manman Renba8122c2012-08-02 19:37:32 +0000441 /// def and use are in the same BB. We only look at one load and see
442 /// whether it can be folded into MI. FoldAsLoadDefReg is the virtual register
443 /// defined by the load we are trying to fold. DefMI returns the machine
444 /// instruction that defines FoldAsLoadDefReg, and the function returns
445 /// the machine instruction generated due to folding.
Craig Topper2d9361e2014-03-09 07:44:38 +0000446 MachineInstr* optimizeLoadInstr(MachineInstr *MI,
447 const MachineRegisterInfo *MRI,
448 unsigned &FoldAsLoadDefReg,
449 MachineInstr *&DefMI) const override;
Manman Ren5759d012012-08-02 00:56:42 +0000450
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000451private:
Evan Cheng766a73f2009-12-11 06:01:48 +0000452 MachineInstr * convertToThreeAddressWithLEA(unsigned MIOpc,
453 MachineFunction::iterator &MFI,
454 MachineBasicBlock::iterator &MBBI,
455 LiveVariables *LV) const;
456
David Greene70fdd572009-11-12 20:55:29 +0000457 /// isFrameOperand - Return true and the FrameIndex if the specified
458 /// operand and follow operands form a reference to the stack frame.
459 bool isFrameOperand(const MachineInstr *MI, unsigned int Op,
460 int &FrameIndex) const;
Chris Lattnerd92fb002002-10-25 22:55:53 +0000461};
462
Brian Gaeke960707c2003-11-11 22:41:34 +0000463} // End llvm namespace
464
Chris Lattnerd92fb002002-10-25 22:55:53 +0000465#endif